qspinlock_paravirt.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _GEN_PV_LOCK_SLOWPATH
  3. #error "do not include this file"
  4. #endif
  5. #include <linux/hash.h>
  6. #include <linux/bootmem.h>
  7. #include <linux/debug_locks.h>
  8. /*
  9. * Implement paravirt qspinlocks; the general idea is to halt the vcpus instead
  10. * of spinning them.
  11. *
  12. * This relies on the architecture to provide two paravirt hypercalls:
  13. *
  14. * pv_wait(u8 *ptr, u8 val) -- suspends the vcpu if *ptr == val
  15. * pv_kick(cpu) -- wakes a suspended vcpu
  16. *
  17. * Using these we implement __pv_queued_spin_lock_slowpath() and
  18. * __pv_queued_spin_unlock() to replace native_queued_spin_lock_slowpath() and
  19. * native_queued_spin_unlock().
  20. */
  21. #define _Q_SLOW_VAL (3U << _Q_LOCKED_OFFSET)
  22. /*
  23. * Queue Node Adaptive Spinning
  24. *
  25. * A queue node vCPU will stop spinning if the vCPU in the previous node is
  26. * not running. The one lock stealing attempt allowed at slowpath entry
  27. * mitigates the slight slowdown for non-overcommitted guest with this
  28. * aggressive wait-early mechanism.
  29. *
  30. * The status of the previous node will be checked at fixed interval
  31. * controlled by PV_PREV_CHECK_MASK. This is to ensure that we won't
  32. * pound on the cacheline of the previous node too heavily.
  33. */
  34. #define PV_PREV_CHECK_MASK 0xff
  35. /*
  36. * Queue node uses: vcpu_running & vcpu_halted.
  37. * Queue head uses: vcpu_running & vcpu_hashed.
  38. */
  39. enum vcpu_state {
  40. vcpu_running = 0,
  41. vcpu_halted, /* Used only in pv_wait_node */
  42. vcpu_hashed, /* = pv_hash'ed + vcpu_halted */
  43. };
  44. struct pv_node {
  45. struct mcs_spinlock mcs;
  46. struct mcs_spinlock __res[3];
  47. int cpu;
  48. u8 state;
  49. };
  50. /*
  51. * Include queued spinlock statistics code
  52. */
  53. #include "qspinlock_stat.h"
  54. /*
  55. * By replacing the regular queued_spin_trylock() with the function below,
  56. * it will be called once when a lock waiter enter the PV slowpath before
  57. * being queued. By allowing one lock stealing attempt here when the pending
  58. * bit is off, it helps to reduce the performance impact of lock waiter
  59. * preemption without the drawback of lock starvation.
  60. */
  61. #define queued_spin_trylock(l) pv_queued_spin_steal_lock(l)
  62. static inline bool pv_queued_spin_steal_lock(struct qspinlock *lock)
  63. {
  64. if (!(atomic_read(&lock->val) & _Q_LOCKED_PENDING_MASK) &&
  65. (cmpxchg_acquire(&lock->locked, 0, _Q_LOCKED_VAL) == 0)) {
  66. qstat_inc(qstat_pv_lock_stealing, true);
  67. return true;
  68. }
  69. return false;
  70. }
  71. /*
  72. * The pending bit is used by the queue head vCPU to indicate that it
  73. * is actively spinning on the lock and no lock stealing is allowed.
  74. */
  75. #if _Q_PENDING_BITS == 8
  76. static __always_inline void set_pending(struct qspinlock *lock)
  77. {
  78. WRITE_ONCE(lock->pending, 1);
  79. }
  80. /*
  81. * The pending bit check in pv_queued_spin_steal_lock() isn't a memory
  82. * barrier. Therefore, an atomic cmpxchg_acquire() is used to acquire the
  83. * lock just to be sure that it will get it.
  84. */
  85. static __always_inline int trylock_clear_pending(struct qspinlock *lock)
  86. {
  87. return !READ_ONCE(lock->locked) &&
  88. (cmpxchg_acquire(&lock->locked_pending, _Q_PENDING_VAL,
  89. _Q_LOCKED_VAL) == _Q_PENDING_VAL);
  90. }
  91. #else /* _Q_PENDING_BITS == 8 */
  92. static __always_inline void set_pending(struct qspinlock *lock)
  93. {
  94. atomic_or(_Q_PENDING_VAL, &lock->val);
  95. }
  96. static __always_inline int trylock_clear_pending(struct qspinlock *lock)
  97. {
  98. int val = atomic_read(&lock->val);
  99. for (;;) {
  100. int old, new;
  101. if (val & _Q_LOCKED_MASK)
  102. break;
  103. /*
  104. * Try to clear pending bit & set locked bit
  105. */
  106. old = val;
  107. new = (val & ~_Q_PENDING_MASK) | _Q_LOCKED_VAL;
  108. val = atomic_cmpxchg_acquire(&lock->val, old, new);
  109. if (val == old)
  110. return 1;
  111. }
  112. return 0;
  113. }
  114. #endif /* _Q_PENDING_BITS == 8 */
  115. /*
  116. * Lock and MCS node addresses hash table for fast lookup
  117. *
  118. * Hashing is done on a per-cacheline basis to minimize the need to access
  119. * more than one cacheline.
  120. *
  121. * Dynamically allocate a hash table big enough to hold at least 4X the
  122. * number of possible cpus in the system. Allocation is done on page
  123. * granularity. So the minimum number of hash buckets should be at least
  124. * 256 (64-bit) or 512 (32-bit) to fully utilize a 4k page.
  125. *
  126. * Since we should not be holding locks from NMI context (very rare indeed) the
  127. * max load factor is 0.75, which is around the point where open addressing
  128. * breaks down.
  129. *
  130. */
  131. struct pv_hash_entry {
  132. struct qspinlock *lock;
  133. struct pv_node *node;
  134. };
  135. #define PV_HE_PER_LINE (SMP_CACHE_BYTES / sizeof(struct pv_hash_entry))
  136. #define PV_HE_MIN (PAGE_SIZE / sizeof(struct pv_hash_entry))
  137. static struct pv_hash_entry *pv_lock_hash;
  138. static unsigned int pv_lock_hash_bits __read_mostly;
  139. /*
  140. * Allocate memory for the PV qspinlock hash buckets
  141. *
  142. * This function should be called from the paravirt spinlock initialization
  143. * routine.
  144. */
  145. void __init __pv_init_lock_hash(void)
  146. {
  147. int pv_hash_size = ALIGN(4 * num_possible_cpus(), PV_HE_PER_LINE);
  148. if (pv_hash_size < PV_HE_MIN)
  149. pv_hash_size = PV_HE_MIN;
  150. /*
  151. * Allocate space from bootmem which should be page-size aligned
  152. * and hence cacheline aligned.
  153. */
  154. pv_lock_hash = alloc_large_system_hash("PV qspinlock",
  155. sizeof(struct pv_hash_entry),
  156. pv_hash_size, 0,
  157. HASH_EARLY | HASH_ZERO,
  158. &pv_lock_hash_bits, NULL,
  159. pv_hash_size, pv_hash_size);
  160. }
  161. #define for_each_hash_entry(he, offset, hash) \
  162. for (hash &= ~(PV_HE_PER_LINE - 1), he = &pv_lock_hash[hash], offset = 0; \
  163. offset < (1 << pv_lock_hash_bits); \
  164. offset++, he = &pv_lock_hash[(hash + offset) & ((1 << pv_lock_hash_bits) - 1)])
  165. static struct qspinlock **pv_hash(struct qspinlock *lock, struct pv_node *node)
  166. {
  167. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  168. struct pv_hash_entry *he;
  169. int hopcnt = 0;
  170. for_each_hash_entry(he, offset, hash) {
  171. hopcnt++;
  172. if (!cmpxchg(&he->lock, NULL, lock)) {
  173. WRITE_ONCE(he->node, node);
  174. qstat_hop(hopcnt);
  175. return &he->lock;
  176. }
  177. }
  178. /*
  179. * Hard assume there is a free entry for us.
  180. *
  181. * This is guaranteed by ensuring every blocked lock only ever consumes
  182. * a single entry, and since we only have 4 nesting levels per CPU
  183. * and allocated 4*nr_possible_cpus(), this must be so.
  184. *
  185. * The single entry is guaranteed by having the lock owner unhash
  186. * before it releases.
  187. */
  188. BUG();
  189. }
  190. static struct pv_node *pv_unhash(struct qspinlock *lock)
  191. {
  192. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  193. struct pv_hash_entry *he;
  194. struct pv_node *node;
  195. for_each_hash_entry(he, offset, hash) {
  196. if (READ_ONCE(he->lock) == lock) {
  197. node = READ_ONCE(he->node);
  198. WRITE_ONCE(he->lock, NULL);
  199. return node;
  200. }
  201. }
  202. /*
  203. * Hard assume we'll find an entry.
  204. *
  205. * This guarantees a limited lookup time and is itself guaranteed by
  206. * having the lock owner do the unhash -- IFF the unlock sees the
  207. * SLOW flag, there MUST be a hash entry.
  208. */
  209. BUG();
  210. }
  211. /*
  212. * Return true if when it is time to check the previous node which is not
  213. * in a running state.
  214. */
  215. static inline bool
  216. pv_wait_early(struct pv_node *prev, int loop)
  217. {
  218. if ((loop & PV_PREV_CHECK_MASK) != 0)
  219. return false;
  220. return READ_ONCE(prev->state) != vcpu_running;
  221. }
  222. /*
  223. * Initialize the PV part of the mcs_spinlock node.
  224. */
  225. static void pv_init_node(struct mcs_spinlock *node)
  226. {
  227. struct pv_node *pn = (struct pv_node *)node;
  228. BUILD_BUG_ON(sizeof(struct pv_node) > 5*sizeof(struct mcs_spinlock));
  229. pn->cpu = smp_processor_id();
  230. pn->state = vcpu_running;
  231. }
  232. /*
  233. * Wait for node->locked to become true, halt the vcpu after a short spin.
  234. * pv_kick_node() is used to set _Q_SLOW_VAL and fill in hash table on its
  235. * behalf.
  236. */
  237. static void pv_wait_node(struct mcs_spinlock *node, struct mcs_spinlock *prev)
  238. {
  239. struct pv_node *pn = (struct pv_node *)node;
  240. struct pv_node *pp = (struct pv_node *)prev;
  241. int loop;
  242. bool wait_early;
  243. for (;;) {
  244. for (wait_early = false, loop = SPIN_THRESHOLD; loop; loop--) {
  245. if (READ_ONCE(node->locked))
  246. return;
  247. if (pv_wait_early(pp, loop)) {
  248. wait_early = true;
  249. break;
  250. }
  251. cpu_relax();
  252. }
  253. /*
  254. * Order pn->state vs pn->locked thusly:
  255. *
  256. * [S] pn->state = vcpu_halted [S] next->locked = 1
  257. * MB MB
  258. * [L] pn->locked [RmW] pn->state = vcpu_hashed
  259. *
  260. * Matches the cmpxchg() from pv_kick_node().
  261. */
  262. smp_store_mb(pn->state, vcpu_halted);
  263. if (!READ_ONCE(node->locked)) {
  264. qstat_inc(qstat_pv_wait_node, true);
  265. qstat_inc(qstat_pv_wait_early, wait_early);
  266. pv_wait(&pn->state, vcpu_halted);
  267. }
  268. /*
  269. * If pv_kick_node() changed us to vcpu_hashed, retain that
  270. * value so that pv_wait_head_or_lock() knows to not also try
  271. * to hash this lock.
  272. */
  273. cmpxchg(&pn->state, vcpu_halted, vcpu_running);
  274. /*
  275. * If the locked flag is still not set after wakeup, it is a
  276. * spurious wakeup and the vCPU should wait again. However,
  277. * there is a pretty high overhead for CPU halting and kicking.
  278. * So it is better to spin for a while in the hope that the
  279. * MCS lock will be released soon.
  280. */
  281. qstat_inc(qstat_pv_spurious_wakeup, !READ_ONCE(node->locked));
  282. }
  283. /*
  284. * By now our node->locked should be 1 and our caller will not actually
  285. * spin-wait for it. We do however rely on our caller to do a
  286. * load-acquire for us.
  287. */
  288. }
  289. /*
  290. * Called after setting next->locked = 1 when we're the lock owner.
  291. *
  292. * Instead of waking the waiters stuck in pv_wait_node() advance their state
  293. * such that they're waiting in pv_wait_head_or_lock(), this avoids a
  294. * wake/sleep cycle.
  295. */
  296. static void pv_kick_node(struct qspinlock *lock, struct mcs_spinlock *node)
  297. {
  298. struct pv_node *pn = (struct pv_node *)node;
  299. /*
  300. * If the vCPU is indeed halted, advance its state to match that of
  301. * pv_wait_node(). If OTOH this fails, the vCPU was running and will
  302. * observe its next->locked value and advance itself.
  303. *
  304. * Matches with smp_store_mb() and cmpxchg() in pv_wait_node()
  305. *
  306. * The write to next->locked in arch_mcs_spin_unlock_contended()
  307. * must be ordered before the read of pn->state in the cmpxchg()
  308. * below for the code to work correctly. To guarantee full ordering
  309. * irrespective of the success or failure of the cmpxchg(),
  310. * a relaxed version with explicit barrier is used. The control
  311. * dependency will order the reading of pn->state before any
  312. * subsequent writes.
  313. */
  314. smp_mb__before_atomic();
  315. if (cmpxchg_relaxed(&pn->state, vcpu_halted, vcpu_hashed)
  316. != vcpu_halted)
  317. return;
  318. /*
  319. * Put the lock into the hash table and set the _Q_SLOW_VAL.
  320. *
  321. * As this is the same vCPU that will check the _Q_SLOW_VAL value and
  322. * the hash table later on at unlock time, no atomic instruction is
  323. * needed.
  324. */
  325. WRITE_ONCE(lock->locked, _Q_SLOW_VAL);
  326. (void)pv_hash(lock, pn);
  327. }
  328. /*
  329. * Wait for l->locked to become clear and acquire the lock;
  330. * halt the vcpu after a short spin.
  331. * __pv_queued_spin_unlock() will wake us.
  332. *
  333. * The current value of the lock will be returned for additional processing.
  334. */
  335. static u32
  336. pv_wait_head_or_lock(struct qspinlock *lock, struct mcs_spinlock *node)
  337. {
  338. struct pv_node *pn = (struct pv_node *)node;
  339. struct qspinlock **lp = NULL;
  340. int waitcnt = 0;
  341. int loop;
  342. /*
  343. * If pv_kick_node() already advanced our state, we don't need to
  344. * insert ourselves into the hash table anymore.
  345. */
  346. if (READ_ONCE(pn->state) == vcpu_hashed)
  347. lp = (struct qspinlock **)1;
  348. /*
  349. * Tracking # of slowpath locking operations
  350. */
  351. qstat_inc(qstat_pv_lock_slowpath, true);
  352. for (;; waitcnt++) {
  353. /*
  354. * Set correct vCPU state to be used by queue node wait-early
  355. * mechanism.
  356. */
  357. WRITE_ONCE(pn->state, vcpu_running);
  358. /*
  359. * Set the pending bit in the active lock spinning loop to
  360. * disable lock stealing before attempting to acquire the lock.
  361. */
  362. set_pending(lock);
  363. for (loop = SPIN_THRESHOLD; loop; loop--) {
  364. if (trylock_clear_pending(lock))
  365. goto gotlock;
  366. cpu_relax();
  367. }
  368. clear_pending(lock);
  369. if (!lp) { /* ONCE */
  370. lp = pv_hash(lock, pn);
  371. /*
  372. * We must hash before setting _Q_SLOW_VAL, such that
  373. * when we observe _Q_SLOW_VAL in __pv_queued_spin_unlock()
  374. * we'll be sure to be able to observe our hash entry.
  375. *
  376. * [S] <hash> [Rmw] l->locked == _Q_SLOW_VAL
  377. * MB RMB
  378. * [RmW] l->locked = _Q_SLOW_VAL [L] <unhash>
  379. *
  380. * Matches the smp_rmb() in __pv_queued_spin_unlock().
  381. */
  382. if (xchg(&lock->locked, _Q_SLOW_VAL) == 0) {
  383. /*
  384. * The lock was free and now we own the lock.
  385. * Change the lock value back to _Q_LOCKED_VAL
  386. * and unhash the table.
  387. */
  388. WRITE_ONCE(lock->locked, _Q_LOCKED_VAL);
  389. WRITE_ONCE(*lp, NULL);
  390. goto gotlock;
  391. }
  392. }
  393. WRITE_ONCE(pn->state, vcpu_hashed);
  394. qstat_inc(qstat_pv_wait_head, true);
  395. qstat_inc(qstat_pv_wait_again, waitcnt);
  396. pv_wait(&lock->locked, _Q_SLOW_VAL);
  397. /*
  398. * Because of lock stealing, the queue head vCPU may not be
  399. * able to acquire the lock before it has to wait again.
  400. */
  401. }
  402. /*
  403. * The cmpxchg() or xchg() call before coming here provides the
  404. * acquire semantics for locking. The dummy ORing of _Q_LOCKED_VAL
  405. * here is to indicate to the compiler that the value will always
  406. * be nozero to enable better code optimization.
  407. */
  408. gotlock:
  409. return (u32)(atomic_read(&lock->val) | _Q_LOCKED_VAL);
  410. }
  411. /*
  412. * PV versions of the unlock fastpath and slowpath functions to be used
  413. * instead of queued_spin_unlock().
  414. */
  415. __visible void
  416. __pv_queued_spin_unlock_slowpath(struct qspinlock *lock, u8 locked)
  417. {
  418. struct pv_node *node;
  419. if (unlikely(locked != _Q_SLOW_VAL)) {
  420. WARN(!debug_locks_silent,
  421. "pvqspinlock: lock 0x%lx has corrupted value 0x%x!\n",
  422. (unsigned long)lock, atomic_read(&lock->val));
  423. return;
  424. }
  425. /*
  426. * A failed cmpxchg doesn't provide any memory-ordering guarantees,
  427. * so we need a barrier to order the read of the node data in
  428. * pv_unhash *after* we've read the lock being _Q_SLOW_VAL.
  429. *
  430. * Matches the cmpxchg() in pv_wait_head_or_lock() setting _Q_SLOW_VAL.
  431. */
  432. smp_rmb();
  433. /*
  434. * Since the above failed to release, this must be the SLOW path.
  435. * Therefore start by looking up the blocked node and unhashing it.
  436. */
  437. node = pv_unhash(lock);
  438. /*
  439. * Now that we have a reference to the (likely) blocked pv_node,
  440. * release the lock.
  441. */
  442. smp_store_release(&lock->locked, 0);
  443. /*
  444. * At this point the memory pointed at by lock can be freed/reused,
  445. * however we can still use the pv_node to kick the CPU.
  446. * The other vCPU may not really be halted, but kicking an active
  447. * vCPU is harmless other than the additional latency in completing
  448. * the unlock.
  449. */
  450. qstat_inc(qstat_pv_kick_unlock, true);
  451. pv_kick(node->cpu);
  452. }
  453. /*
  454. * Include the architecture specific callee-save thunk of the
  455. * __pv_queued_spin_unlock(). This thunk is put together with
  456. * __pv_queued_spin_unlock() to make the callee-save thunk and the real unlock
  457. * function close to each other sharing consecutive instruction cachelines.
  458. * Alternatively, architecture specific version of __pv_queued_spin_unlock()
  459. * can be defined.
  460. */
  461. #include <asm/qspinlock_paravirt.h>
  462. #ifndef __pv_queued_spin_unlock
  463. __visible void __pv_queued_spin_unlock(struct qspinlock *lock)
  464. {
  465. u8 locked;
  466. /*
  467. * We must not unlock if SLOW, because in that case we must first
  468. * unhash. Otherwise it would be possible to have multiple @lock
  469. * entries, which would be BAD.
  470. */
  471. locked = cmpxchg_release(&lock->locked, _Q_LOCKED_VAL, 0);
  472. if (likely(locked == _Q_LOCKED_VAL))
  473. return;
  474. __pv_queued_spin_unlock_slowpath(lock, locked);
  475. }
  476. #endif /* __pv_queued_spin_unlock */