emu10k1.h 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>,
  3. * Creative Labs, Inc.
  4. * Definitions for EMU10K1 (SB Live!) chips
  5. *
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. */
  22. #ifndef __SOUND_EMU10K1_H
  23. #define __SOUND_EMU10K1_H
  24. #include <sound/pcm.h>
  25. #include <sound/rawmidi.h>
  26. #include <sound/hwdep.h>
  27. #include <sound/ac97_codec.h>
  28. #include <sound/util_mem.h>
  29. #include <sound/pcm-indirect.h>
  30. #include <sound/timer.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/mutex.h>
  33. #include <linux/firmware.h>
  34. #include <linux/io.h>
  35. #include <uapi/sound/emu10k1.h>
  36. /* ------------------- DEFINES -------------------- */
  37. #define EMUPAGESIZE 4096
  38. #define MAXREQVOICES 8
  39. #define MAXPAGES0 4096 /* 32 bit mode */
  40. #define MAXPAGES1 8192 /* 31 bit mode */
  41. #define RESERVED 0
  42. #define NUM_MIDI 16
  43. #define NUM_G 64 /* use all channels */
  44. #define NUM_FXSENDS 4
  45. #define NUM_EFX_PLAYBACK 16
  46. /* FIXME? - according to the OSS driver the EMU10K1 needs a 29 bit DMA mask */
  47. #define EMU10K1_DMA_MASK 0x7fffffffUL /* 31bit */
  48. #define AUDIGY_DMA_MASK 0xffffffffUL /* 32bit mode */
  49. #define TMEMSIZE 256*1024
  50. #define TMEMSIZEREG 4
  51. #define IP_TO_CP(ip) ((ip == 0) ? 0 : (((0x00001000uL | (ip & 0x00000FFFL)) << (((ip >> 12) & 0x000FL) + 4)) & 0xFFFF0000uL))
  52. // Audigy specify registers are prefixed with 'A_'
  53. /************************************************************************************************/
  54. /* PCI function 0 registers, address = <val> + PCIBASE0 */
  55. /************************************************************************************************/
  56. #define PTR 0x00 /* Indexed register set pointer register */
  57. /* NOTE: The CHANNELNUM and ADDRESS words can */
  58. /* be modified independently of each other. */
  59. #define PTR_CHANNELNUM_MASK 0x0000003f /* For each per-channel register, indicates the */
  60. /* channel number of the register to be */
  61. /* accessed. For non per-channel registers the */
  62. /* value should be set to zero. */
  63. #define PTR_ADDRESS_MASK 0x07ff0000 /* Register index */
  64. #define A_PTR_ADDRESS_MASK 0x0fff0000
  65. #define DATA 0x04 /* Indexed register set data register */
  66. #define IPR 0x08 /* Global interrupt pending register */
  67. /* Clear pending interrupts by writing a 1 to */
  68. /* the relevant bits and zero to the other bits */
  69. #define IPR_P16V 0x80000000 /* Bit set when the CA0151 P16V chip wishes
  70. to interrupt */
  71. #define IPR_GPIOMSG 0x20000000 /* GPIO message interrupt (RE'd, still not sure
  72. which INTE bits enable it) */
  73. /* The next two interrupts are for the midi port on the Audigy Drive (A_MPU1) */
  74. #define IPR_A_MIDITRANSBUFEMPTY2 0x10000000 /* MIDI UART transmit buffer empty */
  75. #define IPR_A_MIDIRECVBUFEMPTY2 0x08000000 /* MIDI UART receive buffer empty */
  76. #define IPR_SPDIFBUFFULL 0x04000000 /* SPDIF capture related, 10k2 only? (RE) */
  77. #define IPR_SPDIFBUFHALFFULL 0x02000000 /* SPDIF capture related? (RE) */
  78. #define IPR_SAMPLERATETRACKER 0x01000000 /* Sample rate tracker lock status change */
  79. #define IPR_FXDSP 0x00800000 /* Enable FX DSP interrupts */
  80. #define IPR_FORCEINT 0x00400000 /* Force Sound Blaster interrupt */
  81. #define IPR_PCIERROR 0x00200000 /* PCI bus error */
  82. #define IPR_VOLINCR 0x00100000 /* Volume increment button pressed */
  83. #define IPR_VOLDECR 0x00080000 /* Volume decrement button pressed */
  84. #define IPR_MUTE 0x00040000 /* Mute button pressed */
  85. #define IPR_MICBUFFULL 0x00020000 /* Microphone buffer full */
  86. #define IPR_MICBUFHALFFULL 0x00010000 /* Microphone buffer half full */
  87. #define IPR_ADCBUFFULL 0x00008000 /* ADC buffer full */
  88. #define IPR_ADCBUFHALFFULL 0x00004000 /* ADC buffer half full */
  89. #define IPR_EFXBUFFULL 0x00002000 /* Effects buffer full */
  90. #define IPR_EFXBUFHALFFULL 0x00001000 /* Effects buffer half full */
  91. #define IPR_GPSPDIFSTATUSCHANGE 0x00000800 /* GPSPDIF channel status change */
  92. #define IPR_CDROMSTATUSCHANGE 0x00000400 /* CD-ROM channel status change */
  93. #define IPR_INTERVALTIMER 0x00000200 /* Interval timer terminal count */
  94. #define IPR_MIDITRANSBUFEMPTY 0x00000100 /* MIDI UART transmit buffer empty */
  95. #define IPR_MIDIRECVBUFEMPTY 0x00000080 /* MIDI UART receive buffer empty */
  96. #define IPR_CHANNELLOOP 0x00000040 /* Channel (half) loop interrupt(s) pending */
  97. #define IPR_CHANNELNUMBERMASK 0x0000003f /* When IPR_CHANNELLOOP is set, indicates the */
  98. /* highest set channel in CLIPL, CLIPH, HLIPL, */
  99. /* or HLIPH. When IP is written with CL set, */
  100. /* the bit in H/CLIPL or H/CLIPH corresponding */
  101. /* to the CIN value written will be cleared. */
  102. #define INTE 0x0c /* Interrupt enable register */
  103. #define INTE_VIRTUALSB_MASK 0xc0000000 /* Virtual Soundblaster I/O port capture */
  104. #define INTE_VIRTUALSB_220 0x00000000 /* Capture at I/O base address 0x220-0x22f */
  105. #define INTE_VIRTUALSB_240 0x40000000 /* Capture at I/O base address 0x240 */
  106. #define INTE_VIRTUALSB_260 0x80000000 /* Capture at I/O base address 0x260 */
  107. #define INTE_VIRTUALSB_280 0xc0000000 /* Capture at I/O base address 0x280 */
  108. #define INTE_VIRTUALMPU_MASK 0x30000000 /* Virtual MPU I/O port capture */
  109. #define INTE_VIRTUALMPU_300 0x00000000 /* Capture at I/O base address 0x300-0x301 */
  110. #define INTE_VIRTUALMPU_310 0x10000000 /* Capture at I/O base address 0x310 */
  111. #define INTE_VIRTUALMPU_320 0x20000000 /* Capture at I/O base address 0x320 */
  112. #define INTE_VIRTUALMPU_330 0x30000000 /* Capture at I/O base address 0x330 */
  113. #define INTE_MASTERDMAENABLE 0x08000000 /* Master DMA emulation at 0x000-0x00f */
  114. #define INTE_SLAVEDMAENABLE 0x04000000 /* Slave DMA emulation at 0x0c0-0x0df */
  115. #define INTE_MASTERPICENABLE 0x02000000 /* Master PIC emulation at 0x020-0x021 */
  116. #define INTE_SLAVEPICENABLE 0x01000000 /* Slave PIC emulation at 0x0a0-0x0a1 */
  117. #define INTE_VSBENABLE 0x00800000 /* Enable virtual Soundblaster */
  118. #define INTE_ADLIBENABLE 0x00400000 /* Enable AdLib emulation at 0x388-0x38b */
  119. #define INTE_MPUENABLE 0x00200000 /* Enable virtual MPU */
  120. #define INTE_FORCEINT 0x00100000 /* Continuously assert INTAN */
  121. #define INTE_MRHANDENABLE 0x00080000 /* Enable the "Mr. Hand" logic */
  122. /* NOTE: There is no reason to use this under */
  123. /* Linux, and it will cause odd hardware */
  124. /* behavior and possibly random segfaults and */
  125. /* lockups if enabled. */
  126. /* The next two interrupts are for the midi port on the Audigy Drive (A_MPU1) */
  127. #define INTE_A_MIDITXENABLE2 0x00020000 /* Enable MIDI transmit-buffer-empty interrupts */
  128. #define INTE_A_MIDIRXENABLE2 0x00010000 /* Enable MIDI receive-buffer-empty interrupts */
  129. #define INTE_SAMPLERATETRACKER 0x00002000 /* Enable sample rate tracker interrupts */
  130. /* NOTE: This bit must always be enabled */
  131. #define INTE_FXDSPENABLE 0x00001000 /* Enable FX DSP interrupts */
  132. #define INTE_PCIERRORENABLE 0x00000800 /* Enable PCI bus error interrupts */
  133. #define INTE_VOLINCRENABLE 0x00000400 /* Enable volume increment button interrupts */
  134. #define INTE_VOLDECRENABLE 0x00000200 /* Enable volume decrement button interrupts */
  135. #define INTE_MUTEENABLE 0x00000100 /* Enable mute button interrupts */
  136. #define INTE_MICBUFENABLE 0x00000080 /* Enable microphone buffer interrupts */
  137. #define INTE_ADCBUFENABLE 0x00000040 /* Enable ADC buffer interrupts */
  138. #define INTE_EFXBUFENABLE 0x00000020 /* Enable Effects buffer interrupts */
  139. #define INTE_GPSPDIFENABLE 0x00000010 /* Enable GPSPDIF status interrupts */
  140. #define INTE_CDSPDIFENABLE 0x00000008 /* Enable CDSPDIF status interrupts */
  141. #define INTE_INTERVALTIMERENB 0x00000004 /* Enable interval timer interrupts */
  142. #define INTE_MIDITXENABLE 0x00000002 /* Enable MIDI transmit-buffer-empty interrupts */
  143. #define INTE_MIDIRXENABLE 0x00000001 /* Enable MIDI receive-buffer-empty interrupts */
  144. #define WC 0x10 /* Wall Clock register */
  145. #define WC_SAMPLECOUNTER_MASK 0x03FFFFC0 /* Sample periods elapsed since reset */
  146. #define WC_SAMPLECOUNTER 0x14060010
  147. #define WC_CURRENTCHANNEL 0x0000003F /* Channel [0..63] currently being serviced */
  148. /* NOTE: Each channel takes 1/64th of a sample */
  149. /* period to be serviced. */
  150. #define HCFG 0x14 /* Hardware config register */
  151. /* NOTE: There is no reason to use the legacy */
  152. /* SoundBlaster emulation stuff described below */
  153. /* under Linux, and all kinds of weird hardware */
  154. /* behavior can result if you try. Don't. */
  155. #define HCFG_LEGACYFUNC_MASK 0xe0000000 /* Legacy function number */
  156. #define HCFG_LEGACYFUNC_MPU 0x00000000 /* Legacy MPU */
  157. #define HCFG_LEGACYFUNC_SB 0x40000000 /* Legacy SB */
  158. #define HCFG_LEGACYFUNC_AD 0x60000000 /* Legacy AD */
  159. #define HCFG_LEGACYFUNC_MPIC 0x80000000 /* Legacy MPIC */
  160. #define HCFG_LEGACYFUNC_MDMA 0xa0000000 /* Legacy MDMA */
  161. #define HCFG_LEGACYFUNC_SPCI 0xc0000000 /* Legacy SPCI */
  162. #define HCFG_LEGACYFUNC_SDMA 0xe0000000 /* Legacy SDMA */
  163. #define HCFG_IOCAPTUREADDR 0x1f000000 /* The 4 LSBs of the captured I/O address. */
  164. #define HCFG_LEGACYWRITE 0x00800000 /* 1 = write, 0 = read */
  165. #define HCFG_LEGACYWORD 0x00400000 /* 1 = word, 0 = byte */
  166. #define HCFG_LEGACYINT 0x00200000 /* 1 = legacy event captured. Write 1 to clear. */
  167. /* NOTE: The rest of the bits in this register */
  168. /* _are_ relevant under Linux. */
  169. #define HCFG_PUSH_BUTTON_ENABLE 0x00100000 /* Enables Volume Inc/Dec and Mute functions */
  170. #define HCFG_BAUD_RATE 0x00080000 /* 0 = 48kHz, 1 = 44.1kHz */
  171. #define HCFG_EXPANDED_MEM 0x00040000 /* 1 = any 16M of 4G addr, 0 = 32M of 2G addr */
  172. #define HCFG_CODECFORMAT_MASK 0x00030000 /* CODEC format */
  173. /* Specific to Alice2, CA0102 */
  174. #define HCFG_CODECFORMAT_AC97_1 0x00000000 /* AC97 CODEC format -- Ver 1.03 */
  175. #define HCFG_CODECFORMAT_AC97_2 0x00010000 /* AC97 CODEC format -- Ver 2.1 */
  176. #define HCFG_AUTOMUTE_ASYNC 0x00008000 /* When set, the async sample rate convertors */
  177. /* will automatically mute their output when */
  178. /* they are not rate-locked to the external */
  179. /* async audio source */
  180. #define HCFG_AUTOMUTE_SPDIF 0x00004000 /* When set, the async sample rate convertors */
  181. /* will automatically mute their output when */
  182. /* the SPDIF V-bit indicates invalid audio */
  183. #define HCFG_EMU32_SLAVE 0x00002000 /* 0 = Master, 1 = Slave. Slave for EMU1010 */
  184. #define HCFG_SLOW_RAMP 0x00001000 /* Increases Send Smoothing time constant */
  185. /* 0x00000800 not used on Alice2 */
  186. #define HCFG_PHASE_TRACK_MASK 0x00000700 /* When set, forces corresponding input to */
  187. /* phase track the previous input. */
  188. /* I2S0 can phase track the last S/PDIF input */
  189. #define HCFG_I2S_ASRC_ENABLE 0x00000070 /* When set, enables asynchronous sample rate */
  190. /* conversion for the corresponding */
  191. /* I2S format input */
  192. /* Rest of HCFG 0x0000000f same as below. LOCKSOUNDCACHE etc. */
  193. /* Older chips */
  194. #define HCFG_CODECFORMAT_AC97 0x00000000 /* AC97 CODEC format -- Primary Output */
  195. #define HCFG_CODECFORMAT_I2S 0x00010000 /* I2S CODEC format -- Secondary (Rear) Output */
  196. #define HCFG_GPINPUT0 0x00004000 /* External pin112 */
  197. #define HCFG_GPINPUT1 0x00002000 /* External pin110 */
  198. #define HCFG_GPOUTPUT_MASK 0x00001c00 /* External pins which may be controlled */
  199. #define HCFG_GPOUT0 0x00001000 /* External pin? (spdif enable on 5.1) */
  200. #define HCFG_GPOUT1 0x00000800 /* External pin? (IR) */
  201. #define HCFG_GPOUT2 0x00000400 /* External pin? (IR) */
  202. #define HCFG_JOYENABLE 0x00000200 /* Internal joystick enable */
  203. #define HCFG_PHASETRACKENABLE 0x00000100 /* Phase tracking enable */
  204. /* 1 = Force all 3 async digital inputs to use */
  205. /* the same async sample rate tracker (ZVIDEO) */
  206. #define HCFG_AC3ENABLE_MASK 0x000000e0 /* AC3 async input control - Not implemented */
  207. #define HCFG_AC3ENABLE_ZVIDEO 0x00000080 /* Channels 0 and 1 replace ZVIDEO */
  208. #define HCFG_AC3ENABLE_CDSPDIF 0x00000040 /* Channels 0 and 1 replace CDSPDIF */
  209. #define HCFG_AC3ENABLE_GPSPDIF 0x00000020 /* Channels 0 and 1 replace GPSPDIF */
  210. #define HCFG_AUTOMUTE 0x00000010 /* When set, the async sample rate convertors */
  211. /* will automatically mute their output when */
  212. /* they are not rate-locked to the external */
  213. /* async audio source */
  214. #define HCFG_LOCKSOUNDCACHE 0x00000008 /* 1 = Cancel bustmaster accesses to soundcache */
  215. /* NOTE: This should generally never be used. */
  216. #define HCFG_LOCKTANKCACHE_MASK 0x00000004 /* 1 = Cancel bustmaster accesses to tankcache */
  217. /* NOTE: This should generally never be used. */
  218. #define HCFG_LOCKTANKCACHE 0x01020014
  219. #define HCFG_MUTEBUTTONENABLE 0x00000002 /* 1 = Master mute button sets AUDIOENABLE = 0. */
  220. /* NOTE: This is a 'cheap' way to implement a */
  221. /* master mute function on the mute button, and */
  222. /* in general should not be used unless a more */
  223. /* sophisticated master mute function has not */
  224. /* been written. */
  225. #define HCFG_AUDIOENABLE 0x00000001 /* 0 = CODECs transmit zero-valued samples */
  226. /* Should be set to 1 when the EMU10K1 is */
  227. /* completely initialized. */
  228. //For Audigy, MPU port move to 0x70-0x74 ptr register
  229. #define MUDATA 0x18 /* MPU401 data register (8 bits) */
  230. #define MUCMD 0x19 /* MPU401 command register (8 bits) */
  231. #define MUCMD_RESET 0xff /* RESET command */
  232. #define MUCMD_ENTERUARTMODE 0x3f /* Enter_UART_mode command */
  233. /* NOTE: All other commands are ignored */
  234. #define MUSTAT MUCMD /* MPU401 status register (8 bits) */
  235. #define MUSTAT_IRDYN 0x80 /* 0 = MIDI data or command ACK */
  236. #define MUSTAT_ORDYN 0x40 /* 0 = MUDATA can accept a command or data */
  237. #define A_IOCFG 0x18 /* GPIO on Audigy card (16bits) */
  238. #define A_GPINPUT_MASK 0xff00
  239. #define A_GPOUTPUT_MASK 0x00ff
  240. // Audigy output/GPIO stuff taken from the kX drivers
  241. #define A_IOCFG_GPOUT0 0x0044 /* analog/digital */
  242. #define A_IOCFG_DISABLE_ANALOG 0x0040 /* = 'enable' for Audigy2 (chiprev=4) */
  243. #define A_IOCFG_ENABLE_DIGITAL 0x0004
  244. #define A_IOCFG_ENABLE_DIGITAL_AUDIGY4 0x0080
  245. #define A_IOCFG_UNKNOWN_20 0x0020
  246. #define A_IOCFG_DISABLE_AC97_FRONT 0x0080 /* turn off ac97 front -> front (10k2.1) */
  247. #define A_IOCFG_GPOUT1 0x0002 /* IR? drive's internal bypass (?) */
  248. #define A_IOCFG_GPOUT2 0x0001 /* IR */
  249. #define A_IOCFG_MULTIPURPOSE_JACK 0x2000 /* center+lfe+rear_center (a2/a2ex) */
  250. /* + digital for generic 10k2 */
  251. #define A_IOCFG_DIGITAL_JACK 0x1000 /* digital for a2 platinum */
  252. #define A_IOCFG_FRONT_JACK 0x4000
  253. #define A_IOCFG_REAR_JACK 0x8000
  254. #define A_IOCFG_PHONES_JACK 0x0100 /* LiveDrive */
  255. /* outputs:
  256. * for audigy2 platinum: 0xa00
  257. * for a2 platinum ex: 0x1c00
  258. * for a1 platinum: 0x0
  259. */
  260. #define TIMER 0x1a /* Timer terminal count register */
  261. /* NOTE: After the rate is changed, a maximum */
  262. /* of 1024 sample periods should be allowed */
  263. /* before the new rate is guaranteed accurate. */
  264. #define TIMER_RATE_MASK 0x000003ff /* Timer interrupt rate in sample periods */
  265. /* 0 == 1024 periods, [1..4] are not useful */
  266. #define TIMER_RATE 0x0a00001a
  267. #define AC97DATA 0x1c /* AC97 register set data register (16 bit) */
  268. #define AC97ADDRESS 0x1e /* AC97 register set address register (8 bit) */
  269. #define AC97ADDRESS_READY 0x80 /* Read-only bit, reflects CODEC READY signal */
  270. #define AC97ADDRESS_ADDRESS 0x7f /* Address of indexed AC97 register */
  271. /* Available on the Audigy 2 and Audigy 4 only. This is the P16V chip. */
  272. #define PTR2 0x20 /* Indexed register set pointer register */
  273. #define DATA2 0x24 /* Indexed register set data register */
  274. #define IPR2 0x28 /* P16V interrupt pending register */
  275. #define IPR2_PLAYBACK_CH_0_LOOP 0x00001000 /* Playback Channel 0 loop */
  276. #define IPR2_PLAYBACK_CH_0_HALF_LOOP 0x00000100 /* Playback Channel 0 half loop */
  277. #define IPR2_CAPTURE_CH_0_LOOP 0x00100000 /* Capture Channel 0 loop */
  278. #define IPR2_CAPTURE_CH_0_HALF_LOOP 0x00010000 /* Capture Channel 0 half loop */
  279. /* 0x00000100 Playback. Only in once per period.
  280. * 0x00110000 Capture. Int on half buffer.
  281. */
  282. #define INTE2 0x2c /* P16V Interrupt enable register. */
  283. #define INTE2_PLAYBACK_CH_0_LOOP 0x00001000 /* Playback Channel 0 loop */
  284. #define INTE2_PLAYBACK_CH_0_HALF_LOOP 0x00000100 /* Playback Channel 0 half loop */
  285. #define INTE2_PLAYBACK_CH_1_LOOP 0x00002000 /* Playback Channel 1 loop */
  286. #define INTE2_PLAYBACK_CH_1_HALF_LOOP 0x00000200 /* Playback Channel 1 half loop */
  287. #define INTE2_PLAYBACK_CH_2_LOOP 0x00004000 /* Playback Channel 2 loop */
  288. #define INTE2_PLAYBACK_CH_2_HALF_LOOP 0x00000400 /* Playback Channel 2 half loop */
  289. #define INTE2_PLAYBACK_CH_3_LOOP 0x00008000 /* Playback Channel 3 loop */
  290. #define INTE2_PLAYBACK_CH_3_HALF_LOOP 0x00000800 /* Playback Channel 3 half loop */
  291. #define INTE2_CAPTURE_CH_0_LOOP 0x00100000 /* Capture Channel 0 loop */
  292. #define INTE2_CAPTURE_CH_0_HALF_LOOP 0x00010000 /* Caputre Channel 0 half loop */
  293. #define HCFG2 0x34 /* Defaults: 0, win2000 sets it to 00004201 */
  294. /* 0x00000000 2-channel output. */
  295. /* 0x00000200 8-channel output. */
  296. /* 0x00000004 pauses stream/irq fail. */
  297. /* Rest of bits no nothing to sound output */
  298. /* bit 0: Enable P16V audio.
  299. * bit 1: Lock P16V record memory cache.
  300. * bit 2: Lock P16V playback memory cache.
  301. * bit 3: Dummy record insert zero samples.
  302. * bit 8: Record 8-channel in phase.
  303. * bit 9: Playback 8-channel in phase.
  304. * bit 11-12: Playback mixer attenuation: 0=0dB, 1=-6dB, 2=-12dB, 3=Mute.
  305. * bit 13: Playback mixer enable.
  306. * bit 14: Route SRC48 mixer output to fx engine.
  307. * bit 15: Enable IEEE 1394 chip.
  308. */
  309. #define IPR3 0x38 /* Cdif interrupt pending register */
  310. #define INTE3 0x3c /* Cdif interrupt enable register. */
  311. /************************************************************************************************/
  312. /* PCI function 1 registers, address = <val> + PCIBASE1 */
  313. /************************************************************************************************/
  314. #define JOYSTICK1 0x00 /* Analog joystick port register */
  315. #define JOYSTICK2 0x01 /* Analog joystick port register */
  316. #define JOYSTICK3 0x02 /* Analog joystick port register */
  317. #define JOYSTICK4 0x03 /* Analog joystick port register */
  318. #define JOYSTICK5 0x04 /* Analog joystick port register */
  319. #define JOYSTICK6 0x05 /* Analog joystick port register */
  320. #define JOYSTICK7 0x06 /* Analog joystick port register */
  321. #define JOYSTICK8 0x07 /* Analog joystick port register */
  322. /* When writing, any write causes JOYSTICK_COMPARATOR output enable to be pulsed on write. */
  323. /* When reading, use these bitfields: */
  324. #define JOYSTICK_BUTTONS 0x0f /* Joystick button data */
  325. #define JOYSTICK_COMPARATOR 0xf0 /* Joystick comparator data */
  326. /********************************************************************************************************/
  327. /* Emu10k1 pointer-offset register set, accessed through the PTR and DATA registers */
  328. /********************************************************************************************************/
  329. #define CPF 0x00 /* Current pitch and fraction register */
  330. #define CPF_CURRENTPITCH_MASK 0xffff0000 /* Current pitch (linear, 0x4000 == unity pitch shift) */
  331. #define CPF_CURRENTPITCH 0x10100000
  332. #define CPF_STEREO_MASK 0x00008000 /* 1 = Even channel interleave, odd channel locked */
  333. #define CPF_STOP_MASK 0x00004000 /* 1 = Current pitch forced to 0 */
  334. #define CPF_FRACADDRESS_MASK 0x00003fff /* Linear fractional address of the current channel */
  335. #define PTRX 0x01 /* Pitch target and send A/B amounts register */
  336. #define PTRX_PITCHTARGET_MASK 0xffff0000 /* Pitch target of specified channel */
  337. #define PTRX_PITCHTARGET 0x10100001
  338. #define PTRX_FXSENDAMOUNT_A_MASK 0x0000ff00 /* Linear level of channel output sent to FX send bus A */
  339. #define PTRX_FXSENDAMOUNT_A 0x08080001
  340. #define PTRX_FXSENDAMOUNT_B_MASK 0x000000ff /* Linear level of channel output sent to FX send bus B */
  341. #define PTRX_FXSENDAMOUNT_B 0x08000001
  342. #define CVCF 0x02 /* Current volume and filter cutoff register */
  343. #define CVCF_CURRENTVOL_MASK 0xffff0000 /* Current linear volume of specified channel */
  344. #define CVCF_CURRENTVOL 0x10100002
  345. #define CVCF_CURRENTFILTER_MASK 0x0000ffff /* Current filter cutoff frequency of specified channel */
  346. #define CVCF_CURRENTFILTER 0x10000002
  347. #define VTFT 0x03 /* Volume target and filter cutoff target register */
  348. #define VTFT_VOLUMETARGET_MASK 0xffff0000 /* Volume target of specified channel */
  349. #define VTFT_VOLUMETARGET 0x10100003
  350. #define VTFT_FILTERTARGET_MASK 0x0000ffff /* Filter cutoff target of specified channel */
  351. #define VTFT_FILTERTARGET 0x10000003
  352. #define Z1 0x05 /* Filter delay memory 1 register */
  353. #define Z2 0x04 /* Filter delay memory 2 register */
  354. #define PSST 0x06 /* Send C amount and loop start address register */
  355. #define PSST_FXSENDAMOUNT_C_MASK 0xff000000 /* Linear level of channel output sent to FX send bus C */
  356. #define PSST_FXSENDAMOUNT_C 0x08180006
  357. #define PSST_LOOPSTARTADDR_MASK 0x00ffffff /* Loop start address of the specified channel */
  358. #define PSST_LOOPSTARTADDR 0x18000006
  359. #define DSL 0x07 /* Send D amount and loop start address register */
  360. #define DSL_FXSENDAMOUNT_D_MASK 0xff000000 /* Linear level of channel output sent to FX send bus D */
  361. #define DSL_FXSENDAMOUNT_D 0x08180007
  362. #define DSL_LOOPENDADDR_MASK 0x00ffffff /* Loop end address of the specified channel */
  363. #define DSL_LOOPENDADDR 0x18000007
  364. #define CCCA 0x08 /* Filter Q, interp. ROM, byte size, cur. addr register */
  365. #define CCCA_RESONANCE 0xf0000000 /* Lowpass filter resonance (Q) height */
  366. #define CCCA_INTERPROMMASK 0x0e000000 /* Selects passband of interpolation ROM */
  367. /* 1 == full band, 7 == lowpass */
  368. /* ROM 0 is used when pitch shifting downward or less */
  369. /* then 3 semitones upward. Increasingly higher ROM */
  370. /* numbers are used, typically in steps of 3 semitones, */
  371. /* as upward pitch shifting is performed. */
  372. #define CCCA_INTERPROM_0 0x00000000 /* Select interpolation ROM 0 */
  373. #define CCCA_INTERPROM_1 0x02000000 /* Select interpolation ROM 1 */
  374. #define CCCA_INTERPROM_2 0x04000000 /* Select interpolation ROM 2 */
  375. #define CCCA_INTERPROM_3 0x06000000 /* Select interpolation ROM 3 */
  376. #define CCCA_INTERPROM_4 0x08000000 /* Select interpolation ROM 4 */
  377. #define CCCA_INTERPROM_5 0x0a000000 /* Select interpolation ROM 5 */
  378. #define CCCA_INTERPROM_6 0x0c000000 /* Select interpolation ROM 6 */
  379. #define CCCA_INTERPROM_7 0x0e000000 /* Select interpolation ROM 7 */
  380. #define CCCA_8BITSELECT 0x01000000 /* 1 = Sound memory for this channel uses 8-bit samples */
  381. #define CCCA_CURRADDR_MASK 0x00ffffff /* Current address of the selected channel */
  382. #define CCCA_CURRADDR 0x18000008
  383. #define CCR 0x09 /* Cache control register */
  384. #define CCR_CACHEINVALIDSIZE 0x07190009
  385. #define CCR_CACHEINVALIDSIZE_MASK 0xfe000000 /* Number of invalid samples cache for this channel */
  386. #define CCR_CACHELOOPFLAG 0x01000000 /* 1 = Cache has a loop service pending */
  387. #define CCR_INTERLEAVEDSAMPLES 0x00800000 /* 1 = A cache service will fetch interleaved samples */
  388. #define CCR_WORDSIZEDSAMPLES 0x00400000 /* 1 = A cache service will fetch word sized samples */
  389. #define CCR_READADDRESS 0x06100009
  390. #define CCR_READADDRESS_MASK 0x003f0000 /* Location of cache just beyond current cache service */
  391. #define CCR_LOOPINVALSIZE 0x0000fe00 /* Number of invalid samples in cache prior to loop */
  392. /* NOTE: This is valid only if CACHELOOPFLAG is set */
  393. #define CCR_LOOPFLAG 0x00000100 /* Set for a single sample period when a loop occurs */
  394. #define CCR_CACHELOOPADDRHI 0x000000ff /* DSL_LOOPSTARTADDR's hi byte if CACHELOOPFLAG is set */
  395. #define CLP 0x0a /* Cache loop register (valid if CCR_CACHELOOPFLAG = 1) */
  396. /* NOTE: This register is normally not used */
  397. #define CLP_CACHELOOPADDR 0x0000ffff /* Cache loop address (DSL_LOOPSTARTADDR [0..15]) */
  398. #define FXRT 0x0b /* Effects send routing register */
  399. /* NOTE: It is illegal to assign the same routing to */
  400. /* two effects sends. */
  401. #define FXRT_CHANNELA 0x000f0000 /* Effects send bus number for channel's effects send A */
  402. #define FXRT_CHANNELB 0x00f00000 /* Effects send bus number for channel's effects send B */
  403. #define FXRT_CHANNELC 0x0f000000 /* Effects send bus number for channel's effects send C */
  404. #define FXRT_CHANNELD 0xf0000000 /* Effects send bus number for channel's effects send D */
  405. #define A_HR 0x0b /* High Resolution. 24bit playback from host to DSP. */
  406. #define MAPA 0x0c /* Cache map A */
  407. #define MAPB 0x0d /* Cache map B */
  408. #define MAP_PTE_MASK0 0xfffff000 /* The 20 MSBs of the PTE indexed by the PTI */
  409. #define MAP_PTI_MASK0 0x00000fff /* The 12 bit index to one of the 4096 PTE dwords */
  410. #define MAP_PTE_MASK1 0xffffe000 /* The 19 MSBs of the PTE indexed by the PTI */
  411. #define MAP_PTI_MASK1 0x00001fff /* The 13 bit index to one of the 8192 PTE dwords */
  412. /* 0x0e, 0x0f: Not used */
  413. #define ENVVOL 0x10 /* Volume envelope register */
  414. #define ENVVOL_MASK 0x0000ffff /* Current value of volume envelope state variable */
  415. /* 0x8000-n == 666*n usec delay */
  416. #define ATKHLDV 0x11 /* Volume envelope hold and attack register */
  417. #define ATKHLDV_PHASE0 0x00008000 /* 0 = Begin attack phase */
  418. #define ATKHLDV_HOLDTIME_MASK 0x00007f00 /* Envelope hold time (127-n == n*88.2msec) */
  419. #define ATKHLDV_ATTACKTIME_MASK 0x0000007f /* Envelope attack time, log encoded */
  420. /* 0 = infinite, 1 = 10.9msec, ... 0x7f = 5.5msec */
  421. #define DCYSUSV 0x12 /* Volume envelope sustain and decay register */
  422. #define DCYSUSV_PHASE1_MASK 0x00008000 /* 0 = Begin attack phase, 1 = begin release phase */
  423. #define DCYSUSV_SUSTAINLEVEL_MASK 0x00007f00 /* 127 = full, 0 = off, 0.75dB increments */
  424. #define DCYSUSV_CHANNELENABLE_MASK 0x00000080 /* 1 = Inhibit envelope engine from writing values in */
  425. /* this channel and from writing to pitch, filter and */
  426. /* volume targets. */
  427. #define DCYSUSV_DECAYTIME_MASK 0x0000007f /* Volume envelope decay time, log encoded */
  428. /* 0 = 43.7msec, 1 = 21.8msec, 0x7f = 22msec */
  429. #define LFOVAL1 0x13 /* Modulation LFO value */
  430. #define LFOVAL_MASK 0x0000ffff /* Current value of modulation LFO state variable */
  431. /* 0x8000-n == 666*n usec delay */
  432. #define ENVVAL 0x14 /* Modulation envelope register */
  433. #define ENVVAL_MASK 0x0000ffff /* Current value of modulation envelope state variable */
  434. /* 0x8000-n == 666*n usec delay */
  435. #define ATKHLDM 0x15 /* Modulation envelope hold and attack register */
  436. #define ATKHLDM_PHASE0 0x00008000 /* 0 = Begin attack phase */
  437. #define ATKHLDM_HOLDTIME 0x00007f00 /* Envelope hold time (127-n == n*42msec) */
  438. #define ATKHLDM_ATTACKTIME 0x0000007f /* Envelope attack time, log encoded */
  439. /* 0 = infinite, 1 = 11msec, ... 0x7f = 5.5msec */
  440. #define DCYSUSM 0x16 /* Modulation envelope decay and sustain register */
  441. #define DCYSUSM_PHASE1_MASK 0x00008000 /* 0 = Begin attack phase, 1 = begin release phase */
  442. #define DCYSUSM_SUSTAINLEVEL_MASK 0x00007f00 /* 127 = full, 0 = off, 0.75dB increments */
  443. #define DCYSUSM_DECAYTIME_MASK 0x0000007f /* Envelope decay time, log encoded */
  444. /* 0 = 43.7msec, 1 = 21.8msec, 0x7f = 22msec */
  445. #define LFOVAL2 0x17 /* Vibrato LFO register */
  446. #define LFOVAL2_MASK 0x0000ffff /* Current value of vibrato LFO state variable */
  447. /* 0x8000-n == 666*n usec delay */
  448. #define IP 0x18 /* Initial pitch register */
  449. #define IP_MASK 0x0000ffff /* Exponential initial pitch shift */
  450. /* 4 bits of octave, 12 bits of fractional octave */
  451. #define IP_UNITY 0x0000e000 /* Unity pitch shift */
  452. #define IFATN 0x19 /* Initial filter cutoff and attenuation register */
  453. #define IFATN_FILTERCUTOFF_MASK 0x0000ff00 /* Initial filter cutoff frequency in exponential units */
  454. /* 6 most significant bits are semitones */
  455. /* 2 least significant bits are fractions */
  456. #define IFATN_FILTERCUTOFF 0x08080019
  457. #define IFATN_ATTENUATION_MASK 0x000000ff /* Initial attenuation in 0.375dB steps */
  458. #define IFATN_ATTENUATION 0x08000019
  459. #define PEFE 0x1a /* Pitch envelope and filter envelope amount register */
  460. #define PEFE_PITCHAMOUNT_MASK 0x0000ff00 /* Pitch envlope amount */
  461. /* Signed 2's complement, +/- one octave peak extremes */
  462. #define PEFE_PITCHAMOUNT 0x0808001a
  463. #define PEFE_FILTERAMOUNT_MASK 0x000000ff /* Filter envlope amount */
  464. /* Signed 2's complement, +/- six octaves peak extremes */
  465. #define PEFE_FILTERAMOUNT 0x0800001a
  466. #define FMMOD 0x1b /* Vibrato/filter modulation from LFO register */
  467. #define FMMOD_MODVIBRATO 0x0000ff00 /* Vibrato LFO modulation depth */
  468. /* Signed 2's complement, +/- one octave extremes */
  469. #define FMMOD_MOFILTER 0x000000ff /* Filter LFO modulation depth */
  470. /* Signed 2's complement, +/- three octave extremes */
  471. #define TREMFRQ 0x1c /* Tremolo amount and modulation LFO frequency register */
  472. #define TREMFRQ_DEPTH 0x0000ff00 /* Tremolo depth */
  473. /* Signed 2's complement, with +/- 12dB extremes */
  474. #define TREMFRQ_FREQUENCY 0x000000ff /* Tremolo LFO frequency */
  475. /* ??Hz steps, maximum of ?? Hz. */
  476. #define FM2FRQ2 0x1d /* Vibrato amount and vibrato LFO frequency register */
  477. #define FM2FRQ2_DEPTH 0x0000ff00 /* Vibrato LFO vibrato depth */
  478. /* Signed 2's complement, +/- one octave extremes */
  479. #define FM2FRQ2_FREQUENCY 0x000000ff /* Vibrato LFO frequency */
  480. /* 0.039Hz steps, maximum of 9.85 Hz. */
  481. #define TEMPENV 0x1e /* Tempory envelope register */
  482. #define TEMPENV_MASK 0x0000ffff /* 16-bit value */
  483. /* NOTE: All channels contain internal variables; do */
  484. /* not write to these locations. */
  485. /* 0x1f: not used */
  486. #define CD0 0x20 /* Cache data 0 register */
  487. #define CD1 0x21 /* Cache data 1 register */
  488. #define CD2 0x22 /* Cache data 2 register */
  489. #define CD3 0x23 /* Cache data 3 register */
  490. #define CD4 0x24 /* Cache data 4 register */
  491. #define CD5 0x25 /* Cache data 5 register */
  492. #define CD6 0x26 /* Cache data 6 register */
  493. #define CD7 0x27 /* Cache data 7 register */
  494. #define CD8 0x28 /* Cache data 8 register */
  495. #define CD9 0x29 /* Cache data 9 register */
  496. #define CDA 0x2a /* Cache data A register */
  497. #define CDB 0x2b /* Cache data B register */
  498. #define CDC 0x2c /* Cache data C register */
  499. #define CDD 0x2d /* Cache data D register */
  500. #define CDE 0x2e /* Cache data E register */
  501. #define CDF 0x2f /* Cache data F register */
  502. /* 0x30-3f seem to be the same as 0x20-2f */
  503. #define PTB 0x40 /* Page table base register */
  504. #define PTB_MASK 0xfffff000 /* Physical address of the page table in host memory */
  505. #define TCB 0x41 /* Tank cache base register */
  506. #define TCB_MASK 0xfffff000 /* Physical address of the bottom of host based TRAM */
  507. #define ADCCR 0x42 /* ADC sample rate/stereo control register */
  508. #define ADCCR_RCHANENABLE 0x00000010 /* Enables right channel for writing to the host */
  509. #define ADCCR_LCHANENABLE 0x00000008 /* Enables left channel for writing to the host */
  510. /* NOTE: To guarantee phase coherency, both channels */
  511. /* must be disabled prior to enabling both channels. */
  512. #define A_ADCCR_RCHANENABLE 0x00000020
  513. #define A_ADCCR_LCHANENABLE 0x00000010
  514. #define A_ADCCR_SAMPLERATE_MASK 0x0000000F /* Audigy sample rate convertor output rate */
  515. #define ADCCR_SAMPLERATE_MASK 0x00000007 /* Sample rate convertor output rate */
  516. #define ADCCR_SAMPLERATE_48 0x00000000 /* 48kHz sample rate */
  517. #define ADCCR_SAMPLERATE_44 0x00000001 /* 44.1kHz sample rate */
  518. #define ADCCR_SAMPLERATE_32 0x00000002 /* 32kHz sample rate */
  519. #define ADCCR_SAMPLERATE_24 0x00000003 /* 24kHz sample rate */
  520. #define ADCCR_SAMPLERATE_22 0x00000004 /* 22.05kHz sample rate */
  521. #define ADCCR_SAMPLERATE_16 0x00000005 /* 16kHz sample rate */
  522. #define ADCCR_SAMPLERATE_11 0x00000006 /* 11.025kHz sample rate */
  523. #define ADCCR_SAMPLERATE_8 0x00000007 /* 8kHz sample rate */
  524. #define A_ADCCR_SAMPLERATE_12 0x00000006 /* 12kHz sample rate */
  525. #define A_ADCCR_SAMPLERATE_11 0x00000007 /* 11.025kHz sample rate */
  526. #define A_ADCCR_SAMPLERATE_8 0x00000008 /* 8kHz sample rate */
  527. #define FXWC 0x43 /* FX output write channels register */
  528. /* When set, each bit enables the writing of the */
  529. /* corresponding FX output channel (internal registers */
  530. /* 0x20-0x3f) to host memory. This mode of recording */
  531. /* is 16bit, 48KHz only. All 32 channels can be enabled */
  532. /* simultaneously. */
  533. #define FXWC_DEFAULTROUTE_C (1<<0) /* left emu out? */
  534. #define FXWC_DEFAULTROUTE_B (1<<1) /* right emu out? */
  535. #define FXWC_DEFAULTROUTE_A (1<<12)
  536. #define FXWC_DEFAULTROUTE_D (1<<13)
  537. #define FXWC_ADCLEFT (1<<18)
  538. #define FXWC_CDROMSPDIFLEFT (1<<18)
  539. #define FXWC_ADCRIGHT (1<<19)
  540. #define FXWC_CDROMSPDIFRIGHT (1<<19)
  541. #define FXWC_MIC (1<<20)
  542. #define FXWC_ZOOMLEFT (1<<20)
  543. #define FXWC_ZOOMRIGHT (1<<21)
  544. #define FXWC_SPDIFLEFT (1<<22) /* 0x00400000 */
  545. #define FXWC_SPDIFRIGHT (1<<23) /* 0x00800000 */
  546. #define A_TBLSZ 0x43 /* Effects Tank Internal Table Size. Only low byte or register used */
  547. #define TCBS 0x44 /* Tank cache buffer size register */
  548. #define TCBS_MASK 0x00000007 /* Tank cache buffer size field */
  549. #define TCBS_BUFFSIZE_16K 0x00000000
  550. #define TCBS_BUFFSIZE_32K 0x00000001
  551. #define TCBS_BUFFSIZE_64K 0x00000002
  552. #define TCBS_BUFFSIZE_128K 0x00000003
  553. #define TCBS_BUFFSIZE_256K 0x00000004
  554. #define TCBS_BUFFSIZE_512K 0x00000005
  555. #define TCBS_BUFFSIZE_1024K 0x00000006
  556. #define TCBS_BUFFSIZE_2048K 0x00000007
  557. #define MICBA 0x45 /* AC97 microphone buffer address register */
  558. #define MICBA_MASK 0xfffff000 /* 20 bit base address */
  559. #define ADCBA 0x46 /* ADC buffer address register */
  560. #define ADCBA_MASK 0xfffff000 /* 20 bit base address */
  561. #define FXBA 0x47 /* FX Buffer Address */
  562. #define FXBA_MASK 0xfffff000 /* 20 bit base address */
  563. #define A_HWM 0x48 /* High PCI Water Mark - word access, defaults to 3f */
  564. #define MICBS 0x49 /* Microphone buffer size register */
  565. #define ADCBS 0x4a /* ADC buffer size register */
  566. #define FXBS 0x4b /* FX buffer size register */
  567. /* register: 0x4c..4f: ffff-ffff current amounts, per-channel */
  568. /* The following mask values define the size of the ADC, MIX and FX buffers in bytes */
  569. #define ADCBS_BUFSIZE_NONE 0x00000000
  570. #define ADCBS_BUFSIZE_384 0x00000001
  571. #define ADCBS_BUFSIZE_448 0x00000002
  572. #define ADCBS_BUFSIZE_512 0x00000003
  573. #define ADCBS_BUFSIZE_640 0x00000004
  574. #define ADCBS_BUFSIZE_768 0x00000005
  575. #define ADCBS_BUFSIZE_896 0x00000006
  576. #define ADCBS_BUFSIZE_1024 0x00000007
  577. #define ADCBS_BUFSIZE_1280 0x00000008
  578. #define ADCBS_BUFSIZE_1536 0x00000009
  579. #define ADCBS_BUFSIZE_1792 0x0000000a
  580. #define ADCBS_BUFSIZE_2048 0x0000000b
  581. #define ADCBS_BUFSIZE_2560 0x0000000c
  582. #define ADCBS_BUFSIZE_3072 0x0000000d
  583. #define ADCBS_BUFSIZE_3584 0x0000000e
  584. #define ADCBS_BUFSIZE_4096 0x0000000f
  585. #define ADCBS_BUFSIZE_5120 0x00000010
  586. #define ADCBS_BUFSIZE_6144 0x00000011
  587. #define ADCBS_BUFSIZE_7168 0x00000012
  588. #define ADCBS_BUFSIZE_8192 0x00000013
  589. #define ADCBS_BUFSIZE_10240 0x00000014
  590. #define ADCBS_BUFSIZE_12288 0x00000015
  591. #define ADCBS_BUFSIZE_14366 0x00000016
  592. #define ADCBS_BUFSIZE_16384 0x00000017
  593. #define ADCBS_BUFSIZE_20480 0x00000018
  594. #define ADCBS_BUFSIZE_24576 0x00000019
  595. #define ADCBS_BUFSIZE_28672 0x0000001a
  596. #define ADCBS_BUFSIZE_32768 0x0000001b
  597. #define ADCBS_BUFSIZE_40960 0x0000001c
  598. #define ADCBS_BUFSIZE_49152 0x0000001d
  599. #define ADCBS_BUFSIZE_57344 0x0000001e
  600. #define ADCBS_BUFSIZE_65536 0x0000001f
  601. /* Current Send B, A Amounts */
  602. #define A_CSBA 0x4c
  603. /* Current Send D, C Amounts */
  604. #define A_CSDC 0x4d
  605. /* Current Send F, E Amounts */
  606. #define A_CSFE 0x4e
  607. /* Current Send H, G Amounts */
  608. #define A_CSHG 0x4f
  609. #define CDCS 0x50 /* CD-ROM digital channel status register */
  610. #define GPSCS 0x51 /* General Purpose SPDIF channel status register*/
  611. #define DBG 0x52 /* DO NOT PROGRAM THIS REGISTER!!! MAY DESTROY CHIP */
  612. /* S/PDIF Input C Channel Status */
  613. #define A_SPSC 0x52
  614. #define REG53 0x53 /* DO NOT PROGRAM THIS REGISTER!!! MAY DESTROY CHIP */
  615. #define A_DBG 0x53
  616. #define A_DBG_SINGLE_STEP 0x00020000 /* Set to zero to start dsp */
  617. #define A_DBG_ZC 0x40000000 /* zero tram counter */
  618. #define A_DBG_STEP_ADDR 0x000003ff
  619. #define A_DBG_SATURATION_OCCURED 0x20000000
  620. #define A_DBG_SATURATION_ADDR 0x0ffc0000
  621. // NOTE: 0x54,55,56: 64-bit
  622. #define SPCS0 0x54 /* SPDIF output Channel Status 0 register */
  623. #define SPCS1 0x55 /* SPDIF output Channel Status 1 register */
  624. #define SPCS2 0x56 /* SPDIF output Channel Status 2 register */
  625. #define SPCS_CLKACCYMASK 0x30000000 /* Clock accuracy */
  626. #define SPCS_CLKACCY_1000PPM 0x00000000 /* 1000 parts per million */
  627. #define SPCS_CLKACCY_50PPM 0x10000000 /* 50 parts per million */
  628. #define SPCS_CLKACCY_VARIABLE 0x20000000 /* Variable accuracy */
  629. #define SPCS_SAMPLERATEMASK 0x0f000000 /* Sample rate */
  630. #define SPCS_SAMPLERATE_44 0x00000000 /* 44.1kHz sample rate */
  631. #define SPCS_SAMPLERATE_48 0x02000000 /* 48kHz sample rate */
  632. #define SPCS_SAMPLERATE_32 0x03000000 /* 32kHz sample rate */
  633. #define SPCS_CHANNELNUMMASK 0x00f00000 /* Channel number */
  634. #define SPCS_CHANNELNUM_UNSPEC 0x00000000 /* Unspecified channel number */
  635. #define SPCS_CHANNELNUM_LEFT 0x00100000 /* Left channel */
  636. #define SPCS_CHANNELNUM_RIGHT 0x00200000 /* Right channel */
  637. #define SPCS_SOURCENUMMASK 0x000f0000 /* Source number */
  638. #define SPCS_SOURCENUM_UNSPEC 0x00000000 /* Unspecified source number */
  639. #define SPCS_GENERATIONSTATUS 0x00008000 /* Originality flag (see IEC-958 spec) */
  640. #define SPCS_CATEGORYCODEMASK 0x00007f00 /* Category code (see IEC-958 spec) */
  641. #define SPCS_MODEMASK 0x000000c0 /* Mode (see IEC-958 spec) */
  642. #define SPCS_EMPHASISMASK 0x00000038 /* Emphasis */
  643. #define SPCS_EMPHASIS_NONE 0x00000000 /* No emphasis */
  644. #define SPCS_EMPHASIS_50_15 0x00000008 /* 50/15 usec 2 channel */
  645. #define SPCS_COPYRIGHT 0x00000004 /* Copyright asserted flag -- do not modify */
  646. #define SPCS_NOTAUDIODATA 0x00000002 /* 0 = Digital audio, 1 = not audio */
  647. #define SPCS_PROFESSIONAL 0x00000001 /* 0 = Consumer (IEC-958), 1 = pro (AES3-1992) */
  648. /* 0x57: Not used */
  649. /* The 32-bit CLIx and SOLx registers all have one bit per channel control/status */
  650. #define CLIEL 0x58 /* Channel loop interrupt enable low register */
  651. #define CLIEH 0x59 /* Channel loop interrupt enable high register */
  652. #define CLIPL 0x5a /* Channel loop interrupt pending low register */
  653. #define CLIPH 0x5b /* Channel loop interrupt pending high register */
  654. #define SOLEL 0x5c /* Stop on loop enable low register */
  655. #define SOLEH 0x5d /* Stop on loop enable high register */
  656. #define SPBYPASS 0x5e /* SPDIF BYPASS mode register */
  657. #define SPBYPASS_SPDIF0_MASK 0x00000003 /* SPDIF 0 bypass mode */
  658. #define SPBYPASS_SPDIF1_MASK 0x0000000c /* SPDIF 1 bypass mode */
  659. /* bypass mode: 0 - DSP; 1 - SPDIF A, 2 - SPDIF B, 3 - SPDIF C */
  660. #define SPBYPASS_FORMAT 0x00000f00 /* If 1, SPDIF XX uses 24 bit, if 0 - 20 bit */
  661. #define AC97SLOT 0x5f /* additional AC97 slots enable bits */
  662. #define AC97SLOT_REAR_RIGHT 0x01 /* Rear left */
  663. #define AC97SLOT_REAR_LEFT 0x02 /* Rear right */
  664. #define AC97SLOT_CNTR 0x10 /* Center enable */
  665. #define AC97SLOT_LFE 0x20 /* LFE enable */
  666. /* PCB Revision */
  667. #define A_PCB 0x5f
  668. // NOTE: 0x60,61,62: 64-bit
  669. #define CDSRCS 0x60 /* CD-ROM Sample Rate Converter status register */
  670. #define GPSRCS 0x61 /* General Purpose SPDIF sample rate cvt status */
  671. #define ZVSRCS 0x62 /* ZVideo sample rate converter status */
  672. /* NOTE: This one has no SPDIFLOCKED field */
  673. /* Assumes sample lock */
  674. /* These three bitfields apply to CDSRCS, GPSRCS, and (except as noted) ZVSRCS. */
  675. #define SRCS_SPDIFVALID 0x04000000 /* SPDIF stream valid */
  676. #define SRCS_SPDIFLOCKED 0x02000000 /* SPDIF stream locked */
  677. #define SRCS_RATELOCKED 0x01000000 /* Sample rate locked */
  678. #define SRCS_ESTSAMPLERATE 0x0007ffff /* Do not modify this field. */
  679. /* Note that these values can vary +/- by a small amount */
  680. #define SRCS_SPDIFRATE_44 0x0003acd9
  681. #define SRCS_SPDIFRATE_48 0x00040000
  682. #define SRCS_SPDIFRATE_96 0x00080000
  683. #define MICIDX 0x63 /* Microphone recording buffer index register */
  684. #define MICIDX_MASK 0x0000ffff /* 16-bit value */
  685. #define MICIDX_IDX 0x10000063
  686. #define ADCIDX 0x64 /* ADC recording buffer index register */
  687. #define ADCIDX_MASK 0x0000ffff /* 16 bit index field */
  688. #define ADCIDX_IDX 0x10000064
  689. #define A_ADCIDX 0x63
  690. #define A_ADCIDX_IDX 0x10000063
  691. #define A_MICIDX 0x64
  692. #define A_MICIDX_IDX 0x10000064
  693. #define FXIDX 0x65 /* FX recording buffer index register */
  694. #define FXIDX_MASK 0x0000ffff /* 16-bit value */
  695. #define FXIDX_IDX 0x10000065
  696. /* The 32-bit HLIx and HLIPx registers all have one bit per channel control/status */
  697. #define HLIEL 0x66 /* Channel half loop interrupt enable low register */
  698. #define HLIEH 0x67 /* Channel half loop interrupt enable high register */
  699. #define HLIPL 0x68 /* Channel half loop interrupt pending low register */
  700. #define HLIPH 0x69 /* Channel half loop interrupt pending high register */
  701. /* S/PDIF Host Record Index (bypasses SRC) */
  702. #define A_SPRI 0x6a
  703. /* S/PDIF Host Record Address */
  704. #define A_SPRA 0x6b
  705. /* S/PDIF Host Record Control */
  706. #define A_SPRC 0x6c
  707. /* Delayed Interrupt Counter & Enable */
  708. #define A_DICE 0x6d
  709. /* Tank Table Base */
  710. #define A_TTB 0x6e
  711. /* Tank Delay Offset */
  712. #define A_TDOF 0x6f
  713. /* This is the MPU port on the card (via the game port) */
  714. #define A_MUDATA1 0x70
  715. #define A_MUCMD1 0x71
  716. #define A_MUSTAT1 A_MUCMD1
  717. /* This is the MPU port on the Audigy Drive */
  718. #define A_MUDATA2 0x72
  719. #define A_MUCMD2 0x73
  720. #define A_MUSTAT2 A_MUCMD2
  721. /* The next two are the Audigy equivalent of FXWC */
  722. /* the Audigy can record any output (16bit, 48kHz, up to 64 channel simultaneously) */
  723. /* Each bit selects a channel for recording */
  724. #define A_FXWC1 0x74 /* Selects 0x7f-0x60 for FX recording */
  725. #define A_FXWC2 0x75 /* Selects 0x9f-0x80 for FX recording */
  726. /* Extended Hardware Control */
  727. #define A_SPDIF_SAMPLERATE 0x76 /* Set the sample rate of SPDIF output */
  728. #define A_SAMPLE_RATE 0x76 /* Various sample rate settings. */
  729. #define A_SAMPLE_RATE_NOT_USED 0x0ffc111e /* Bits that are not used and cannot be set. */
  730. #define A_SAMPLE_RATE_UNKNOWN 0xf0030001 /* Bits that can be set, but have unknown use. */
  731. #define A_SPDIF_RATE_MASK 0x000000e0 /* Any other values for rates, just use 48000 */
  732. #define A_SPDIF_48000 0x00000000
  733. #define A_SPDIF_192000 0x00000020
  734. #define A_SPDIF_96000 0x00000040
  735. #define A_SPDIF_44100 0x00000080
  736. #define A_I2S_CAPTURE_RATE_MASK 0x00000e00 /* This sets the capture PCM rate, but it is */
  737. #define A_I2S_CAPTURE_48000 0x00000000 /* unclear if this sets the ADC rate as well. */
  738. #define A_I2S_CAPTURE_192000 0x00000200
  739. #define A_I2S_CAPTURE_96000 0x00000400
  740. #define A_I2S_CAPTURE_44100 0x00000800
  741. #define A_PCM_RATE_MASK 0x0000e000 /* This sets the playback PCM rate on the P16V */
  742. #define A_PCM_48000 0x00000000
  743. #define A_PCM_192000 0x00002000
  744. #define A_PCM_96000 0x00004000
  745. #define A_PCM_44100 0x00008000
  746. /* I2S0 Sample Rate Tracker Status */
  747. #define A_SRT3 0x77
  748. /* I2S1 Sample Rate Tracker Status */
  749. #define A_SRT4 0x78
  750. /* I2S2 Sample Rate Tracker Status */
  751. #define A_SRT5 0x79
  752. /* - default to 0x01080000 on my audigy 2 ZS --rlrevell */
  753. /* Tank Table DMA Address */
  754. #define A_TTDA 0x7a
  755. /* Tank Table DMA Data */
  756. #define A_TTDD 0x7b
  757. #define A_FXRT2 0x7c
  758. #define A_FXRT_CHANNELE 0x0000003f /* Effects send bus number for channel's effects send E */
  759. #define A_FXRT_CHANNELF 0x00003f00 /* Effects send bus number for channel's effects send F */
  760. #define A_FXRT_CHANNELG 0x003f0000 /* Effects send bus number for channel's effects send G */
  761. #define A_FXRT_CHANNELH 0x3f000000 /* Effects send bus number for channel's effects send H */
  762. #define A_SENDAMOUNTS 0x7d
  763. #define A_FXSENDAMOUNT_E_MASK 0xFF000000
  764. #define A_FXSENDAMOUNT_F_MASK 0x00FF0000
  765. #define A_FXSENDAMOUNT_G_MASK 0x0000FF00
  766. #define A_FXSENDAMOUNT_H_MASK 0x000000FF
  767. /* 0x7c, 0x7e "high bit is used for filtering" */
  768. /* The send amounts for this one are the same as used with the emu10k1 */
  769. #define A_FXRT1 0x7e
  770. #define A_FXRT_CHANNELA 0x0000003f
  771. #define A_FXRT_CHANNELB 0x00003f00
  772. #define A_FXRT_CHANNELC 0x003f0000
  773. #define A_FXRT_CHANNELD 0x3f000000
  774. /* 0x7f: Not used */
  775. /* Each FX general purpose register is 32 bits in length, all bits are used */
  776. #define FXGPREGBASE 0x100 /* FX general purpose registers base */
  777. #define A_FXGPREGBASE 0x400 /* Audigy GPRs, 0x400 to 0x5ff */
  778. #define A_TANKMEMCTLREGBASE 0x100 /* Tank memory control registers base - only for Audigy */
  779. #define A_TANKMEMCTLREG_MASK 0x1f /* only 5 bits used - only for Audigy */
  780. /* Tank audio data is logarithmically compressed down to 16 bits before writing to TRAM and is */
  781. /* decompressed back to 20 bits on a read. There are a total of 160 locations, the last 32 */
  782. /* locations are for external TRAM. */
  783. #define TANKMEMDATAREGBASE 0x200 /* Tank memory data registers base */
  784. #define TANKMEMDATAREG_MASK 0x000fffff /* 20 bit tank audio data field */
  785. /* Combined address field and memory opcode or flag field. 160 locations, last 32 are external */
  786. #define TANKMEMADDRREGBASE 0x300 /* Tank memory address registers base */
  787. #define TANKMEMADDRREG_ADDR_MASK 0x000fffff /* 20 bit tank address field */
  788. #define TANKMEMADDRREG_CLEAR 0x00800000 /* Clear tank memory */
  789. #define TANKMEMADDRREG_ALIGN 0x00400000 /* Align read or write relative to tank access */
  790. #define TANKMEMADDRREG_WRITE 0x00200000 /* Write to tank memory */
  791. #define TANKMEMADDRREG_READ 0x00100000 /* Read from tank memory */
  792. #define MICROCODEBASE 0x400 /* Microcode data base address */
  793. /* Each DSP microcode instruction is mapped into 2 doublewords */
  794. /* NOTE: When writing, always write the LO doubleword first. Reads can be in either order. */
  795. #define LOWORD_OPX_MASK 0x000ffc00 /* Instruction operand X */
  796. #define LOWORD_OPY_MASK 0x000003ff /* Instruction operand Y */
  797. #define HIWORD_OPCODE_MASK 0x00f00000 /* Instruction opcode */
  798. #define HIWORD_RESULT_MASK 0x000ffc00 /* Instruction result */
  799. #define HIWORD_OPA_MASK 0x000003ff /* Instruction operand A */
  800. /* Audigy Soundcard have a different instruction format */
  801. #define A_MICROCODEBASE 0x600
  802. #define A_LOWORD_OPY_MASK 0x000007ff
  803. #define A_LOWORD_OPX_MASK 0x007ff000
  804. #define A_HIWORD_OPCODE_MASK 0x0f000000
  805. #define A_HIWORD_RESULT_MASK 0x007ff000
  806. #define A_HIWORD_OPA_MASK 0x000007ff
  807. /************************************************************************************************/
  808. /* EMU1010m HANA FPGA registers */
  809. /************************************************************************************************/
  810. #define EMU_HANA_DESTHI 0x00 /* 0000xxx 3 bits Link Destination */
  811. #define EMU_HANA_DESTLO 0x01 /* 00xxxxx 5 bits */
  812. #define EMU_HANA_SRCHI 0x02 /* 0000xxx 3 bits Link Source */
  813. #define EMU_HANA_SRCLO 0x03 /* 00xxxxx 5 bits */
  814. #define EMU_HANA_DOCK_PWR 0x04 /* 000000x 1 bits Audio Dock power */
  815. #define EMU_HANA_DOCK_PWR_ON 0x01 /* Audio Dock power on */
  816. #define EMU_HANA_WCLOCK 0x05 /* 0000xxx 3 bits Word Clock source select */
  817. /* Must be written after power on to reset DLL */
  818. /* One is unable to detect the Audio dock without this */
  819. #define EMU_HANA_WCLOCK_SRC_MASK 0x07
  820. #define EMU_HANA_WCLOCK_INT_48K 0x00
  821. #define EMU_HANA_WCLOCK_INT_44_1K 0x01
  822. #define EMU_HANA_WCLOCK_HANA_SPDIF_IN 0x02
  823. #define EMU_HANA_WCLOCK_HANA_ADAT_IN 0x03
  824. #define EMU_HANA_WCLOCK_SYNC_BNCN 0x04
  825. #define EMU_HANA_WCLOCK_2ND_HANA 0x05
  826. #define EMU_HANA_WCLOCK_SRC_RESERVED 0x06
  827. #define EMU_HANA_WCLOCK_OFF 0x07 /* For testing, forces fallback to DEFCLOCK */
  828. #define EMU_HANA_WCLOCK_MULT_MASK 0x18
  829. #define EMU_HANA_WCLOCK_1X 0x00
  830. #define EMU_HANA_WCLOCK_2X 0x08
  831. #define EMU_HANA_WCLOCK_4X 0x10
  832. #define EMU_HANA_WCLOCK_MULT_RESERVED 0x18
  833. #define EMU_HANA_DEFCLOCK 0x06 /* 000000x 1 bits Default Word Clock */
  834. #define EMU_HANA_DEFCLOCK_48K 0x00
  835. #define EMU_HANA_DEFCLOCK_44_1K 0x01
  836. #define EMU_HANA_UNMUTE 0x07 /* 000000x 1 bits Mute all audio outputs */
  837. #define EMU_MUTE 0x00
  838. #define EMU_UNMUTE 0x01
  839. #define EMU_HANA_FPGA_CONFIG 0x08 /* 00000xx 2 bits Config control of FPGAs */
  840. #define EMU_HANA_FPGA_CONFIG_AUDIODOCK 0x01 /* Set in order to program FPGA on Audio Dock */
  841. #define EMU_HANA_FPGA_CONFIG_HANA 0x02 /* Set in order to program FPGA on Hana */
  842. #define EMU_HANA_IRQ_ENABLE 0x09 /* 000xxxx 4 bits IRQ Enable */
  843. #define EMU_HANA_IRQ_WCLK_CHANGED 0x01
  844. #define EMU_HANA_IRQ_ADAT 0x02
  845. #define EMU_HANA_IRQ_DOCK 0x04
  846. #define EMU_HANA_IRQ_DOCK_LOST 0x08
  847. #define EMU_HANA_SPDIF_MODE 0x0a /* 00xxxxx 5 bits SPDIF MODE */
  848. #define EMU_HANA_SPDIF_MODE_TX_COMSUMER 0x00
  849. #define EMU_HANA_SPDIF_MODE_TX_PRO 0x01
  850. #define EMU_HANA_SPDIF_MODE_TX_NOCOPY 0x02
  851. #define EMU_HANA_SPDIF_MODE_RX_COMSUMER 0x00
  852. #define EMU_HANA_SPDIF_MODE_RX_PRO 0x04
  853. #define EMU_HANA_SPDIF_MODE_RX_NOCOPY 0x08
  854. #define EMU_HANA_SPDIF_MODE_RX_INVALID 0x10
  855. #define EMU_HANA_OPTICAL_TYPE 0x0b /* 00000xx 2 bits ADAT or SPDIF in/out */
  856. #define EMU_HANA_OPTICAL_IN_SPDIF 0x00
  857. #define EMU_HANA_OPTICAL_IN_ADAT 0x01
  858. #define EMU_HANA_OPTICAL_OUT_SPDIF 0x00
  859. #define EMU_HANA_OPTICAL_OUT_ADAT 0x02
  860. #define EMU_HANA_MIDI_IN 0x0c /* 000000x 1 bit Control MIDI */
  861. #define EMU_HANA_MIDI_IN_FROM_HAMOA 0x00 /* HAMOA MIDI in to Alice 2 MIDI B */
  862. #define EMU_HANA_MIDI_IN_FROM_DOCK 0x01 /* Audio Dock MIDI in to Alice 2 MIDI B */
  863. #define EMU_HANA_DOCK_LEDS_1 0x0d /* 000xxxx 4 bit Audio Dock LEDs */
  864. #define EMU_HANA_DOCK_LEDS_1_MIDI1 0x01 /* MIDI 1 LED on */
  865. #define EMU_HANA_DOCK_LEDS_1_MIDI2 0x02 /* MIDI 2 LED on */
  866. #define EMU_HANA_DOCK_LEDS_1_SMPTE_IN 0x04 /* SMPTE IN LED on */
  867. #define EMU_HANA_DOCK_LEDS_1_SMPTE_OUT 0x08 /* SMPTE OUT LED on */
  868. #define EMU_HANA_DOCK_LEDS_2 0x0e /* 0xxxxxx 6 bit Audio Dock LEDs */
  869. #define EMU_HANA_DOCK_LEDS_2_44K 0x01 /* 44.1 kHz LED on */
  870. #define EMU_HANA_DOCK_LEDS_2_48K 0x02 /* 48 kHz LED on */
  871. #define EMU_HANA_DOCK_LEDS_2_96K 0x04 /* 96 kHz LED on */
  872. #define EMU_HANA_DOCK_LEDS_2_192K 0x08 /* 192 kHz LED on */
  873. #define EMU_HANA_DOCK_LEDS_2_LOCK 0x10 /* LOCK LED on */
  874. #define EMU_HANA_DOCK_LEDS_2_EXT 0x20 /* EXT LED on */
  875. #define EMU_HANA_DOCK_LEDS_3 0x0f /* 0xxxxxx 6 bit Audio Dock LEDs */
  876. #define EMU_HANA_DOCK_LEDS_3_CLIP_A 0x01 /* Mic A Clip LED on */
  877. #define EMU_HANA_DOCK_LEDS_3_CLIP_B 0x02 /* Mic B Clip LED on */
  878. #define EMU_HANA_DOCK_LEDS_3_SIGNAL_A 0x04 /* Signal A Clip LED on */
  879. #define EMU_HANA_DOCK_LEDS_3_SIGNAL_B 0x08 /* Signal B Clip LED on */
  880. #define EMU_HANA_DOCK_LEDS_3_MANUAL_CLIP 0x10 /* Manual Clip detection */
  881. #define EMU_HANA_DOCK_LEDS_3_MANUAL_SIGNAL 0x20 /* Manual Signal detection */
  882. #define EMU_HANA_ADC_PADS 0x10 /* 0000xxx 3 bit Audio Dock ADC 14dB pads */
  883. #define EMU_HANA_DOCK_ADC_PAD1 0x01 /* 14dB Attenuation on Audio Dock ADC 1 */
  884. #define EMU_HANA_DOCK_ADC_PAD2 0x02 /* 14dB Attenuation on Audio Dock ADC 2 */
  885. #define EMU_HANA_DOCK_ADC_PAD3 0x04 /* 14dB Attenuation on Audio Dock ADC 3 */
  886. #define EMU_HANA_0202_ADC_PAD1 0x08 /* 14dB Attenuation on 0202 ADC 1 */
  887. #define EMU_HANA_DOCK_MISC 0x11 /* 0xxxxxx 6 bit Audio Dock misc bits */
  888. #define EMU_HANA_DOCK_DAC1_MUTE 0x01 /* DAC 1 Mute */
  889. #define EMU_HANA_DOCK_DAC2_MUTE 0x02 /* DAC 2 Mute */
  890. #define EMU_HANA_DOCK_DAC3_MUTE 0x04 /* DAC 3 Mute */
  891. #define EMU_HANA_DOCK_DAC4_MUTE 0x08 /* DAC 4 Mute */
  892. #define EMU_HANA_DOCK_PHONES_192_DAC1 0x00 /* DAC 1 Headphones source at 192kHz */
  893. #define EMU_HANA_DOCK_PHONES_192_DAC2 0x10 /* DAC 2 Headphones source at 192kHz */
  894. #define EMU_HANA_DOCK_PHONES_192_DAC3 0x20 /* DAC 3 Headphones source at 192kHz */
  895. #define EMU_HANA_DOCK_PHONES_192_DAC4 0x30 /* DAC 4 Headphones source at 192kHz */
  896. #define EMU_HANA_MIDI_OUT 0x12 /* 00xxxxx 5 bit Source for each MIDI out port */
  897. #define EMU_HANA_MIDI_OUT_0202 0x01 /* 0202 MIDI from Alice 2. 0 = A, 1 = B */
  898. #define EMU_HANA_MIDI_OUT_DOCK1 0x02 /* Audio Dock MIDI1 front, from Alice 2. 0 = A, 1 = B */
  899. #define EMU_HANA_MIDI_OUT_DOCK2 0x04 /* Audio Dock MIDI2 rear, from Alice 2. 0 = A, 1 = B */
  900. #define EMU_HANA_MIDI_OUT_SYNC2 0x08 /* Sync card. Not the actual MIDI out jack. 0 = A, 1 = B */
  901. #define EMU_HANA_MIDI_OUT_LOOP 0x10 /* 0 = bits (3:0) normal. 1 = MIDI loopback enabled. */
  902. #define EMU_HANA_DAC_PADS 0x13 /* 00xxxxx 5 bit DAC 14dB attenuation pads */
  903. #define EMU_HANA_DOCK_DAC_PAD1 0x01 /* 14dB Attenuation on AudioDock DAC 1. Left and Right */
  904. #define EMU_HANA_DOCK_DAC_PAD2 0x02 /* 14dB Attenuation on AudioDock DAC 2. Left and Right */
  905. #define EMU_HANA_DOCK_DAC_PAD3 0x04 /* 14dB Attenuation on AudioDock DAC 3. Left and Right */
  906. #define EMU_HANA_DOCK_DAC_PAD4 0x08 /* 14dB Attenuation on AudioDock DAC 4. Left and Right */
  907. #define EMU_HANA_0202_DAC_PAD1 0x10 /* 14dB Attenuation on 0202 DAC 1. Left and Right */
  908. /* 0x14 - 0x1f Unused R/W registers */
  909. #define EMU_HANA_IRQ_STATUS 0x20 /* 000xxxx 4 bits IRQ Status */
  910. #if 0 /* Already defined for reg 0x09 IRQ_ENABLE */
  911. #define EMU_HANA_IRQ_WCLK_CHANGED 0x01
  912. #define EMU_HANA_IRQ_ADAT 0x02
  913. #define EMU_HANA_IRQ_DOCK 0x04
  914. #define EMU_HANA_IRQ_DOCK_LOST 0x08
  915. #endif
  916. #define EMU_HANA_OPTION_CARDS 0x21 /* 000xxxx 4 bits Presence of option cards */
  917. #define EMU_HANA_OPTION_HAMOA 0x01 /* HAMOA card present */
  918. #define EMU_HANA_OPTION_SYNC 0x02 /* Sync card present */
  919. #define EMU_HANA_OPTION_DOCK_ONLINE 0x04 /* Audio Dock online and FPGA configured */
  920. #define EMU_HANA_OPTION_DOCK_OFFLINE 0x08 /* Audio Dock online and FPGA not configured */
  921. #define EMU_HANA_ID 0x22 /* 1010101 7 bits ID byte & 0x7f = 0x55 */
  922. #define EMU_HANA_MAJOR_REV 0x23 /* 0000xxx 3 bit Hana FPGA Major rev */
  923. #define EMU_HANA_MINOR_REV 0x24 /* 0000xxx 3 bit Hana FPGA Minor rev */
  924. #define EMU_DOCK_MAJOR_REV 0x25 /* 0000xxx 3 bit Audio Dock FPGA Major rev */
  925. #define EMU_DOCK_MINOR_REV 0x26 /* 0000xxx 3 bit Audio Dock FPGA Minor rev */
  926. #define EMU_DOCK_BOARD_ID 0x27 /* 00000xx 2 bits Audio Dock ID pins */
  927. #define EMU_DOCK_BOARD_ID0 0x00 /* ID bit 0 */
  928. #define EMU_DOCK_BOARD_ID1 0x03 /* ID bit 1 */
  929. #define EMU_HANA_WC_SPDIF_HI 0x28 /* 0xxxxxx 6 bit SPDIF IN Word clock, upper 6 bits */
  930. #define EMU_HANA_WC_SPDIF_LO 0x29 /* 0xxxxxx 6 bit SPDIF IN Word clock, lower 6 bits */
  931. #define EMU_HANA_WC_ADAT_HI 0x2a /* 0xxxxxx 6 bit ADAT IN Word clock, upper 6 bits */
  932. #define EMU_HANA_WC_ADAT_LO 0x2b /* 0xxxxxx 6 bit ADAT IN Word clock, lower 6 bits */
  933. #define EMU_HANA_WC_BNC_LO 0x2c /* 0xxxxxx 6 bit BNC IN Word clock, lower 6 bits */
  934. #define EMU_HANA_WC_BNC_HI 0x2d /* 0xxxxxx 6 bit BNC IN Word clock, upper 6 bits */
  935. #define EMU_HANA2_WC_SPDIF_HI 0x2e /* 0xxxxxx 6 bit HANA2 SPDIF IN Word clock, upper 6 bits */
  936. #define EMU_HANA2_WC_SPDIF_LO 0x2f /* 0xxxxxx 6 bit HANA2 SPDIF IN Word clock, lower 6 bits */
  937. /* 0x30 - 0x3f Unused Read only registers */
  938. /************************************************************************************************/
  939. /* EMU1010m HANA Destinations */
  940. /************************************************************************************************/
  941. /* Hana, original 1010,1212,1820 using Alice2
  942. * Destiniations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
  943. * 0x00, 0x00-0x0f: 16 EMU32 channels to Alice2
  944. * 0x01, 0x10-0x1f: 32 Elink channels to Audio Dock
  945. * 0x01, 0x00: Dock DAC 1 Left
  946. * 0x01, 0x04: Dock DAC 1 Right
  947. * 0x01, 0x08: Dock DAC 2 Left
  948. * 0x01, 0x0c: Dock DAC 2 Right
  949. * 0x01, 0x10: Dock DAC 3 Left
  950. * 0x01, 0x12: PHONES Left
  951. * 0x01, 0x14: Dock DAC 3 Right
  952. * 0x01, 0x16: PHONES Right
  953. * 0x01, 0x18: Dock DAC 4 Left
  954. * 0x01, 0x1a: S/PDIF Left
  955. * 0x01, 0x1c: Dock DAC 4 Right
  956. * 0x01, 0x1e: S/PDIF Right
  957. * 0x02, 0x00: Hana S/PDIF Left
  958. * 0x02, 0x01: Hana S/PDIF Right
  959. * 0x03, 0x00: Hanoa DAC Left
  960. * 0x03, 0x01: Hanoa DAC Right
  961. * 0x04, 0x00-0x07: Hana ADAT
  962. * 0x05, 0x00: I2S0 Left to Alice2
  963. * 0x05, 0x01: I2S0 Right to Alice2
  964. * 0x06, 0x00: I2S0 Left to Alice2
  965. * 0x06, 0x01: I2S0 Right to Alice2
  966. * 0x07, 0x00: I2S0 Left to Alice2
  967. * 0x07, 0x01: I2S0 Right to Alice2
  968. *
  969. * Hana2 never released, but used Tina
  970. * Not needed.
  971. *
  972. * Hana3, rev2 1010,1212,1616 using Tina
  973. * Destinations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
  974. * 0x00, 0x00-0x0f: 16 EMU32A channels to Tina
  975. * 0x01, 0x10-0x1f: 32 EDI channels to Micro Dock
  976. * 0x01, 0x00: Dock DAC 1 Left
  977. * 0x01, 0x04: Dock DAC 1 Right
  978. * 0x01, 0x08: Dock DAC 2 Left
  979. * 0x01, 0x0c: Dock DAC 2 Right
  980. * 0x01, 0x10: Dock DAC 3 Left
  981. * 0x01, 0x12: Dock S/PDIF Left
  982. * 0x01, 0x14: Dock DAC 3 Right
  983. * 0x01, 0x16: Dock S/PDIF Right
  984. * 0x01, 0x18-0x1f: Dock ADAT 0-7
  985. * 0x02, 0x00: Hana3 S/PDIF Left
  986. * 0x02, 0x01: Hana3 S/PDIF Right
  987. * 0x03, 0x00: Hanoa DAC Left
  988. * 0x03, 0x01: Hanoa DAC Right
  989. * 0x04, 0x00-0x07: Hana3 ADAT 0-7
  990. * 0x05, 0x00-0x0f: 16 EMU32B channels to Tina
  991. * 0x06-0x07: Not used
  992. *
  993. * HanaLite, rev1 0404 using Alice2
  994. * Destiniations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
  995. * 0x00, 0x00-0x0f: 16 EMU32 channels to Alice2
  996. * 0x01: Not used
  997. * 0x02, 0x00: S/PDIF Left
  998. * 0x02, 0x01: S/PDIF Right
  999. * 0x03, 0x00: DAC Left
  1000. * 0x03, 0x01: DAC Right
  1001. * 0x04-0x07: Not used
  1002. *
  1003. * HanaLiteLite, rev2 0404 using Alice2
  1004. * Destiniations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
  1005. * 0x00, 0x00-0x0f: 16 EMU32 channels to Alice2
  1006. * 0x01: Not used
  1007. * 0x02, 0x00: S/PDIF Left
  1008. * 0x02, 0x01: S/PDIF Right
  1009. * 0x03, 0x00: DAC Left
  1010. * 0x03, 0x01: DAC Right
  1011. * 0x04-0x07: Not used
  1012. *
  1013. * Mana, Cardbus 1616 using Tina2
  1014. * Destinations for SRATEX = 1X rates: 44.1 kHz or 48 kHz
  1015. * 0x00, 0x00-0x0f: 16 EMU32A channels to Tina2
  1016. * 0x01, 0x10-0x1f: 32 EDI channels to Micro Dock
  1017. * 0x01, 0x00: Dock DAC 1 Left
  1018. * 0x01, 0x04: Dock DAC 1 Right
  1019. * 0x01, 0x08: Dock DAC 2 Left
  1020. * 0x01, 0x0c: Dock DAC 2 Right
  1021. * 0x01, 0x10: Dock DAC 3 Left
  1022. * 0x01, 0x12: Dock S/PDIF Left
  1023. * 0x01, 0x14: Dock DAC 3 Right
  1024. * 0x01, 0x16: Dock S/PDIF Right
  1025. * 0x01, 0x18-0x1f: Dock ADAT 0-7
  1026. * 0x02: Not used
  1027. * 0x03, 0x00: Mana DAC Left
  1028. * 0x03, 0x01: Mana DAC Right
  1029. * 0x04, 0x00-0x0f: 16 EMU32B channels to Tina2
  1030. * 0x05-0x07: Not used
  1031. *
  1032. *
  1033. */
  1034. /* 32-bit destinations of signal in the Hana FPGA. Destinations are either
  1035. * physical outputs of Hana, or outputs going to Alice2 (audigy) for capture
  1036. * - 16 x EMU_DST_ALICE2_EMU32_X.
  1037. */
  1038. /* EMU32 = 32-bit serial channel between Alice2 (audigy) and Hana (FPGA) */
  1039. /* EMU_DST_ALICE2_EMU32_X - data channels from Hana to Alice2 used for capture.
  1040. * Which data is fed into a EMU_DST_ALICE2_EMU32_X channel in Hana depends on
  1041. * setup of mixer control for each destination - see emumixer.c -
  1042. * snd_emu1010_output_enum_ctls[], snd_emu1010_input_enum_ctls[]
  1043. */
  1044. #define EMU_DST_ALICE2_EMU32_0 0x000f /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1045. #define EMU_DST_ALICE2_EMU32_1 0x0000 /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1046. #define EMU_DST_ALICE2_EMU32_2 0x0001 /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1047. #define EMU_DST_ALICE2_EMU32_3 0x0002 /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1048. #define EMU_DST_ALICE2_EMU32_4 0x0003 /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1049. #define EMU_DST_ALICE2_EMU32_5 0x0004 /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1050. #define EMU_DST_ALICE2_EMU32_6 0x0005 /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1051. #define EMU_DST_ALICE2_EMU32_7 0x0006 /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1052. #define EMU_DST_ALICE2_EMU32_8 0x0007 /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1053. #define EMU_DST_ALICE2_EMU32_9 0x0008 /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1054. #define EMU_DST_ALICE2_EMU32_A 0x0009 /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1055. #define EMU_DST_ALICE2_EMU32_B 0x000a /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1056. #define EMU_DST_ALICE2_EMU32_C 0x000b /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1057. #define EMU_DST_ALICE2_EMU32_D 0x000c /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1058. #define EMU_DST_ALICE2_EMU32_E 0x000d /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1059. #define EMU_DST_ALICE2_EMU32_F 0x000e /* 16 EMU32 channels to Alice2 +0 to +0xf */
  1060. #define EMU_DST_DOCK_DAC1_LEFT1 0x0100 /* Audio Dock DAC1 Left, 1st or 48kHz only */
  1061. #define EMU_DST_DOCK_DAC1_LEFT2 0x0101 /* Audio Dock DAC1 Left, 2nd or 96kHz */
  1062. #define EMU_DST_DOCK_DAC1_LEFT3 0x0102 /* Audio Dock DAC1 Left, 3rd or 192kHz */
  1063. #define EMU_DST_DOCK_DAC1_LEFT4 0x0103 /* Audio Dock DAC1 Left, 4th or 192kHz */
  1064. #define EMU_DST_DOCK_DAC1_RIGHT1 0x0104 /* Audio Dock DAC1 Right, 1st or 48kHz only */
  1065. #define EMU_DST_DOCK_DAC1_RIGHT2 0x0105 /* Audio Dock DAC1 Right, 2nd or 96kHz */
  1066. #define EMU_DST_DOCK_DAC1_RIGHT3 0x0106 /* Audio Dock DAC1 Right, 3rd or 192kHz */
  1067. #define EMU_DST_DOCK_DAC1_RIGHT4 0x0107 /* Audio Dock DAC1 Right, 4th or 192kHz */
  1068. #define EMU_DST_DOCK_DAC2_LEFT1 0x0108 /* Audio Dock DAC2 Left, 1st or 48kHz only */
  1069. #define EMU_DST_DOCK_DAC2_LEFT2 0x0109 /* Audio Dock DAC2 Left, 2nd or 96kHz */
  1070. #define EMU_DST_DOCK_DAC2_LEFT3 0x010a /* Audio Dock DAC2 Left, 3rd or 192kHz */
  1071. #define EMU_DST_DOCK_DAC2_LEFT4 0x010b /* Audio Dock DAC2 Left, 4th or 192kHz */
  1072. #define EMU_DST_DOCK_DAC2_RIGHT1 0x010c /* Audio Dock DAC2 Right, 1st or 48kHz only */
  1073. #define EMU_DST_DOCK_DAC2_RIGHT2 0x010d /* Audio Dock DAC2 Right, 2nd or 96kHz */
  1074. #define EMU_DST_DOCK_DAC2_RIGHT3 0x010e /* Audio Dock DAC2 Right, 3rd or 192kHz */
  1075. #define EMU_DST_DOCK_DAC2_RIGHT4 0x010f /* Audio Dock DAC2 Right, 4th or 192kHz */
  1076. #define EMU_DST_DOCK_DAC3_LEFT1 0x0110 /* Audio Dock DAC1 Left, 1st or 48kHz only */
  1077. #define EMU_DST_DOCK_DAC3_LEFT2 0x0111 /* Audio Dock DAC1 Left, 2nd or 96kHz */
  1078. #define EMU_DST_DOCK_DAC3_LEFT3 0x0112 /* Audio Dock DAC1 Left, 3rd or 192kHz */
  1079. #define EMU_DST_DOCK_DAC3_LEFT4 0x0113 /* Audio Dock DAC1 Left, 4th or 192kHz */
  1080. #define EMU_DST_DOCK_PHONES_LEFT1 0x0112 /* Audio Dock PHONES Left, 1st or 48kHz only */
  1081. #define EMU_DST_DOCK_PHONES_LEFT2 0x0113 /* Audio Dock PHONES Left, 2nd or 96kHz */
  1082. #define EMU_DST_DOCK_DAC3_RIGHT1 0x0114 /* Audio Dock DAC1 Right, 1st or 48kHz only */
  1083. #define EMU_DST_DOCK_DAC3_RIGHT2 0x0115 /* Audio Dock DAC1 Right, 2nd or 96kHz */
  1084. #define EMU_DST_DOCK_DAC3_RIGHT3 0x0116 /* Audio Dock DAC1 Right, 3rd or 192kHz */
  1085. #define EMU_DST_DOCK_DAC3_RIGHT4 0x0117 /* Audio Dock DAC1 Right, 4th or 192kHz */
  1086. #define EMU_DST_DOCK_PHONES_RIGHT1 0x0116 /* Audio Dock PHONES Right, 1st or 48kHz only */
  1087. #define EMU_DST_DOCK_PHONES_RIGHT2 0x0117 /* Audio Dock PHONES Right, 2nd or 96kHz */
  1088. #define EMU_DST_DOCK_DAC4_LEFT1 0x0118 /* Audio Dock DAC2 Left, 1st or 48kHz only */
  1089. #define EMU_DST_DOCK_DAC4_LEFT2 0x0119 /* Audio Dock DAC2 Left, 2nd or 96kHz */
  1090. #define EMU_DST_DOCK_DAC4_LEFT3 0x011a /* Audio Dock DAC2 Left, 3rd or 192kHz */
  1091. #define EMU_DST_DOCK_DAC4_LEFT4 0x011b /* Audio Dock DAC2 Left, 4th or 192kHz */
  1092. #define EMU_DST_DOCK_SPDIF_LEFT1 0x011a /* Audio Dock SPDIF Left, 1st or 48kHz only */
  1093. #define EMU_DST_DOCK_SPDIF_LEFT2 0x011b /* Audio Dock SPDIF Left, 2nd or 96kHz */
  1094. #define EMU_DST_DOCK_DAC4_RIGHT1 0x011c /* Audio Dock DAC2 Right, 1st or 48kHz only */
  1095. #define EMU_DST_DOCK_DAC4_RIGHT2 0x011d /* Audio Dock DAC2 Right, 2nd or 96kHz */
  1096. #define EMU_DST_DOCK_DAC4_RIGHT3 0x011e /* Audio Dock DAC2 Right, 3rd or 192kHz */
  1097. #define EMU_DST_DOCK_DAC4_RIGHT4 0x011f /* Audio Dock DAC2 Right, 4th or 192kHz */
  1098. #define EMU_DST_DOCK_SPDIF_RIGHT1 0x011e /* Audio Dock SPDIF Right, 1st or 48kHz only */
  1099. #define EMU_DST_DOCK_SPDIF_RIGHT2 0x011f /* Audio Dock SPDIF Right, 2nd or 96kHz */
  1100. #define EMU_DST_HANA_SPDIF_LEFT1 0x0200 /* Hana SPDIF Left, 1st or 48kHz only */
  1101. #define EMU_DST_HANA_SPDIF_LEFT2 0x0202 /* Hana SPDIF Left, 2nd or 96kHz */
  1102. #define EMU_DST_HANA_SPDIF_RIGHT1 0x0201 /* Hana SPDIF Right, 1st or 48kHz only */
  1103. #define EMU_DST_HANA_SPDIF_RIGHT2 0x0203 /* Hana SPDIF Right, 2nd or 96kHz */
  1104. #define EMU_DST_HAMOA_DAC_LEFT1 0x0300 /* Hamoa DAC Left, 1st or 48kHz only */
  1105. #define EMU_DST_HAMOA_DAC_LEFT2 0x0302 /* Hamoa DAC Left, 2nd or 96kHz */
  1106. #define EMU_DST_HAMOA_DAC_LEFT3 0x0304 /* Hamoa DAC Left, 3rd or 192kHz */
  1107. #define EMU_DST_HAMOA_DAC_LEFT4 0x0306 /* Hamoa DAC Left, 4th or 192kHz */
  1108. #define EMU_DST_HAMOA_DAC_RIGHT1 0x0301 /* Hamoa DAC Right, 1st or 48kHz only */
  1109. #define EMU_DST_HAMOA_DAC_RIGHT2 0x0303 /* Hamoa DAC Right, 2nd or 96kHz */
  1110. #define EMU_DST_HAMOA_DAC_RIGHT3 0x0305 /* Hamoa DAC Right, 3rd or 192kHz */
  1111. #define EMU_DST_HAMOA_DAC_RIGHT4 0x0307 /* Hamoa DAC Right, 4th or 192kHz */
  1112. #define EMU_DST_HANA_ADAT 0x0400 /* Hana ADAT 8 channel out +0 to +7 */
  1113. #define EMU_DST_ALICE_I2S0_LEFT 0x0500 /* Alice2 I2S0 Left */
  1114. #define EMU_DST_ALICE_I2S0_RIGHT 0x0501 /* Alice2 I2S0 Right */
  1115. #define EMU_DST_ALICE_I2S1_LEFT 0x0600 /* Alice2 I2S1 Left */
  1116. #define EMU_DST_ALICE_I2S1_RIGHT 0x0601 /* Alice2 I2S1 Right */
  1117. #define EMU_DST_ALICE_I2S2_LEFT 0x0700 /* Alice2 I2S2 Left */
  1118. #define EMU_DST_ALICE_I2S2_RIGHT 0x0701 /* Alice2 I2S2 Right */
  1119. /* Additional destinations for 1616(M)/Microdock */
  1120. /* Microdock S/PDIF OUT Left, 1st or 48kHz only */
  1121. #define EMU_DST_MDOCK_SPDIF_LEFT1 0x0112
  1122. /* Microdock S/PDIF OUT Left, 2nd or 96kHz */
  1123. #define EMU_DST_MDOCK_SPDIF_LEFT2 0x0113
  1124. /* Microdock S/PDIF OUT Right, 1st or 48kHz only */
  1125. #define EMU_DST_MDOCK_SPDIF_RIGHT1 0x0116
  1126. /* Microdock S/PDIF OUT Right, 2nd or 96kHz */
  1127. #define EMU_DST_MDOCK_SPDIF_RIGHT2 0x0117
  1128. /* Microdock S/PDIF ADAT 8 channel out +8 to +f */
  1129. #define EMU_DST_MDOCK_ADAT 0x0118
  1130. /* Headphone jack on 1010 cardbus? 44.1/48kHz only? */
  1131. #define EMU_DST_MANA_DAC_LEFT 0x0300
  1132. /* Headphone jack on 1010 cardbus? 44.1/48kHz only? */
  1133. #define EMU_DST_MANA_DAC_RIGHT 0x0301
  1134. /************************************************************************************************/
  1135. /* EMU1010m HANA Sources */
  1136. /************************************************************************************************/
  1137. /* Hana, original 1010,1212,1820 using Alice2
  1138. * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
  1139. * 0x00,0x00-0x1f: Silence
  1140. * 0x01, 0x10-0x1f: 32 Elink channels from Audio Dock
  1141. * 0x01, 0x00: Dock Mic A
  1142. * 0x01, 0x04: Dock Mic B
  1143. * 0x01, 0x08: Dock ADC 1 Left
  1144. * 0x01, 0x0c: Dock ADC 1 Right
  1145. * 0x01, 0x10: Dock ADC 2 Left
  1146. * 0x01, 0x14: Dock ADC 2 Right
  1147. * 0x01, 0x18: Dock ADC 3 Left
  1148. * 0x01, 0x1c: Dock ADC 3 Right
  1149. * 0x02, 0x00: Hana ADC Left
  1150. * 0x02, 0x01: Hana ADC Right
  1151. * 0x03, 0x00-0x0f: 16 inputs from Alice2 Emu32A output
  1152. * 0x03, 0x10-0x1f: 16 inputs from Alice2 Emu32B output
  1153. * 0x04, 0x00-0x07: Hana ADAT
  1154. * 0x05, 0x00: Hana S/PDIF Left
  1155. * 0x05, 0x01: Hana S/PDIF Right
  1156. * 0x06-0x07: Not used
  1157. *
  1158. * Hana2 never released, but used Tina
  1159. * Not needed.
  1160. *
  1161. * Hana3, rev2 1010,1212,1616 using Tina
  1162. * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
  1163. * 0x00,0x00-0x1f: Silence
  1164. * 0x01, 0x10-0x1f: 32 Elink channels from Audio Dock
  1165. * 0x01, 0x00: Dock Mic A
  1166. * 0x01, 0x04: Dock Mic B
  1167. * 0x01, 0x08: Dock ADC 1 Left
  1168. * 0x01, 0x0c: Dock ADC 1 Right
  1169. * 0x01, 0x10: Dock ADC 2 Left
  1170. * 0x01, 0x12: Dock S/PDIF Left
  1171. * 0x01, 0x14: Dock ADC 2 Right
  1172. * 0x01, 0x16: Dock S/PDIF Right
  1173. * 0x01, 0x18-0x1f: Dock ADAT 0-7
  1174. * 0x01, 0x18: Dock ADC 3 Left
  1175. * 0x01, 0x1c: Dock ADC 3 Right
  1176. * 0x02, 0x00: Hanoa ADC Left
  1177. * 0x02, 0x01: Hanoa ADC Right
  1178. * 0x03, 0x00-0x0f: 16 inputs from Tina Emu32A output
  1179. * 0x03, 0x10-0x1f: 16 inputs from Tina Emu32B output
  1180. * 0x04, 0x00-0x07: Hana3 ADAT
  1181. * 0x05, 0x00: Hana3 S/PDIF Left
  1182. * 0x05, 0x01: Hana3 S/PDIF Right
  1183. * 0x06-0x07: Not used
  1184. *
  1185. * HanaLite, rev1 0404 using Alice2
  1186. * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
  1187. * 0x00,0x00-0x1f: Silence
  1188. * 0x01: Not used
  1189. * 0x02, 0x00: ADC Left
  1190. * 0x02, 0x01: ADC Right
  1191. * 0x03, 0x00-0x0f: 16 inputs from Alice2 Emu32A output
  1192. * 0x03, 0x10-0x1f: 16 inputs from Alice2 Emu32B output
  1193. * 0x04: Not used
  1194. * 0x05, 0x00: S/PDIF Left
  1195. * 0x05, 0x01: S/PDIF Right
  1196. * 0x06-0x07: Not used
  1197. *
  1198. * HanaLiteLite, rev2 0404 using Alice2
  1199. * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
  1200. * 0x00,0x00-0x1f: Silence
  1201. * 0x01: Not used
  1202. * 0x02, 0x00: ADC Left
  1203. * 0x02, 0x01: ADC Right
  1204. * 0x03, 0x00-0x0f: 16 inputs from Alice2 Emu32A output
  1205. * 0x03, 0x10-0x1f: 16 inputs from Alice2 Emu32B output
  1206. * 0x04: Not used
  1207. * 0x05, 0x00: S/PDIF Left
  1208. * 0x05, 0x01: S/PDIF Right
  1209. * 0x06-0x07: Not used
  1210. *
  1211. * Mana, Cardbus 1616 using Tina2
  1212. * Sources SRATEX = 1X rates: 44.1 kHz or 48 kHz
  1213. * 0x00,0x00-0x1f: Silence
  1214. * 0x01, 0x10-0x1f: 32 Elink channels from Audio Dock
  1215. * 0x01, 0x00: Dock Mic A
  1216. * 0x01, 0x04: Dock Mic B
  1217. * 0x01, 0x08: Dock ADC 1 Left
  1218. * 0x01, 0x0c: Dock ADC 1 Right
  1219. * 0x01, 0x10: Dock ADC 2 Left
  1220. * 0x01, 0x12: Dock S/PDIF Left
  1221. * 0x01, 0x14: Dock ADC 2 Right
  1222. * 0x01, 0x16: Dock S/PDIF Right
  1223. * 0x01, 0x18-0x1f: Dock ADAT 0-7
  1224. * 0x01, 0x18: Dock ADC 3 Left
  1225. * 0x01, 0x1c: Dock ADC 3 Right
  1226. * 0x02: Not used
  1227. * 0x03, 0x00-0x0f: 16 inputs from Tina Emu32A output
  1228. * 0x03, 0x10-0x1f: 16 inputs from Tina Emu32B output
  1229. * 0x04-0x07: Not used
  1230. *
  1231. */
  1232. /* 32-bit sources of signal in the Hana FPGA. The sources are routed to
  1233. * destinations using mixer control for each destination - see emumixer.c
  1234. * Sources are either physical inputs of FPGA,
  1235. * or outputs from Alice (audigy) - 16 x EMU_SRC_ALICE_EMU32A +
  1236. * 16 x EMU_SRC_ALICE_EMU32B
  1237. */
  1238. #define EMU_SRC_SILENCE 0x0000 /* Silence */
  1239. #define EMU_SRC_DOCK_MIC_A1 0x0100 /* Audio Dock Mic A, 1st or 48kHz only */
  1240. #define EMU_SRC_DOCK_MIC_A2 0x0101 /* Audio Dock Mic A, 2nd or 96kHz */
  1241. #define EMU_SRC_DOCK_MIC_A3 0x0102 /* Audio Dock Mic A, 3rd or 192kHz */
  1242. #define EMU_SRC_DOCK_MIC_A4 0x0103 /* Audio Dock Mic A, 4th or 192kHz */
  1243. #define EMU_SRC_DOCK_MIC_B1 0x0104 /* Audio Dock Mic B, 1st or 48kHz only */
  1244. #define EMU_SRC_DOCK_MIC_B2 0x0105 /* Audio Dock Mic B, 2nd or 96kHz */
  1245. #define EMU_SRC_DOCK_MIC_B3 0x0106 /* Audio Dock Mic B, 3rd or 192kHz */
  1246. #define EMU_SRC_DOCK_MIC_B4 0x0107 /* Audio Dock Mic B, 4th or 192kHz */
  1247. #define EMU_SRC_DOCK_ADC1_LEFT1 0x0108 /* Audio Dock ADC1 Left, 1st or 48kHz only */
  1248. #define EMU_SRC_DOCK_ADC1_LEFT2 0x0109 /* Audio Dock ADC1 Left, 2nd or 96kHz */
  1249. #define EMU_SRC_DOCK_ADC1_LEFT3 0x010a /* Audio Dock ADC1 Left, 3rd or 192kHz */
  1250. #define EMU_SRC_DOCK_ADC1_LEFT4 0x010b /* Audio Dock ADC1 Left, 4th or 192kHz */
  1251. #define EMU_SRC_DOCK_ADC1_RIGHT1 0x010c /* Audio Dock ADC1 Right, 1st or 48kHz only */
  1252. #define EMU_SRC_DOCK_ADC1_RIGHT2 0x010d /* Audio Dock ADC1 Right, 2nd or 96kHz */
  1253. #define EMU_SRC_DOCK_ADC1_RIGHT3 0x010e /* Audio Dock ADC1 Right, 3rd or 192kHz */
  1254. #define EMU_SRC_DOCK_ADC1_RIGHT4 0x010f /* Audio Dock ADC1 Right, 4th or 192kHz */
  1255. #define EMU_SRC_DOCK_ADC2_LEFT1 0x0110 /* Audio Dock ADC2 Left, 1st or 48kHz only */
  1256. #define EMU_SRC_DOCK_ADC2_LEFT2 0x0111 /* Audio Dock ADC2 Left, 2nd or 96kHz */
  1257. #define EMU_SRC_DOCK_ADC2_LEFT3 0x0112 /* Audio Dock ADC2 Left, 3rd or 192kHz */
  1258. #define EMU_SRC_DOCK_ADC2_LEFT4 0x0113 /* Audio Dock ADC2 Left, 4th or 192kHz */
  1259. #define EMU_SRC_DOCK_ADC2_RIGHT1 0x0114 /* Audio Dock ADC2 Right, 1st or 48kHz only */
  1260. #define EMU_SRC_DOCK_ADC2_RIGHT2 0x0115 /* Audio Dock ADC2 Right, 2nd or 96kHz */
  1261. #define EMU_SRC_DOCK_ADC2_RIGHT3 0x0116 /* Audio Dock ADC2 Right, 3rd or 192kHz */
  1262. #define EMU_SRC_DOCK_ADC2_RIGHT4 0x0117 /* Audio Dock ADC2 Right, 4th or 192kHz */
  1263. #define EMU_SRC_DOCK_ADC3_LEFT1 0x0118 /* Audio Dock ADC3 Left, 1st or 48kHz only */
  1264. #define EMU_SRC_DOCK_ADC3_LEFT2 0x0119 /* Audio Dock ADC3 Left, 2nd or 96kHz */
  1265. #define EMU_SRC_DOCK_ADC3_LEFT3 0x011a /* Audio Dock ADC3 Left, 3rd or 192kHz */
  1266. #define EMU_SRC_DOCK_ADC3_LEFT4 0x011b /* Audio Dock ADC3 Left, 4th or 192kHz */
  1267. #define EMU_SRC_DOCK_ADC3_RIGHT1 0x011c /* Audio Dock ADC3 Right, 1st or 48kHz only */
  1268. #define EMU_SRC_DOCK_ADC3_RIGHT2 0x011d /* Audio Dock ADC3 Right, 2nd or 96kHz */
  1269. #define EMU_SRC_DOCK_ADC3_RIGHT3 0x011e /* Audio Dock ADC3 Right, 3rd or 192kHz */
  1270. #define EMU_SRC_DOCK_ADC3_RIGHT4 0x011f /* Audio Dock ADC3 Right, 4th or 192kHz */
  1271. #define EMU_SRC_HAMOA_ADC_LEFT1 0x0200 /* Hamoa ADC Left, 1st or 48kHz only */
  1272. #define EMU_SRC_HAMOA_ADC_LEFT2 0x0202 /* Hamoa ADC Left, 2nd or 96kHz */
  1273. #define EMU_SRC_HAMOA_ADC_LEFT3 0x0204 /* Hamoa ADC Left, 3rd or 192kHz */
  1274. #define EMU_SRC_HAMOA_ADC_LEFT4 0x0206 /* Hamoa ADC Left, 4th or 192kHz */
  1275. #define EMU_SRC_HAMOA_ADC_RIGHT1 0x0201 /* Hamoa ADC Right, 1st or 48kHz only */
  1276. #define EMU_SRC_HAMOA_ADC_RIGHT2 0x0203 /* Hamoa ADC Right, 2nd or 96kHz */
  1277. #define EMU_SRC_HAMOA_ADC_RIGHT3 0x0205 /* Hamoa ADC Right, 3rd or 192kHz */
  1278. #define EMU_SRC_HAMOA_ADC_RIGHT4 0x0207 /* Hamoa ADC Right, 4th or 192kHz */
  1279. #define EMU_SRC_ALICE_EMU32A 0x0300 /* Alice2 EMU32a 16 outputs. +0 to +0xf */
  1280. #define EMU_SRC_ALICE_EMU32B 0x0310 /* Alice2 EMU32b 16 outputs. +0 to +0xf */
  1281. #define EMU_SRC_HANA_ADAT 0x0400 /* Hana ADAT 8 channel in +0 to +7 */
  1282. #define EMU_SRC_HANA_SPDIF_LEFT1 0x0500 /* Hana SPDIF Left, 1st or 48kHz only */
  1283. #define EMU_SRC_HANA_SPDIF_LEFT2 0x0502 /* Hana SPDIF Left, 2nd or 96kHz */
  1284. #define EMU_SRC_HANA_SPDIF_RIGHT1 0x0501 /* Hana SPDIF Right, 1st or 48kHz only */
  1285. #define EMU_SRC_HANA_SPDIF_RIGHT2 0x0503 /* Hana SPDIF Right, 2nd or 96kHz */
  1286. /* Additional inputs for 1616(M)/Microdock */
  1287. /* Microdock S/PDIF Left, 1st or 48kHz only */
  1288. #define EMU_SRC_MDOCK_SPDIF_LEFT1 0x0112
  1289. /* Microdock S/PDIF Left, 2nd or 96kHz */
  1290. #define EMU_SRC_MDOCK_SPDIF_LEFT2 0x0113
  1291. /* Microdock S/PDIF Right, 1st or 48kHz only */
  1292. #define EMU_SRC_MDOCK_SPDIF_RIGHT1 0x0116
  1293. /* Microdock S/PDIF Right, 2nd or 96kHz */
  1294. #define EMU_SRC_MDOCK_SPDIF_RIGHT2 0x0117
  1295. /* Microdock ADAT 8 channel in +8 to +f */
  1296. #define EMU_SRC_MDOCK_ADAT 0x0118
  1297. /* 0x600 and 0x700 no used */
  1298. /* ------------------- STRUCTURES -------------------- */
  1299. enum {
  1300. EMU10K1_EFX,
  1301. EMU10K1_PCM,
  1302. EMU10K1_SYNTH,
  1303. EMU10K1_MIDI
  1304. };
  1305. struct snd_emu10k1;
  1306. struct snd_emu10k1_voice {
  1307. struct snd_emu10k1 *emu;
  1308. int number;
  1309. unsigned int use: 1,
  1310. pcm: 1,
  1311. efx: 1,
  1312. synth: 1,
  1313. midi: 1;
  1314. void (*interrupt)(struct snd_emu10k1 *emu, struct snd_emu10k1_voice *pvoice);
  1315. struct snd_emu10k1_pcm *epcm;
  1316. };
  1317. enum {
  1318. PLAYBACK_EMUVOICE,
  1319. PLAYBACK_EFX,
  1320. CAPTURE_AC97ADC,
  1321. CAPTURE_AC97MIC,
  1322. CAPTURE_EFX
  1323. };
  1324. struct snd_emu10k1_pcm {
  1325. struct snd_emu10k1 *emu;
  1326. int type;
  1327. struct snd_pcm_substream *substream;
  1328. struct snd_emu10k1_voice *voices[NUM_EFX_PLAYBACK];
  1329. struct snd_emu10k1_voice *extra;
  1330. unsigned short running;
  1331. unsigned short first_ptr;
  1332. struct snd_util_memblk *memblk;
  1333. unsigned int start_addr;
  1334. unsigned int ccca_start_addr;
  1335. unsigned int capture_ipr; /* interrupt acknowledge mask */
  1336. unsigned int capture_inte; /* interrupt enable mask */
  1337. unsigned int capture_ba_reg; /* buffer address register */
  1338. unsigned int capture_bs_reg; /* buffer size register */
  1339. unsigned int capture_idx_reg; /* buffer index register */
  1340. unsigned int capture_cr_val; /* control value */
  1341. unsigned int capture_cr_val2; /* control value2 (for audigy) */
  1342. unsigned int capture_bs_val; /* buffer size value */
  1343. unsigned int capture_bufsize; /* buffer size in bytes */
  1344. };
  1345. struct snd_emu10k1_pcm_mixer {
  1346. /* mono, left, right x 8 sends (4 on emu10k1) */
  1347. unsigned char send_routing[3][8];
  1348. unsigned char send_volume[3][8];
  1349. unsigned short attn[3];
  1350. struct snd_emu10k1_pcm *epcm;
  1351. };
  1352. #define snd_emu10k1_compose_send_routing(route) \
  1353. ((route[0] | (route[1] << 4) | (route[2] << 8) | (route[3] << 12)) << 16)
  1354. #define snd_emu10k1_compose_audigy_fxrt1(route) \
  1355. ((unsigned int)route[0] | ((unsigned int)route[1] << 8) | ((unsigned int)route[2] << 16) | ((unsigned int)route[3] << 24))
  1356. #define snd_emu10k1_compose_audigy_fxrt2(route) \
  1357. ((unsigned int)route[4] | ((unsigned int)route[5] << 8) | ((unsigned int)route[6] << 16) | ((unsigned int)route[7] << 24))
  1358. struct snd_emu10k1_memblk {
  1359. struct snd_util_memblk mem;
  1360. /* private part */
  1361. int first_page, last_page, pages, mapped_page;
  1362. unsigned int map_locked;
  1363. struct list_head mapped_link;
  1364. struct list_head mapped_order_link;
  1365. };
  1366. #define snd_emu10k1_memblk_offset(blk) (((blk)->mapped_page << PAGE_SHIFT) | ((blk)->mem.offset & (PAGE_SIZE - 1)))
  1367. #define EMU10K1_MAX_TRAM_BLOCKS_PER_CODE 16
  1368. struct snd_emu10k1_fx8010_ctl {
  1369. struct list_head list; /* list link container */
  1370. unsigned int vcount;
  1371. unsigned int count; /* count of GPR (1..16) */
  1372. unsigned short gpr[32]; /* GPR number(s) */
  1373. unsigned int value[32];
  1374. unsigned int min; /* minimum range */
  1375. unsigned int max; /* maximum range */
  1376. unsigned int translation; /* translation type (EMU10K1_GPR_TRANSLATION*) */
  1377. struct snd_kcontrol *kcontrol;
  1378. };
  1379. typedef void (snd_fx8010_irq_handler_t)(struct snd_emu10k1 *emu, void *private_data);
  1380. struct snd_emu10k1_fx8010_irq {
  1381. struct snd_emu10k1_fx8010_irq *next;
  1382. snd_fx8010_irq_handler_t *handler;
  1383. unsigned short gpr_running;
  1384. void *private_data;
  1385. };
  1386. struct snd_emu10k1_fx8010_pcm {
  1387. unsigned int valid: 1,
  1388. opened: 1,
  1389. active: 1;
  1390. unsigned int channels; /* 16-bit channels count */
  1391. unsigned int tram_start; /* initial ring buffer position in TRAM (in samples) */
  1392. unsigned int buffer_size; /* count of buffered samples */
  1393. unsigned short gpr_size; /* GPR containing size of ring buffer in samples (host) */
  1394. unsigned short gpr_ptr; /* GPR containing current pointer in the ring buffer (host = reset, FX8010) */
  1395. unsigned short gpr_count; /* GPR containing count of samples between two interrupts (host) */
  1396. unsigned short gpr_tmpcount; /* GPR containing current count of samples to interrupt (host = set, FX8010) */
  1397. unsigned short gpr_trigger; /* GPR containing trigger (activate) information (host) */
  1398. unsigned short gpr_running; /* GPR containing info if PCM is running (FX8010) */
  1399. unsigned char etram[32]; /* external TRAM address & data */
  1400. struct snd_pcm_indirect pcm_rec;
  1401. unsigned int tram_pos;
  1402. unsigned int tram_shift;
  1403. struct snd_emu10k1_fx8010_irq *irq;
  1404. };
  1405. struct snd_emu10k1_fx8010 {
  1406. unsigned short fxbus_mask; /* used FX buses (bitmask) */
  1407. unsigned short extin_mask; /* used external inputs (bitmask) */
  1408. unsigned short extout_mask; /* used external outputs (bitmask) */
  1409. unsigned short pad1;
  1410. unsigned int itram_size; /* internal TRAM size in samples */
  1411. struct snd_dma_buffer etram_pages; /* external TRAM pages and size */
  1412. unsigned int dbg; /* FX debugger register */
  1413. unsigned char name[128];
  1414. int gpr_size; /* size of allocated GPR controls */
  1415. int gpr_count; /* count of used kcontrols */
  1416. struct list_head gpr_ctl; /* GPR controls */
  1417. struct mutex lock;
  1418. struct snd_emu10k1_fx8010_pcm pcm[8];
  1419. spinlock_t irq_lock;
  1420. struct snd_emu10k1_fx8010_irq *irq_handlers;
  1421. };
  1422. struct snd_emu10k1_midi {
  1423. struct snd_emu10k1 *emu;
  1424. struct snd_rawmidi *rmidi;
  1425. struct snd_rawmidi_substream *substream_input;
  1426. struct snd_rawmidi_substream *substream_output;
  1427. unsigned int midi_mode;
  1428. spinlock_t input_lock;
  1429. spinlock_t output_lock;
  1430. spinlock_t open_lock;
  1431. int tx_enable, rx_enable;
  1432. int port;
  1433. int ipr_tx, ipr_rx;
  1434. void (*interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  1435. };
  1436. enum {
  1437. EMU_MODEL_SB,
  1438. EMU_MODEL_EMU1010,
  1439. EMU_MODEL_EMU1010B,
  1440. EMU_MODEL_EMU1616,
  1441. EMU_MODEL_EMU0404,
  1442. };
  1443. struct snd_emu_chip_details {
  1444. u32 vendor;
  1445. u32 device;
  1446. u32 subsystem;
  1447. unsigned char revision;
  1448. unsigned char emu10k1_chip; /* Original SB Live. Not SB Live 24bit. */
  1449. unsigned char emu10k2_chip; /* Audigy 1 or Audigy 2. */
  1450. unsigned char ca0102_chip; /* Audigy 1 or Audigy 2. Not SB Audigy 2 Value. */
  1451. unsigned char ca0108_chip; /* Audigy 2 Value */
  1452. unsigned char ca_cardbus_chip; /* Audigy 2 ZS Notebook */
  1453. unsigned char ca0151_chip; /* P16V */
  1454. unsigned char spk71; /* Has 7.1 speakers */
  1455. unsigned char sblive51; /* SBLive! 5.1 - extout 0x11 -> center, 0x12 -> lfe */
  1456. unsigned char spdif_bug; /* Has Spdif phasing bug */
  1457. unsigned char ac97_chip; /* Has an AC97 chip: 1 = mandatory, 2 = optional */
  1458. unsigned char ecard; /* APS EEPROM */
  1459. unsigned char emu_model; /* EMU model type */
  1460. unsigned char spi_dac; /* SPI interface for DAC */
  1461. unsigned char i2c_adc; /* I2C interface for ADC */
  1462. unsigned char adc_1361t; /* Use Philips 1361T ADC */
  1463. unsigned char invert_shared_spdif; /* analog/digital switch inverted */
  1464. const char *driver;
  1465. const char *name;
  1466. const char *id; /* for backward compatibility - can be NULL if not needed */
  1467. };
  1468. struct snd_emu1010 {
  1469. unsigned int output_source[64];
  1470. unsigned int input_source[64];
  1471. unsigned int adc_pads; /* bit mask */
  1472. unsigned int dac_pads; /* bit mask */
  1473. unsigned int internal_clock; /* 44100 or 48000 */
  1474. unsigned int optical_in; /* 0:SPDIF, 1:ADAT */
  1475. unsigned int optical_out; /* 0:SPDIF, 1:ADAT */
  1476. struct delayed_work firmware_work;
  1477. u32 last_reg;
  1478. };
  1479. struct snd_emu10k1 {
  1480. int irq;
  1481. unsigned long port; /* I/O port number */
  1482. unsigned int tos_link: 1, /* tos link detected */
  1483. rear_ac97: 1, /* rear channels are on AC'97 */
  1484. enable_ir: 1;
  1485. unsigned int support_tlv :1;
  1486. /* Contains profile of card capabilities */
  1487. const struct snd_emu_chip_details *card_capabilities;
  1488. unsigned int audigy; /* is Audigy? */
  1489. unsigned int revision; /* chip revision */
  1490. unsigned int serial; /* serial number */
  1491. unsigned short model; /* subsystem id */
  1492. unsigned int card_type; /* EMU10K1_CARD_* */
  1493. unsigned int ecard_ctrl; /* ecard control bits */
  1494. unsigned int address_mode; /* address mode */
  1495. unsigned long dma_mask; /* PCI DMA mask */
  1496. unsigned int delay_pcm_irq; /* in samples */
  1497. int max_cache_pages; /* max memory size / PAGE_SIZE */
  1498. struct snd_dma_buffer silent_page; /* silent page */
  1499. struct snd_dma_buffer ptb_pages; /* page table pages */
  1500. struct snd_dma_device p16v_dma_dev;
  1501. struct snd_dma_buffer p16v_buffer;
  1502. struct snd_util_memhdr *memhdr; /* page allocation list */
  1503. struct snd_emu10k1_memblk *reserved_page; /* reserved page */
  1504. struct list_head mapped_link_head;
  1505. struct list_head mapped_order_link_head;
  1506. void **page_ptr_table;
  1507. unsigned long *page_addr_table;
  1508. spinlock_t memblk_lock;
  1509. unsigned int spdif_bits[3]; /* s/pdif out setup */
  1510. unsigned int i2c_capture_source;
  1511. u8 i2c_capture_volume[4][2];
  1512. struct snd_emu10k1_fx8010 fx8010; /* FX8010 info */
  1513. int gpr_base;
  1514. struct snd_ac97 *ac97;
  1515. struct pci_dev *pci;
  1516. struct snd_card *card;
  1517. struct snd_pcm *pcm;
  1518. struct snd_pcm *pcm_mic;
  1519. struct snd_pcm *pcm_efx;
  1520. struct snd_pcm *pcm_multi;
  1521. struct snd_pcm *pcm_p16v;
  1522. spinlock_t synth_lock;
  1523. void *synth;
  1524. int (*get_synth_voice)(struct snd_emu10k1 *emu);
  1525. spinlock_t reg_lock;
  1526. spinlock_t emu_lock;
  1527. spinlock_t voice_lock;
  1528. spinlock_t spi_lock; /* serialises access to spi port */
  1529. spinlock_t i2c_lock; /* serialises access to i2c port */
  1530. struct snd_emu10k1_voice voices[NUM_G];
  1531. struct snd_emu10k1_voice p16v_voices[4];
  1532. struct snd_emu10k1_voice p16v_capture_voice;
  1533. int p16v_device_offset;
  1534. u32 p16v_capture_source;
  1535. u32 p16v_capture_channel;
  1536. struct snd_emu1010 emu1010;
  1537. struct snd_emu10k1_pcm_mixer pcm_mixer[32];
  1538. struct snd_emu10k1_pcm_mixer efx_pcm_mixer[NUM_EFX_PLAYBACK];
  1539. struct snd_kcontrol *ctl_send_routing;
  1540. struct snd_kcontrol *ctl_send_volume;
  1541. struct snd_kcontrol *ctl_attn;
  1542. struct snd_kcontrol *ctl_efx_send_routing;
  1543. struct snd_kcontrol *ctl_efx_send_volume;
  1544. struct snd_kcontrol *ctl_efx_attn;
  1545. void (*hwvol_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  1546. void (*capture_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  1547. void (*capture_mic_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  1548. void (*capture_efx_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  1549. void (*spdif_interrupt)(struct snd_emu10k1 *emu, unsigned int status);
  1550. void (*dsp_interrupt)(struct snd_emu10k1 *emu);
  1551. struct snd_pcm_substream *pcm_capture_substream;
  1552. struct snd_pcm_substream *pcm_capture_mic_substream;
  1553. struct snd_pcm_substream *pcm_capture_efx_substream;
  1554. struct snd_pcm_substream *pcm_playback_efx_substream;
  1555. struct snd_timer *timer;
  1556. struct snd_emu10k1_midi midi;
  1557. struct snd_emu10k1_midi midi2; /* for audigy */
  1558. unsigned int efx_voices_mask[2];
  1559. unsigned int next_free_voice;
  1560. const struct firmware *firmware;
  1561. const struct firmware *dock_fw;
  1562. #ifdef CONFIG_PM_SLEEP
  1563. unsigned int *saved_ptr;
  1564. unsigned int *saved_gpr;
  1565. unsigned int *tram_val_saved;
  1566. unsigned int *tram_addr_saved;
  1567. unsigned int *saved_icode;
  1568. unsigned int *p16v_saved;
  1569. unsigned int saved_a_iocfg, saved_hcfg;
  1570. bool suspend;
  1571. #endif
  1572. };
  1573. int snd_emu10k1_create(struct snd_card *card,
  1574. struct pci_dev *pci,
  1575. unsigned short extin_mask,
  1576. unsigned short extout_mask,
  1577. long max_cache_bytes,
  1578. int enable_ir,
  1579. uint subsystem,
  1580. struct snd_emu10k1 ** remu);
  1581. int snd_emu10k1_pcm(struct snd_emu10k1 *emu, int device);
  1582. int snd_emu10k1_pcm_mic(struct snd_emu10k1 *emu, int device);
  1583. int snd_emu10k1_pcm_efx(struct snd_emu10k1 *emu, int device);
  1584. int snd_p16v_pcm(struct snd_emu10k1 *emu, int device);
  1585. int snd_p16v_free(struct snd_emu10k1 * emu);
  1586. int snd_p16v_mixer(struct snd_emu10k1 * emu);
  1587. int snd_emu10k1_pcm_multi(struct snd_emu10k1 *emu, int device);
  1588. int snd_emu10k1_fx8010_pcm(struct snd_emu10k1 *emu, int device);
  1589. int snd_emu10k1_mixer(struct snd_emu10k1 * emu, int pcm_device, int multi_device);
  1590. int snd_emu10k1_timer(struct snd_emu10k1 * emu, int device);
  1591. int snd_emu10k1_fx8010_new(struct snd_emu10k1 *emu, int device);
  1592. irqreturn_t snd_emu10k1_interrupt(int irq, void *dev_id);
  1593. void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int voice);
  1594. int snd_emu10k1_init_efx(struct snd_emu10k1 *emu);
  1595. void snd_emu10k1_free_efx(struct snd_emu10k1 *emu);
  1596. int snd_emu10k1_fx8010_tram_setup(struct snd_emu10k1 *emu, u32 size);
  1597. int snd_emu10k1_done(struct snd_emu10k1 * emu);
  1598. /* I/O functions */
  1599. unsigned int snd_emu10k1_ptr_read(struct snd_emu10k1 * emu, unsigned int reg, unsigned int chn);
  1600. void snd_emu10k1_ptr_write(struct snd_emu10k1 *emu, unsigned int reg, unsigned int chn, unsigned int data);
  1601. unsigned int snd_emu10k1_ptr20_read(struct snd_emu10k1 * emu, unsigned int reg, unsigned int chn);
  1602. void snd_emu10k1_ptr20_write(struct snd_emu10k1 *emu, unsigned int reg, unsigned int chn, unsigned int data);
  1603. int snd_emu10k1_spi_write(struct snd_emu10k1 * emu, unsigned int data);
  1604. int snd_emu10k1_i2c_write(struct snd_emu10k1 *emu, u32 reg, u32 value);
  1605. int snd_emu1010_fpga_write(struct snd_emu10k1 * emu, u32 reg, u32 value);
  1606. int snd_emu1010_fpga_read(struct snd_emu10k1 * emu, u32 reg, u32 *value);
  1607. int snd_emu1010_fpga_link_dst_src_write(struct snd_emu10k1 * emu, u32 dst, u32 src);
  1608. unsigned int snd_emu10k1_efx_read(struct snd_emu10k1 *emu, unsigned int pc);
  1609. void snd_emu10k1_intr_enable(struct snd_emu10k1 *emu, unsigned int intrenb);
  1610. void snd_emu10k1_intr_disable(struct snd_emu10k1 *emu, unsigned int intrenb);
  1611. void snd_emu10k1_voice_intr_enable(struct snd_emu10k1 *emu, unsigned int voicenum);
  1612. void snd_emu10k1_voice_intr_disable(struct snd_emu10k1 *emu, unsigned int voicenum);
  1613. void snd_emu10k1_voice_intr_ack(struct snd_emu10k1 *emu, unsigned int voicenum);
  1614. void snd_emu10k1_voice_half_loop_intr_enable(struct snd_emu10k1 *emu, unsigned int voicenum);
  1615. void snd_emu10k1_voice_half_loop_intr_disable(struct snd_emu10k1 *emu, unsigned int voicenum);
  1616. void snd_emu10k1_voice_half_loop_intr_ack(struct snd_emu10k1 *emu, unsigned int voicenum);
  1617. void snd_emu10k1_voice_set_loop_stop(struct snd_emu10k1 *emu, unsigned int voicenum);
  1618. void snd_emu10k1_voice_clear_loop_stop(struct snd_emu10k1 *emu, unsigned int voicenum);
  1619. void snd_emu10k1_wait(struct snd_emu10k1 *emu, unsigned int wait);
  1620. static inline unsigned int snd_emu10k1_wc(struct snd_emu10k1 *emu) { return (inl(emu->port + WC) >> 6) & 0xfffff; }
  1621. unsigned short snd_emu10k1_ac97_read(struct snd_ac97 *ac97, unsigned short reg);
  1622. void snd_emu10k1_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short data);
  1623. unsigned int snd_emu10k1_rate_to_pitch(unsigned int rate);
  1624. #ifdef CONFIG_PM_SLEEP
  1625. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu);
  1626. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu);
  1627. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu);
  1628. int snd_emu10k1_efx_alloc_pm_buffer(struct snd_emu10k1 *emu);
  1629. void snd_emu10k1_efx_free_pm_buffer(struct snd_emu10k1 *emu);
  1630. void snd_emu10k1_efx_suspend(struct snd_emu10k1 *emu);
  1631. void snd_emu10k1_efx_resume(struct snd_emu10k1 *emu);
  1632. int snd_p16v_alloc_pm_buffer(struct snd_emu10k1 *emu);
  1633. void snd_p16v_free_pm_buffer(struct snd_emu10k1 *emu);
  1634. void snd_p16v_suspend(struct snd_emu10k1 *emu);
  1635. void snd_p16v_resume(struct snd_emu10k1 *emu);
  1636. #endif
  1637. /* memory allocation */
  1638. struct snd_util_memblk *snd_emu10k1_alloc_pages(struct snd_emu10k1 *emu, struct snd_pcm_substream *substream);
  1639. int snd_emu10k1_free_pages(struct snd_emu10k1 *emu, struct snd_util_memblk *blk);
  1640. struct snd_util_memblk *snd_emu10k1_synth_alloc(struct snd_emu10k1 *emu, unsigned int size);
  1641. int snd_emu10k1_synth_free(struct snd_emu10k1 *emu, struct snd_util_memblk *blk);
  1642. int snd_emu10k1_synth_bzero(struct snd_emu10k1 *emu, struct snd_util_memblk *blk, int offset, int size);
  1643. int snd_emu10k1_synth_copy_from_user(struct snd_emu10k1 *emu, struct snd_util_memblk *blk, int offset, const char __user *data, int size);
  1644. int snd_emu10k1_memblk_map(struct snd_emu10k1 *emu, struct snd_emu10k1_memblk *blk);
  1645. /* voice allocation */
  1646. int snd_emu10k1_voice_alloc(struct snd_emu10k1 *emu, int type, int pair, struct snd_emu10k1_voice **rvoice);
  1647. int snd_emu10k1_voice_free(struct snd_emu10k1 *emu, struct snd_emu10k1_voice *pvoice);
  1648. /* MIDI uart */
  1649. int snd_emu10k1_midi(struct snd_emu10k1 * emu);
  1650. int snd_emu10k1_audigy_midi(struct snd_emu10k1 * emu);
  1651. /* proc interface */
  1652. int snd_emu10k1_proc_init(struct snd_emu10k1 * emu);
  1653. /* fx8010 irq handler */
  1654. int snd_emu10k1_fx8010_register_irq_handler(struct snd_emu10k1 *emu,
  1655. snd_fx8010_irq_handler_t *handler,
  1656. unsigned char gpr_running,
  1657. void *private_data,
  1658. struct snd_emu10k1_fx8010_irq **r_irq);
  1659. int snd_emu10k1_fx8010_unregister_irq_handler(struct snd_emu10k1 *emu,
  1660. struct snd_emu10k1_fx8010_irq *irq);
  1661. #endif /* __SOUND_EMU10K1_H */