arm_vgic.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * Copyright (C) 2015, 2016 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __KVM_ARM_VGIC_H
  17. #define __KVM_ARM_VGIC_H
  18. #include <linux/kernel.h>
  19. #include <linux/kvm.h>
  20. #include <linux/irqreturn.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/static_key.h>
  23. #include <linux/types.h>
  24. #include <kvm/iodev.h>
  25. #include <linux/list.h>
  26. #include <linux/jump_label.h>
  27. #define VGIC_V3_MAX_CPUS 255
  28. #define VGIC_V2_MAX_CPUS 8
  29. #define VGIC_NR_IRQS_LEGACY 256
  30. #define VGIC_NR_SGIS 16
  31. #define VGIC_NR_PPIS 16
  32. #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
  33. #define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
  34. #define VGIC_MAX_SPI 1019
  35. #define VGIC_MAX_RESERVED 1023
  36. #define VGIC_MIN_LPI 8192
  37. #define KVM_IRQCHIP_NUM_PINS (1020 - 32)
  38. #define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
  39. #define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
  40. (irq) <= VGIC_MAX_SPI)
  41. enum vgic_type {
  42. VGIC_V2, /* Good ol' GICv2 */
  43. VGIC_V3, /* New fancy GICv3 */
  44. };
  45. /* same for all guests, as depending only on the _host's_ GIC model */
  46. struct vgic_global {
  47. /* type of the host GIC */
  48. enum vgic_type type;
  49. /* Physical address of vgic virtual cpu interface */
  50. phys_addr_t vcpu_base;
  51. /* GICV mapping */
  52. void __iomem *vcpu_base_va;
  53. /* virtual control interface mapping */
  54. void __iomem *vctrl_base;
  55. /* Number of implemented list registers */
  56. int nr_lr;
  57. /* Maintenance IRQ number */
  58. unsigned int maint_irq;
  59. /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
  60. int max_gic_vcpus;
  61. /* Only needed for the legacy KVM_CREATE_IRQCHIP */
  62. bool can_emulate_gicv2;
  63. /* GIC system register CPU interface */
  64. struct static_key_false gicv3_cpuif;
  65. u32 ich_vtr_el2;
  66. };
  67. extern struct vgic_global kvm_vgic_global_state;
  68. #define VGIC_V2_MAX_LRS (1 << 6)
  69. #define VGIC_V3_MAX_LRS 16
  70. #define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
  71. enum vgic_irq_config {
  72. VGIC_CONFIG_EDGE = 0,
  73. VGIC_CONFIG_LEVEL
  74. };
  75. struct vgic_irq {
  76. spinlock_t irq_lock; /* Protects the content of the struct */
  77. struct list_head lpi_list; /* Used to link all LPIs together */
  78. struct list_head ap_list;
  79. struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
  80. * SPIs and LPIs: The VCPU whose ap_list
  81. * this is queued on.
  82. */
  83. struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
  84. * be sent to, as a result of the
  85. * targets reg (v2) or the
  86. * affinity reg (v3).
  87. */
  88. u32 intid; /* Guest visible INTID */
  89. bool line_level; /* Level only */
  90. bool pending_latch; /* The pending latch state used to calculate
  91. * the pending state for both level
  92. * and edge triggered IRQs. */
  93. bool active; /* not used for LPIs */
  94. bool enabled;
  95. bool hw; /* Tied to HW IRQ */
  96. struct kref refcount; /* Used for LPIs */
  97. u32 hwintid; /* HW INTID number */
  98. union {
  99. u8 targets; /* GICv2 target VCPUs mask */
  100. u32 mpidr; /* GICv3 target VCPU */
  101. };
  102. u8 source; /* GICv2 SGIs only */
  103. u8 priority;
  104. enum vgic_irq_config config; /* Level or edge */
  105. void *owner; /* Opaque pointer to reserve an interrupt
  106. for in-kernel devices. */
  107. };
  108. struct vgic_register_region;
  109. struct vgic_its;
  110. enum iodev_type {
  111. IODEV_CPUIF,
  112. IODEV_DIST,
  113. IODEV_REDIST,
  114. IODEV_ITS
  115. };
  116. struct vgic_io_device {
  117. gpa_t base_addr;
  118. union {
  119. struct kvm_vcpu *redist_vcpu;
  120. struct vgic_its *its;
  121. };
  122. const struct vgic_register_region *regions;
  123. enum iodev_type iodev_type;
  124. int nr_regions;
  125. struct kvm_io_device dev;
  126. };
  127. struct vgic_its {
  128. /* The base address of the ITS control register frame */
  129. gpa_t vgic_its_base;
  130. bool enabled;
  131. struct vgic_io_device iodev;
  132. struct kvm_device *dev;
  133. /* These registers correspond to GITS_BASER{0,1} */
  134. u64 baser_device_table;
  135. u64 baser_coll_table;
  136. /* Protects the command queue */
  137. struct mutex cmd_lock;
  138. u64 cbaser;
  139. u32 creadr;
  140. u32 cwriter;
  141. /* migration ABI revision in use */
  142. u32 abi_rev;
  143. /* Protects the device and collection lists */
  144. struct mutex its_lock;
  145. struct list_head device_list;
  146. struct list_head collection_list;
  147. };
  148. struct vgic_state_iter;
  149. struct vgic_dist {
  150. bool in_kernel;
  151. bool ready;
  152. bool initialized;
  153. /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
  154. u32 vgic_model;
  155. /* Do injected MSIs require an additional device ID? */
  156. bool msis_require_devid;
  157. int nr_spis;
  158. /* TODO: Consider moving to global state */
  159. /* Virtual control interface mapping */
  160. void __iomem *vctrl_base;
  161. /* base addresses in guest physical address space: */
  162. gpa_t vgic_dist_base; /* distributor */
  163. union {
  164. /* either a GICv2 CPU interface */
  165. gpa_t vgic_cpu_base;
  166. /* or a number of GICv3 redistributor regions */
  167. struct {
  168. gpa_t vgic_redist_base;
  169. gpa_t vgic_redist_free_offset;
  170. };
  171. };
  172. /* distributor enabled */
  173. bool enabled;
  174. struct vgic_irq *spis;
  175. struct vgic_io_device dist_iodev;
  176. bool has_its;
  177. /*
  178. * Contains the attributes and gpa of the LPI configuration table.
  179. * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
  180. * one address across all redistributors.
  181. * GICv3 spec: 6.1.2 "LPI Configuration tables"
  182. */
  183. u64 propbaser;
  184. /* Protects the lpi_list and the count value below. */
  185. spinlock_t lpi_list_lock;
  186. struct list_head lpi_list_head;
  187. int lpi_list_count;
  188. /* used by vgic-debug */
  189. struct vgic_state_iter *iter;
  190. };
  191. struct vgic_v2_cpu_if {
  192. u32 vgic_hcr;
  193. u32 vgic_vmcr;
  194. u64 vgic_elrsr; /* Saved only */
  195. u32 vgic_apr;
  196. u32 vgic_lr[VGIC_V2_MAX_LRS];
  197. };
  198. struct vgic_v3_cpu_if {
  199. u32 vgic_hcr;
  200. u32 vgic_vmcr;
  201. u32 vgic_sre; /* Restored only, change ignored */
  202. u32 vgic_elrsr; /* Saved only */
  203. u32 vgic_ap0r[4];
  204. u32 vgic_ap1r[4];
  205. u64 vgic_lr[VGIC_V3_MAX_LRS];
  206. };
  207. struct vgic_cpu {
  208. /* CPU vif control registers for world switch */
  209. union {
  210. struct vgic_v2_cpu_if vgic_v2;
  211. struct vgic_v3_cpu_if vgic_v3;
  212. };
  213. unsigned int used_lrs;
  214. struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
  215. spinlock_t ap_list_lock; /* Protects the ap_list */
  216. /*
  217. * List of IRQs that this VCPU should consider because they are either
  218. * Active or Pending (hence the name; AP list), or because they recently
  219. * were one of the two and need to be migrated off this list to another
  220. * VCPU.
  221. */
  222. struct list_head ap_list_head;
  223. /*
  224. * Members below are used with GICv3 emulation only and represent
  225. * parts of the redistributor.
  226. */
  227. struct vgic_io_device rd_iodev;
  228. struct vgic_io_device sgi_iodev;
  229. /* Contains the attributes and gpa of the LPI pending tables. */
  230. u64 pendbaser;
  231. bool lpis_enabled;
  232. /* Cache guest priority bits */
  233. u32 num_pri_bits;
  234. /* Cache guest interrupt ID bits */
  235. u32 num_id_bits;
  236. };
  237. extern struct static_key_false vgic_v2_cpuif_trap;
  238. extern struct static_key_false vgic_v3_cpuif_trap;
  239. int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
  240. void kvm_vgic_early_init(struct kvm *kvm);
  241. int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
  242. int kvm_vgic_create(struct kvm *kvm, u32 type);
  243. void kvm_vgic_destroy(struct kvm *kvm);
  244. void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
  245. void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
  246. int kvm_vgic_map_resources(struct kvm *kvm);
  247. int kvm_vgic_hyp_init(void);
  248. void kvm_vgic_init_cpu_hardware(void);
  249. int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
  250. bool level, void *owner);
  251. int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
  252. int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
  253. bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
  254. int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
  255. void kvm_vgic_load(struct kvm_vcpu *vcpu);
  256. void kvm_vgic_put(struct kvm_vcpu *vcpu);
  257. void kvm_vgic_vmcr_sync(struct kvm_vcpu *vcpu);
  258. #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
  259. #define vgic_initialized(k) ((k)->arch.vgic.initialized)
  260. #define vgic_ready(k) ((k)->arch.vgic.ready)
  261. #define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
  262. ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
  263. bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
  264. void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
  265. void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
  266. void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
  267. /**
  268. * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
  269. *
  270. * The host's GIC naturally limits the maximum amount of VCPUs a guest
  271. * can use.
  272. */
  273. static inline int kvm_vgic_get_max_vcpus(void)
  274. {
  275. return kvm_vgic_global_state.max_gic_vcpus;
  276. }
  277. int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
  278. /**
  279. * kvm_vgic_setup_default_irq_routing:
  280. * Setup a default flat gsi routing table mapping all SPIs
  281. */
  282. int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
  283. int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);
  284. #endif /* __KVM_ARM_VGIC_H */