drm_edid.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /*
  2. * Copyright © 2007-2008 Intel Corporation
  3. * Jesse Barnes <jesse.barnes@intel.com>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. */
  23. #ifndef __DRM_EDID_H__
  24. #define __DRM_EDID_H__
  25. #include <linux/types.h>
  26. #include <linux/hdmi.h>
  27. struct drm_device;
  28. struct i2c_adapter;
  29. #define EDID_LENGTH 128
  30. #define DDC_ADDR 0x50
  31. #define DDC_ADDR2 0x52 /* E-DDC 1.2 - where DisplayID can hide */
  32. #define CEA_EXT 0x02
  33. #define VTB_EXT 0x10
  34. #define DI_EXT 0x40
  35. #define LS_EXT 0x50
  36. #define MI_EXT 0x60
  37. #define DISPLAYID_EXT 0x70
  38. struct est_timings {
  39. u8 t1;
  40. u8 t2;
  41. u8 mfg_rsvd;
  42. } __attribute__((packed));
  43. /* 00=16:10, 01=4:3, 10=5:4, 11=16:9 */
  44. #define EDID_TIMING_ASPECT_SHIFT 6
  45. #define EDID_TIMING_ASPECT_MASK (0x3 << EDID_TIMING_ASPECT_SHIFT)
  46. /* need to add 60 */
  47. #define EDID_TIMING_VFREQ_SHIFT 0
  48. #define EDID_TIMING_VFREQ_MASK (0x3f << EDID_TIMING_VFREQ_SHIFT)
  49. struct std_timing {
  50. u8 hsize; /* need to multiply by 8 then add 248 */
  51. u8 vfreq_aspect;
  52. } __attribute__((packed));
  53. #define DRM_EDID_PT_HSYNC_POSITIVE (1 << 1)
  54. #define DRM_EDID_PT_VSYNC_POSITIVE (1 << 2)
  55. #define DRM_EDID_PT_SEPARATE_SYNC (3 << 3)
  56. #define DRM_EDID_PT_STEREO (1 << 5)
  57. #define DRM_EDID_PT_INTERLACED (1 << 7)
  58. /* If detailed data is pixel timing */
  59. struct detailed_pixel_timing {
  60. u8 hactive_lo;
  61. u8 hblank_lo;
  62. u8 hactive_hblank_hi;
  63. u8 vactive_lo;
  64. u8 vblank_lo;
  65. u8 vactive_vblank_hi;
  66. u8 hsync_offset_lo;
  67. u8 hsync_pulse_width_lo;
  68. u8 vsync_offset_pulse_width_lo;
  69. u8 hsync_vsync_offset_pulse_width_hi;
  70. u8 width_mm_lo;
  71. u8 height_mm_lo;
  72. u8 width_height_mm_hi;
  73. u8 hborder;
  74. u8 vborder;
  75. u8 misc;
  76. } __attribute__((packed));
  77. /* If it's not pixel timing, it'll be one of the below */
  78. struct detailed_data_string {
  79. u8 str[13];
  80. } __attribute__((packed));
  81. struct detailed_data_monitor_range {
  82. u8 min_vfreq;
  83. u8 max_vfreq;
  84. u8 min_hfreq_khz;
  85. u8 max_hfreq_khz;
  86. u8 pixel_clock_mhz; /* need to multiply by 10 */
  87. u8 flags;
  88. union {
  89. struct {
  90. u8 reserved;
  91. u8 hfreq_start_khz; /* need to multiply by 2 */
  92. u8 c; /* need to divide by 2 */
  93. __le16 m;
  94. u8 k;
  95. u8 j; /* need to divide by 2 */
  96. } __attribute__((packed)) gtf2;
  97. struct {
  98. u8 version;
  99. u8 data1; /* high 6 bits: extra clock resolution */
  100. u8 data2; /* plus low 2 of above: max hactive */
  101. u8 supported_aspects;
  102. u8 flags; /* preferred aspect and blanking support */
  103. u8 supported_scalings;
  104. u8 preferred_refresh;
  105. } __attribute__((packed)) cvt;
  106. } formula;
  107. } __attribute__((packed));
  108. struct detailed_data_wpindex {
  109. u8 white_yx_lo; /* Lower 2 bits each */
  110. u8 white_x_hi;
  111. u8 white_y_hi;
  112. u8 gamma; /* need to divide by 100 then add 1 */
  113. } __attribute__((packed));
  114. struct detailed_data_color_point {
  115. u8 windex1;
  116. u8 wpindex1[3];
  117. u8 windex2;
  118. u8 wpindex2[3];
  119. } __attribute__((packed));
  120. struct cvt_timing {
  121. u8 code[3];
  122. } __attribute__((packed));
  123. struct detailed_non_pixel {
  124. u8 pad1;
  125. u8 type; /* ff=serial, fe=string, fd=monitor range, fc=monitor name
  126. fb=color point data, fa=standard timing data,
  127. f9=undefined, f8=mfg. reserved */
  128. u8 pad2;
  129. union {
  130. struct detailed_data_string str;
  131. struct detailed_data_monitor_range range;
  132. struct detailed_data_wpindex color;
  133. struct std_timing timings[6];
  134. struct cvt_timing cvt[4];
  135. } data;
  136. } __attribute__((packed));
  137. #define EDID_DETAIL_EST_TIMINGS 0xf7
  138. #define EDID_DETAIL_CVT_3BYTE 0xf8
  139. #define EDID_DETAIL_COLOR_MGMT_DATA 0xf9
  140. #define EDID_DETAIL_STD_MODES 0xfa
  141. #define EDID_DETAIL_MONITOR_CPDATA 0xfb
  142. #define EDID_DETAIL_MONITOR_NAME 0xfc
  143. #define EDID_DETAIL_MONITOR_RANGE 0xfd
  144. #define EDID_DETAIL_MONITOR_STRING 0xfe
  145. #define EDID_DETAIL_MONITOR_SERIAL 0xff
  146. struct detailed_timing {
  147. __le16 pixel_clock; /* need to multiply by 10 KHz */
  148. union {
  149. struct detailed_pixel_timing pixel_data;
  150. struct detailed_non_pixel other_data;
  151. } data;
  152. } __attribute__((packed));
  153. #define DRM_EDID_INPUT_SERRATION_VSYNC (1 << 0)
  154. #define DRM_EDID_INPUT_SYNC_ON_GREEN (1 << 1)
  155. #define DRM_EDID_INPUT_COMPOSITE_SYNC (1 << 2)
  156. #define DRM_EDID_INPUT_SEPARATE_SYNCS (1 << 3)
  157. #define DRM_EDID_INPUT_BLANK_TO_BLACK (1 << 4)
  158. #define DRM_EDID_INPUT_VIDEO_LEVEL (3 << 5)
  159. #define DRM_EDID_INPUT_DIGITAL (1 << 7)
  160. #define DRM_EDID_DIGITAL_DEPTH_MASK (7 << 4)
  161. #define DRM_EDID_DIGITAL_DEPTH_UNDEF (0 << 4)
  162. #define DRM_EDID_DIGITAL_DEPTH_6 (1 << 4)
  163. #define DRM_EDID_DIGITAL_DEPTH_8 (2 << 4)
  164. #define DRM_EDID_DIGITAL_DEPTH_10 (3 << 4)
  165. #define DRM_EDID_DIGITAL_DEPTH_12 (4 << 4)
  166. #define DRM_EDID_DIGITAL_DEPTH_14 (5 << 4)
  167. #define DRM_EDID_DIGITAL_DEPTH_16 (6 << 4)
  168. #define DRM_EDID_DIGITAL_DEPTH_RSVD (7 << 4)
  169. #define DRM_EDID_DIGITAL_TYPE_UNDEF (0)
  170. #define DRM_EDID_DIGITAL_TYPE_DVI (1)
  171. #define DRM_EDID_DIGITAL_TYPE_HDMI_A (2)
  172. #define DRM_EDID_DIGITAL_TYPE_HDMI_B (3)
  173. #define DRM_EDID_DIGITAL_TYPE_MDDI (4)
  174. #define DRM_EDID_DIGITAL_TYPE_DP (5)
  175. #define DRM_EDID_FEATURE_DEFAULT_GTF (1 << 0)
  176. #define DRM_EDID_FEATURE_PREFERRED_TIMING (1 << 1)
  177. #define DRM_EDID_FEATURE_STANDARD_COLOR (1 << 2)
  178. /* If analog */
  179. #define DRM_EDID_FEATURE_DISPLAY_TYPE (3 << 3) /* 00=mono, 01=rgb, 10=non-rgb, 11=unknown */
  180. /* If digital */
  181. #define DRM_EDID_FEATURE_COLOR_MASK (3 << 3)
  182. #define DRM_EDID_FEATURE_RGB (0 << 3)
  183. #define DRM_EDID_FEATURE_RGB_YCRCB444 (1 << 3)
  184. #define DRM_EDID_FEATURE_RGB_YCRCB422 (2 << 3)
  185. #define DRM_EDID_FEATURE_RGB_YCRCB (3 << 3) /* both 4:4:4 and 4:2:2 */
  186. #define DRM_EDID_FEATURE_PM_ACTIVE_OFF (1 << 5)
  187. #define DRM_EDID_FEATURE_PM_SUSPEND (1 << 6)
  188. #define DRM_EDID_FEATURE_PM_STANDBY (1 << 7)
  189. #define DRM_EDID_HDMI_DC_48 (1 << 6)
  190. #define DRM_EDID_HDMI_DC_36 (1 << 5)
  191. #define DRM_EDID_HDMI_DC_30 (1 << 4)
  192. #define DRM_EDID_HDMI_DC_Y444 (1 << 3)
  193. /* YCBCR 420 deep color modes */
  194. #define DRM_EDID_YCBCR420_DC_48 (1 << 2)
  195. #define DRM_EDID_YCBCR420_DC_36 (1 << 1)
  196. #define DRM_EDID_YCBCR420_DC_30 (1 << 0)
  197. #define DRM_EDID_YCBCR420_DC_MASK (DRM_EDID_YCBCR420_DC_48 | \
  198. DRM_EDID_YCBCR420_DC_36 | \
  199. DRM_EDID_YCBCR420_DC_30)
  200. /* ELD Header Block */
  201. #define DRM_ELD_HEADER_BLOCK_SIZE 4
  202. #define DRM_ELD_VER 0
  203. # define DRM_ELD_VER_SHIFT 3
  204. # define DRM_ELD_VER_MASK (0x1f << 3)
  205. # define DRM_ELD_VER_CEA861D (2 << 3) /* supports 861D or below */
  206. # define DRM_ELD_VER_CANNED (0x1f << 3)
  207. #define DRM_ELD_BASELINE_ELD_LEN 2 /* in dwords! */
  208. /* ELD Baseline Block for ELD_Ver == 2 */
  209. #define DRM_ELD_CEA_EDID_VER_MNL 4
  210. # define DRM_ELD_CEA_EDID_VER_SHIFT 5
  211. # define DRM_ELD_CEA_EDID_VER_MASK (7 << 5)
  212. # define DRM_ELD_CEA_EDID_VER_NONE (0 << 5)
  213. # define DRM_ELD_CEA_EDID_VER_CEA861 (1 << 5)
  214. # define DRM_ELD_CEA_EDID_VER_CEA861A (2 << 5)
  215. # define DRM_ELD_CEA_EDID_VER_CEA861BCD (3 << 5)
  216. # define DRM_ELD_MNL_SHIFT 0
  217. # define DRM_ELD_MNL_MASK (0x1f << 0)
  218. #define DRM_ELD_SAD_COUNT_CONN_TYPE 5
  219. # define DRM_ELD_SAD_COUNT_SHIFT 4
  220. # define DRM_ELD_SAD_COUNT_MASK (0xf << 4)
  221. # define DRM_ELD_CONN_TYPE_SHIFT 2
  222. # define DRM_ELD_CONN_TYPE_MASK (3 << 2)
  223. # define DRM_ELD_CONN_TYPE_HDMI (0 << 2)
  224. # define DRM_ELD_CONN_TYPE_DP (1 << 2)
  225. # define DRM_ELD_SUPPORTS_AI (1 << 1)
  226. # define DRM_ELD_SUPPORTS_HDCP (1 << 0)
  227. #define DRM_ELD_AUD_SYNCH_DELAY 6 /* in units of 2 ms */
  228. # define DRM_ELD_AUD_SYNCH_DELAY_MAX 0xfa /* 500 ms */
  229. #define DRM_ELD_SPEAKER 7
  230. # define DRM_ELD_SPEAKER_MASK 0x7f
  231. # define DRM_ELD_SPEAKER_RLRC (1 << 6)
  232. # define DRM_ELD_SPEAKER_FLRC (1 << 5)
  233. # define DRM_ELD_SPEAKER_RC (1 << 4)
  234. # define DRM_ELD_SPEAKER_RLR (1 << 3)
  235. # define DRM_ELD_SPEAKER_FC (1 << 2)
  236. # define DRM_ELD_SPEAKER_LFE (1 << 1)
  237. # define DRM_ELD_SPEAKER_FLR (1 << 0)
  238. #define DRM_ELD_PORT_ID 8 /* offsets 8..15 inclusive */
  239. # define DRM_ELD_PORT_ID_LEN 8
  240. #define DRM_ELD_MANUFACTURER_NAME0 16
  241. #define DRM_ELD_MANUFACTURER_NAME1 17
  242. #define DRM_ELD_PRODUCT_CODE0 18
  243. #define DRM_ELD_PRODUCT_CODE1 19
  244. #define DRM_ELD_MONITOR_NAME_STRING 20 /* offsets 20..(20+mnl-1) inclusive */
  245. #define DRM_ELD_CEA_SAD(mnl, sad) (20 + (mnl) + 3 * (sad))
  246. struct edid {
  247. u8 header[8];
  248. /* Vendor & product info */
  249. u8 mfg_id[2];
  250. u8 prod_code[2];
  251. u32 serial; /* FIXME: byte order */
  252. u8 mfg_week;
  253. u8 mfg_year;
  254. /* EDID version */
  255. u8 version;
  256. u8 revision;
  257. /* Display info: */
  258. u8 input;
  259. u8 width_cm;
  260. u8 height_cm;
  261. u8 gamma;
  262. u8 features;
  263. /* Color characteristics */
  264. u8 red_green_lo;
  265. u8 black_white_lo;
  266. u8 red_x;
  267. u8 red_y;
  268. u8 green_x;
  269. u8 green_y;
  270. u8 blue_x;
  271. u8 blue_y;
  272. u8 white_x;
  273. u8 white_y;
  274. /* Est. timings and mfg rsvd timings*/
  275. struct est_timings established_timings;
  276. /* Standard timings 1-8*/
  277. struct std_timing standard_timings[8];
  278. /* Detailing timings 1-4 */
  279. struct detailed_timing detailed_timings[4];
  280. /* Number of 128 byte ext. blocks */
  281. u8 extensions;
  282. /* Checksum */
  283. u8 checksum;
  284. } __attribute__((packed));
  285. #define EDID_PRODUCT_ID(e) ((e)->prod_code[0] | ((e)->prod_code[1] << 8))
  286. /* Short Audio Descriptor */
  287. struct cea_sad {
  288. u8 format;
  289. u8 channels; /* max number of channels - 1 */
  290. u8 freq;
  291. u8 byte2; /* meaning depends on format */
  292. };
  293. struct drm_encoder;
  294. struct drm_connector;
  295. struct drm_display_mode;
  296. void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid);
  297. int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads);
  298. int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb);
  299. int drm_av_sync_delay(struct drm_connector *connector,
  300. const struct drm_display_mode *mode);
  301. #ifdef CONFIG_DRM_LOAD_EDID_FIRMWARE
  302. struct edid *drm_load_edid_firmware(struct drm_connector *connector);
  303. #else
  304. static inline struct edid *
  305. drm_load_edid_firmware(struct drm_connector *connector)
  306. {
  307. return ERR_PTR(-ENOENT);
  308. }
  309. #endif
  310. int
  311. drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
  312. const struct drm_display_mode *mode,
  313. bool is_hdmi2_sink);
  314. int
  315. drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
  316. const struct drm_display_mode *mode);
  317. void
  318. drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
  319. const struct drm_display_mode *mode,
  320. enum hdmi_quantization_range rgb_quant_range,
  321. bool rgb_quant_range_selectable,
  322. bool is_hdmi2_sink);
  323. /**
  324. * drm_eld_mnl - Get ELD monitor name length in bytes.
  325. * @eld: pointer to an eld memory structure with mnl set
  326. */
  327. static inline int drm_eld_mnl(const uint8_t *eld)
  328. {
  329. return (eld[DRM_ELD_CEA_EDID_VER_MNL] & DRM_ELD_MNL_MASK) >> DRM_ELD_MNL_SHIFT;
  330. }
  331. /**
  332. * drm_eld_sad - Get ELD SAD structures.
  333. * @eld: pointer to an eld memory structure with sad_count set
  334. */
  335. static inline const uint8_t *drm_eld_sad(const uint8_t *eld)
  336. {
  337. unsigned int ver, mnl;
  338. ver = (eld[DRM_ELD_VER] & DRM_ELD_VER_MASK) >> DRM_ELD_VER_SHIFT;
  339. if (ver != 2 && ver != 31)
  340. return NULL;
  341. mnl = drm_eld_mnl(eld);
  342. if (mnl > 16)
  343. return NULL;
  344. return eld + DRM_ELD_CEA_SAD(mnl, 0);
  345. }
  346. /**
  347. * drm_eld_sad_count - Get ELD SAD count.
  348. * @eld: pointer to an eld memory structure with sad_count set
  349. */
  350. static inline int drm_eld_sad_count(const uint8_t *eld)
  351. {
  352. return (eld[DRM_ELD_SAD_COUNT_CONN_TYPE] & DRM_ELD_SAD_COUNT_MASK) >>
  353. DRM_ELD_SAD_COUNT_SHIFT;
  354. }
  355. /**
  356. * drm_eld_calc_baseline_block_size - Calculate baseline block size in bytes
  357. * @eld: pointer to an eld memory structure with mnl and sad_count set
  358. *
  359. * This is a helper for determining the payload size of the baseline block, in
  360. * bytes, for e.g. setting the Baseline_ELD_Len field in the ELD header block.
  361. */
  362. static inline int drm_eld_calc_baseline_block_size(const uint8_t *eld)
  363. {
  364. return DRM_ELD_MONITOR_NAME_STRING - DRM_ELD_HEADER_BLOCK_SIZE +
  365. drm_eld_mnl(eld) + drm_eld_sad_count(eld) * 3;
  366. }
  367. /**
  368. * drm_eld_size - Get ELD size in bytes
  369. * @eld: pointer to a complete eld memory structure
  370. *
  371. * The returned value does not include the vendor block. It's vendor specific,
  372. * and comprises of the remaining bytes in the ELD memory buffer after
  373. * drm_eld_size() bytes of header and baseline block.
  374. *
  375. * The returned value is guaranteed to be a multiple of 4.
  376. */
  377. static inline int drm_eld_size(const uint8_t *eld)
  378. {
  379. return DRM_ELD_HEADER_BLOCK_SIZE + eld[DRM_ELD_BASELINE_ELD_LEN] * 4;
  380. }
  381. /**
  382. * drm_eld_get_spk_alloc - Get speaker allocation
  383. * @eld: pointer to an ELD memory structure
  384. *
  385. * The returned value is the speakers mask. User has to use %DRM_ELD_SPEAKER
  386. * field definitions to identify speakers.
  387. */
  388. static inline u8 drm_eld_get_spk_alloc(const uint8_t *eld)
  389. {
  390. return eld[DRM_ELD_SPEAKER] & DRM_ELD_SPEAKER_MASK;
  391. }
  392. /**
  393. * drm_eld_get_conn_type - Get device type hdmi/dp connected
  394. * @eld: pointer to an ELD memory structure
  395. *
  396. * The caller need to use %DRM_ELD_CONN_TYPE_HDMI or %DRM_ELD_CONN_TYPE_DP to
  397. * identify the display type connected.
  398. */
  399. static inline u8 drm_eld_get_conn_type(const uint8_t *eld)
  400. {
  401. return eld[DRM_ELD_SAD_COUNT_CONN_TYPE] & DRM_ELD_CONN_TYPE_MASK;
  402. }
  403. bool drm_probe_ddc(struct i2c_adapter *adapter);
  404. struct edid *drm_do_get_edid(struct drm_connector *connector,
  405. int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
  406. size_t len),
  407. void *data);
  408. struct edid *drm_get_edid(struct drm_connector *connector,
  409. struct i2c_adapter *adapter);
  410. struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
  411. struct i2c_adapter *adapter);
  412. struct edid *drm_edid_duplicate(const struct edid *edid);
  413. int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid);
  414. u8 drm_match_cea_mode(const struct drm_display_mode *to_match);
  415. enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code);
  416. bool drm_detect_hdmi_monitor(struct edid *edid);
  417. bool drm_detect_monitor_audio(struct edid *edid);
  418. bool drm_rgb_quant_range_selectable(struct edid *edid);
  419. enum hdmi_quantization_range
  420. drm_default_rgb_quant_range(const struct drm_display_mode *mode);
  421. int drm_add_modes_noedid(struct drm_connector *connector,
  422. int hdisplay, int vdisplay);
  423. void drm_set_preferred_mode(struct drm_connector *connector,
  424. int hpref, int vpref);
  425. int drm_edid_header_is_valid(const u8 *raw_edid);
  426. bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
  427. bool *edid_corrupt);
  428. bool drm_edid_is_valid(struct edid *edid);
  429. void drm_edid_get_monitor_name(struct edid *edid, char *name,
  430. int buflen);
  431. struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
  432. int hsize, int vsize, int fresh,
  433. bool rb);
  434. #endif /* __DRM_EDID_H__ */