drm_dp_helper.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137
  1. /*
  2. * Copyright © 2008 Keith Packard
  3. *
  4. * Permission to use, copy, modify, distribute, and sell this software and its
  5. * documentation for any purpose is hereby granted without fee, provided that
  6. * the above copyright notice appear in all copies and that both that copyright
  7. * notice and this permission notice appear in supporting documentation, and
  8. * that the name of the copyright holders not be used in advertising or
  9. * publicity pertaining to distribution of the software without specific,
  10. * written prior permission. The copyright holders make no representations
  11. * about the suitability of this software for any purpose. It is provided "as
  12. * is" without express or implied warranty.
  13. *
  14. * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  15. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  16. * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  17. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
  18. * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
  20. * OF THIS SOFTWARE.
  21. */
  22. #ifndef _DRM_DP_HELPER_H_
  23. #define _DRM_DP_HELPER_H_
  24. #include <linux/types.h>
  25. #include <linux/i2c.h>
  26. #include <linux/delay.h>
  27. /*
  28. * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
  29. * DP and DPCD versions are independent. Differences from 1.0 are not noted,
  30. * 1.0 devices basically don't exist in the wild.
  31. *
  32. * Abbreviations, in chronological order:
  33. *
  34. * eDP: Embedded DisplayPort version 1
  35. * DPI: DisplayPort Interoperability Guideline v1.1a
  36. * 1.2: DisplayPort 1.2
  37. * MST: Multistream Transport - part of DP 1.2a
  38. *
  39. * 1.2 formally includes both eDP and DPI definitions.
  40. */
  41. #define DP_AUX_MAX_PAYLOAD_BYTES 16
  42. #define DP_AUX_I2C_WRITE 0x0
  43. #define DP_AUX_I2C_READ 0x1
  44. #define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
  45. #define DP_AUX_I2C_MOT 0x4
  46. #define DP_AUX_NATIVE_WRITE 0x8
  47. #define DP_AUX_NATIVE_READ 0x9
  48. #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
  49. #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
  50. #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
  51. #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
  52. #define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
  53. #define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
  54. #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
  55. #define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
  56. /* AUX CH addresses */
  57. /* DPCD */
  58. #define DP_DPCD_REV 0x000
  59. #define DP_MAX_LINK_RATE 0x001
  60. #define DP_MAX_LANE_COUNT 0x002
  61. # define DP_MAX_LANE_COUNT_MASK 0x1f
  62. # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
  63. # define DP_ENHANCED_FRAME_CAP (1 << 7)
  64. #define DP_MAX_DOWNSPREAD 0x003
  65. # define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
  66. # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
  67. #define DP_NORP 0x004
  68. #define DP_DOWNSTREAMPORT_PRESENT 0x005
  69. # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
  70. # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
  71. # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
  72. # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
  73. # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
  74. # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
  75. # define DP_FORMAT_CONVERSION (1 << 3)
  76. # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
  77. #define DP_MAIN_LINK_CHANNEL_CODING 0x006
  78. #define DP_DOWN_STREAM_PORT_COUNT 0x007
  79. # define DP_PORT_COUNT_MASK 0x0f
  80. # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
  81. # define DP_OUI_SUPPORT (1 << 7)
  82. #define DP_RECEIVE_PORT_0_CAP_0 0x008
  83. # define DP_LOCAL_EDID_PRESENT (1 << 1)
  84. # define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
  85. #define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
  86. #define DP_RECEIVE_PORT_1_CAP_0 0x00a
  87. #define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
  88. #define DP_I2C_SPEED_CAP 0x00c /* DPI */
  89. # define DP_I2C_SPEED_1K 0x01
  90. # define DP_I2C_SPEED_5K 0x02
  91. # define DP_I2C_SPEED_10K 0x04
  92. # define DP_I2C_SPEED_100K 0x08
  93. # define DP_I2C_SPEED_400K 0x10
  94. # define DP_I2C_SPEED_1M 0x20
  95. #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
  96. # define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
  97. # define DP_FRAMING_CHANGE_CAP (1 << 1)
  98. # define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
  99. #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
  100. #define DP_ADAPTER_CAP 0x00f /* 1.2 */
  101. # define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
  102. # define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
  103. #define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
  104. # define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
  105. /* Multiple stream transport */
  106. #define DP_FAUX_CAP 0x020 /* 1.2 */
  107. # define DP_FAUX_CAP_1 (1 << 0)
  108. #define DP_MSTM_CAP 0x021 /* 1.2 */
  109. # define DP_MST_CAP (1 << 0)
  110. #define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
  111. /* AV_SYNC_DATA_BLOCK 1.2 */
  112. #define DP_AV_GRANULARITY 0x023
  113. # define DP_AG_FACTOR_MASK (0xf << 0)
  114. # define DP_AG_FACTOR_3MS (0 << 0)
  115. # define DP_AG_FACTOR_2MS (1 << 0)
  116. # define DP_AG_FACTOR_1MS (2 << 0)
  117. # define DP_AG_FACTOR_500US (3 << 0)
  118. # define DP_AG_FACTOR_200US (4 << 0)
  119. # define DP_AG_FACTOR_100US (5 << 0)
  120. # define DP_AG_FACTOR_10US (6 << 0)
  121. # define DP_AG_FACTOR_1US (7 << 0)
  122. # define DP_VG_FACTOR_MASK (0xf << 4)
  123. # define DP_VG_FACTOR_3MS (0 << 4)
  124. # define DP_VG_FACTOR_2MS (1 << 4)
  125. # define DP_VG_FACTOR_1MS (2 << 4)
  126. # define DP_VG_FACTOR_500US (3 << 4)
  127. # define DP_VG_FACTOR_200US (4 << 4)
  128. # define DP_VG_FACTOR_100US (5 << 4)
  129. #define DP_AUD_DEC_LAT0 0x024
  130. #define DP_AUD_DEC_LAT1 0x025
  131. #define DP_AUD_PP_LAT0 0x026
  132. #define DP_AUD_PP_LAT1 0x027
  133. #define DP_VID_INTER_LAT 0x028
  134. #define DP_VID_PROG_LAT 0x029
  135. #define DP_REP_LAT 0x02a
  136. #define DP_AUD_DEL_INS0 0x02b
  137. #define DP_AUD_DEL_INS1 0x02c
  138. #define DP_AUD_DEL_INS2 0x02d
  139. /* End of AV_SYNC_DATA_BLOCK */
  140. #define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
  141. # define DP_ALPM_CAP (1 << 0)
  142. #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
  143. # define DP_AUX_FRAME_SYNC_CAP (1 << 0)
  144. #define DP_GUID 0x030 /* 1.2 */
  145. #define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
  146. # define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
  147. #define DP_DSC_REV 0x061
  148. # define DP_DSC_MAJOR_MASK (0xf << 0)
  149. # define DP_DSC_MINOR_MASK (0xf << 4)
  150. # define DP_DSC_MAJOR_SHIFT 0
  151. # define DP_DSC_MINOR_SHIFT 4
  152. #define DP_DSC_RC_BUF_BLK_SIZE 0x062
  153. # define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
  154. # define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
  155. # define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
  156. # define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
  157. #define DP_DSC_RC_BUF_SIZE 0x063
  158. #define DP_DSC_SLICE_CAP_1 0x064
  159. # define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
  160. # define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
  161. # define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
  162. # define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
  163. # define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
  164. # define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
  165. # define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
  166. #define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
  167. # define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
  168. # define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
  169. # define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
  170. # define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
  171. # define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
  172. # define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
  173. # define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
  174. # define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
  175. # define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
  176. # define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
  177. #define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
  178. # define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
  179. #define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
  180. #define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
  181. #define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
  182. # define DP_DSC_RGB (1 << 0)
  183. # define DP_DSC_YCbCr444 (1 << 1)
  184. # define DP_DSC_YCbCr422_Simple (1 << 2)
  185. # define DP_DSC_YCbCr422_Native (1 << 3)
  186. # define DP_DSC_YCbCr420_Native (1 << 4)
  187. #define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
  188. # define DP_DSC_8_BPC (1 << 1)
  189. # define DP_DSC_10_BPC (1 << 2)
  190. # define DP_DSC_12_BPC (1 << 3)
  191. #define DP_DSC_PEAK_THROUGHPUT 0x06B
  192. # define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
  193. # define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
  194. # define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
  195. # define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
  196. # define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
  197. # define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
  198. # define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
  199. # define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
  200. # define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
  201. # define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
  202. # define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
  203. # define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
  204. # define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
  205. # define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
  206. # define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
  207. # define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
  208. # define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
  209. # define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
  210. # define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
  211. # define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
  212. # define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
  213. # define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
  214. # define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
  215. # define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
  216. # define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
  217. # define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
  218. # define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
  219. # define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
  220. # define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
  221. # define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
  222. # define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
  223. # define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
  224. #define DP_DSC_MAX_SLICE_WIDTH 0x06C
  225. #define DP_DSC_SLICE_CAP_2 0x06D
  226. # define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
  227. # define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
  228. # define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
  229. #define DP_DSC_BITS_PER_PIXEL_INC 0x06F
  230. # define DP_DSC_BITS_PER_PIXEL_1_16 0x0
  231. # define DP_DSC_BITS_PER_PIXEL_1_8 0x1
  232. # define DP_DSC_BITS_PER_PIXEL_1_4 0x2
  233. # define DP_DSC_BITS_PER_PIXEL_1_2 0x3
  234. # define DP_DSC_BITS_PER_PIXEL_1 0x4
  235. #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
  236. # define DP_PSR_IS_SUPPORTED 1
  237. # define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
  238. #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
  239. # define DP_PSR_NO_TRAIN_ON_EXIT 1
  240. # define DP_PSR_SETUP_TIME_330 (0 << 1)
  241. # define DP_PSR_SETUP_TIME_275 (1 << 1)
  242. # define DP_PSR_SETUP_TIME_220 (2 << 1)
  243. # define DP_PSR_SETUP_TIME_165 (3 << 1)
  244. # define DP_PSR_SETUP_TIME_110 (4 << 1)
  245. # define DP_PSR_SETUP_TIME_55 (5 << 1)
  246. # define DP_PSR_SETUP_TIME_0 (6 << 1)
  247. # define DP_PSR_SETUP_TIME_MASK (7 << 1)
  248. # define DP_PSR_SETUP_TIME_SHIFT 1
  249. # define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
  250. # define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
  251. /*
  252. * 0x80-0x8f describe downstream port capabilities, but there are two layouts
  253. * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
  254. * each port's descriptor is one byte wide. If it was set, each port's is
  255. * four bytes wide, starting with the one byte from the base info. As of
  256. * DP interop v1.1a only VGA defines additional detail.
  257. */
  258. /* offset 0 */
  259. #define DP_DOWNSTREAM_PORT_0 0x80
  260. # define DP_DS_PORT_TYPE_MASK (7 << 0)
  261. # define DP_DS_PORT_TYPE_DP 0
  262. # define DP_DS_PORT_TYPE_VGA 1
  263. # define DP_DS_PORT_TYPE_DVI 2
  264. # define DP_DS_PORT_TYPE_HDMI 3
  265. # define DP_DS_PORT_TYPE_NON_EDID 4
  266. # define DP_DS_PORT_TYPE_DP_DUALMODE 5
  267. # define DP_DS_PORT_TYPE_WIRELESS 6
  268. # define DP_DS_PORT_HPD (1 << 3)
  269. /* offset 1 for VGA is maximum megapixels per second / 8 */
  270. /* offset 2 */
  271. # define DP_DS_MAX_BPC_MASK (3 << 0)
  272. # define DP_DS_8BPC 0
  273. # define DP_DS_10BPC 1
  274. # define DP_DS_12BPC 2
  275. # define DP_DS_16BPC 3
  276. /* link configuration */
  277. #define DP_LINK_BW_SET 0x100
  278. # define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
  279. # define DP_LINK_BW_1_62 0x06
  280. # define DP_LINK_BW_2_7 0x0a
  281. # define DP_LINK_BW_5_4 0x14 /* 1.2 */
  282. #define DP_LANE_COUNT_SET 0x101
  283. # define DP_LANE_COUNT_MASK 0x0f
  284. # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
  285. #define DP_TRAINING_PATTERN_SET 0x102
  286. # define DP_TRAINING_PATTERN_DISABLE 0
  287. # define DP_TRAINING_PATTERN_1 1
  288. # define DP_TRAINING_PATTERN_2 2
  289. # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
  290. # define DP_TRAINING_PATTERN_MASK 0x3
  291. /* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
  292. # define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
  293. # define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
  294. # define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
  295. # define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
  296. # define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
  297. # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
  298. # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
  299. # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
  300. # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
  301. # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
  302. # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
  303. #define DP_TRAINING_LANE0_SET 0x103
  304. #define DP_TRAINING_LANE1_SET 0x104
  305. #define DP_TRAINING_LANE2_SET 0x105
  306. #define DP_TRAINING_LANE3_SET 0x106
  307. # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
  308. # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
  309. # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
  310. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
  311. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
  312. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
  313. # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
  314. # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
  315. # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
  316. # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
  317. # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
  318. # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
  319. # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
  320. # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
  321. #define DP_DOWNSPREAD_CTRL 0x107
  322. # define DP_SPREAD_AMP_0_5 (1 << 4)
  323. # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
  324. #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
  325. # define DP_SET_ANSI_8B10B (1 << 0)
  326. #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
  327. /* bitmask as for DP_I2C_SPEED_CAP */
  328. #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
  329. # define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
  330. # define DP_FRAMING_CHANGE_ENABLE (1 << 1)
  331. # define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
  332. #define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
  333. #define DP_LINK_QUAL_LANE1_SET 0x10c
  334. #define DP_LINK_QUAL_LANE2_SET 0x10d
  335. #define DP_LINK_QUAL_LANE3_SET 0x10e
  336. # define DP_LINK_QUAL_PATTERN_DISABLE 0
  337. # define DP_LINK_QUAL_PATTERN_D10_2 1
  338. # define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
  339. # define DP_LINK_QUAL_PATTERN_PRBS7 3
  340. # define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
  341. # define DP_LINK_QUAL_PATTERN_HBR2_EYE 5
  342. # define DP_LINK_QUAL_PATTERN_MASK 7
  343. #define DP_TRAINING_LANE0_1_SET2 0x10f
  344. #define DP_TRAINING_LANE2_3_SET2 0x110
  345. # define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
  346. # define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
  347. # define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
  348. # define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
  349. #define DP_MSTM_CTRL 0x111 /* 1.2 */
  350. # define DP_MST_EN (1 << 0)
  351. # define DP_UP_REQ_EN (1 << 1)
  352. # define DP_UPSTREAM_IS_SRC (1 << 2)
  353. #define DP_AUDIO_DELAY0 0x112 /* 1.2 */
  354. #define DP_AUDIO_DELAY1 0x113
  355. #define DP_AUDIO_DELAY2 0x114
  356. #define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
  357. # define DP_LINK_RATE_SET_SHIFT 0
  358. # define DP_LINK_RATE_SET_MASK (7 << 0)
  359. #define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
  360. # define DP_ALPM_ENABLE (1 << 0)
  361. # define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
  362. #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
  363. # define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
  364. # define DP_IRQ_HPD_ENABLE (1 << 1)
  365. #define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
  366. # define DP_PWR_NOT_NEEDED (1 << 0)
  367. #define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
  368. # define DP_AUX_FRAME_SYNC_VALID (1 << 0)
  369. #define DP_DSC_ENABLE 0x160 /* DP 1.4 */
  370. #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
  371. # define DP_PSR_ENABLE (1 << 0)
  372. # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
  373. # define DP_PSR_CRC_VERIFICATION (1 << 2)
  374. # define DP_PSR_FRAME_CAPTURE (1 << 3)
  375. # define DP_PSR_SELECTIVE_UPDATE (1 << 4)
  376. # define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
  377. # define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */
  378. #define DP_ADAPTER_CTRL 0x1a0
  379. # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
  380. #define DP_BRANCH_DEVICE_CTRL 0x1a1
  381. # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
  382. #define DP_PAYLOAD_ALLOCATE_SET 0x1c0
  383. #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
  384. #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
  385. #define DP_SINK_COUNT 0x200
  386. /* prior to 1.2 bit 7 was reserved mbz */
  387. # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
  388. # define DP_SINK_CP_READY (1 << 6)
  389. #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
  390. # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
  391. # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
  392. # define DP_CP_IRQ (1 << 2)
  393. # define DP_MCCS_IRQ (1 << 3)
  394. # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
  395. # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
  396. # define DP_SINK_SPECIFIC_IRQ (1 << 6)
  397. #define DP_LANE0_1_STATUS 0x202
  398. #define DP_LANE2_3_STATUS 0x203
  399. # define DP_LANE_CR_DONE (1 << 0)
  400. # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
  401. # define DP_LANE_SYMBOL_LOCKED (1 << 2)
  402. #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
  403. DP_LANE_CHANNEL_EQ_DONE | \
  404. DP_LANE_SYMBOL_LOCKED)
  405. #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
  406. #define DP_INTERLANE_ALIGN_DONE (1 << 0)
  407. #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
  408. #define DP_LINK_STATUS_UPDATED (1 << 7)
  409. #define DP_SINK_STATUS 0x205
  410. #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
  411. #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
  412. #define DP_ADJUST_REQUEST_LANE0_1 0x206
  413. #define DP_ADJUST_REQUEST_LANE2_3 0x207
  414. # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
  415. # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
  416. # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
  417. # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
  418. # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
  419. # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
  420. # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
  421. # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
  422. #define DP_TEST_REQUEST 0x218
  423. # define DP_TEST_LINK_TRAINING (1 << 0)
  424. # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
  425. # define DP_TEST_LINK_EDID_READ (1 << 2)
  426. # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
  427. # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
  428. #define DP_TEST_LINK_RATE 0x219
  429. # define DP_LINK_RATE_162 (0x6)
  430. # define DP_LINK_RATE_27 (0xa)
  431. #define DP_TEST_LANE_COUNT 0x220
  432. #define DP_TEST_PATTERN 0x221
  433. # define DP_NO_TEST_PATTERN 0x0
  434. # define DP_COLOR_RAMP 0x1
  435. # define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
  436. # define DP_COLOR_SQUARE 0x3
  437. #define DP_TEST_H_TOTAL_HI 0x222
  438. #define DP_TEST_H_TOTAL_LO 0x223
  439. #define DP_TEST_V_TOTAL_HI 0x224
  440. #define DP_TEST_V_TOTAL_LO 0x225
  441. #define DP_TEST_H_START_HI 0x226
  442. #define DP_TEST_H_START_LO 0x227
  443. #define DP_TEST_V_START_HI 0x228
  444. #define DP_TEST_V_START_LO 0x229
  445. #define DP_TEST_HSYNC_HI 0x22A
  446. # define DP_TEST_HSYNC_POLARITY (1 << 7)
  447. # define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
  448. #define DP_TEST_HSYNC_WIDTH_LO 0x22B
  449. #define DP_TEST_VSYNC_HI 0x22C
  450. # define DP_TEST_VSYNC_POLARITY (1 << 7)
  451. # define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
  452. #define DP_TEST_VSYNC_WIDTH_LO 0x22D
  453. #define DP_TEST_H_WIDTH_HI 0x22E
  454. #define DP_TEST_H_WIDTH_LO 0x22F
  455. #define DP_TEST_V_HEIGHT_HI 0x230
  456. #define DP_TEST_V_HEIGHT_LO 0x231
  457. #define DP_TEST_MISC0 0x232
  458. # define DP_TEST_SYNC_CLOCK (1 << 0)
  459. # define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
  460. # define DP_TEST_COLOR_FORMAT_SHIFT 1
  461. # define DP_COLOR_FORMAT_RGB (0 << 1)
  462. # define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
  463. # define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
  464. # define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
  465. # define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
  466. # define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
  467. # define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
  468. # define DP_TEST_BIT_DEPTH_MASK (7 << 5)
  469. # define DP_TEST_BIT_DEPTH_SHIFT 5
  470. # define DP_TEST_BIT_DEPTH_6 (0 << 5)
  471. # define DP_TEST_BIT_DEPTH_8 (1 << 5)
  472. # define DP_TEST_BIT_DEPTH_10 (2 << 5)
  473. # define DP_TEST_BIT_DEPTH_12 (3 << 5)
  474. # define DP_TEST_BIT_DEPTH_16 (4 << 5)
  475. #define DP_TEST_MISC1 0x233
  476. # define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
  477. # define DP_TEST_INTERLACED (1 << 1)
  478. #define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
  479. #define DP_TEST_CRC_R_CR 0x240
  480. #define DP_TEST_CRC_G_Y 0x242
  481. #define DP_TEST_CRC_B_CB 0x244
  482. #define DP_TEST_SINK_MISC 0x246
  483. # define DP_TEST_CRC_SUPPORTED (1 << 5)
  484. # define DP_TEST_COUNT_MASK 0xf
  485. #define DP_TEST_RESPONSE 0x260
  486. # define DP_TEST_ACK (1 << 0)
  487. # define DP_TEST_NAK (1 << 1)
  488. # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
  489. #define DP_TEST_EDID_CHECKSUM 0x261
  490. #define DP_TEST_SINK 0x270
  491. # define DP_TEST_SINK_START (1 << 0)
  492. #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
  493. # define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
  494. # define DP_PAYLOAD_ACT_HANDLED (1 << 1)
  495. #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
  496. /* up to ID_SLOT_63 at 0x2ff */
  497. #define DP_SOURCE_OUI 0x300
  498. #define DP_SINK_OUI 0x400
  499. #define DP_BRANCH_OUI 0x500
  500. #define DP_BRANCH_ID 0x503
  501. #define DP_BRANCH_HW_REV 0x509
  502. #define DP_BRANCH_SW_REV 0x50A
  503. #define DP_SET_POWER 0x600
  504. # define DP_SET_POWER_D0 0x1
  505. # define DP_SET_POWER_D3 0x2
  506. # define DP_SET_POWER_MASK 0x3
  507. #define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
  508. # define DP_EDP_11 0x00
  509. # define DP_EDP_12 0x01
  510. # define DP_EDP_13 0x02
  511. # define DP_EDP_14 0x03
  512. #define DP_EDP_GENERAL_CAP_1 0x701
  513. # define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
  514. # define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
  515. # define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
  516. # define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
  517. # define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
  518. # define DP_EDP_FRC_ENABLE_CAP (1 << 5)
  519. # define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
  520. # define DP_EDP_SET_POWER_CAP (1 << 7)
  521. #define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
  522. # define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
  523. # define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
  524. # define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
  525. # define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
  526. # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
  527. # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
  528. # define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
  529. # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
  530. #define DP_EDP_GENERAL_CAP_2 0x703
  531. # define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
  532. #define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
  533. # define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
  534. # define DP_EDP_X_REGION_CAP_SHIFT 0
  535. # define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
  536. # define DP_EDP_Y_REGION_CAP_SHIFT 4
  537. #define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
  538. # define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
  539. # define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
  540. # define DP_EDP_FRC_ENABLE (1 << 2)
  541. # define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
  542. # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
  543. #define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
  544. # define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
  545. # define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
  546. # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
  547. # define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
  548. # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
  549. # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
  550. # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
  551. # define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
  552. # define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
  553. # define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
  554. #define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
  555. #define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
  556. #define DP_EDP_PWMGEN_BIT_COUNT 0x724
  557. #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
  558. #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
  559. # define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
  560. #define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
  561. #define DP_EDP_BACKLIGHT_FREQ_SET 0x728
  562. # define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
  563. #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
  564. #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
  565. #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
  566. #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
  567. #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
  568. #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
  569. #define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
  570. #define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
  571. #define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
  572. #define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
  573. #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
  574. #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
  575. #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
  576. #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
  577. #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
  578. /* 0-5 sink count */
  579. # define DP_SINK_COUNT_CP_READY (1 << 6)
  580. #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
  581. #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
  582. # define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
  583. # define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
  584. # define DP_CEC_IRQ (1 << 2)
  585. #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
  586. #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
  587. # define DP_PSR_LINK_CRC_ERROR (1 << 0)
  588. # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
  589. # define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
  590. #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
  591. # define DP_PSR_CAPS_CHANGE (1 << 0)
  592. #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
  593. # define DP_PSR_SINK_INACTIVE 0
  594. # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
  595. # define DP_PSR_SINK_ACTIVE_RFB 2
  596. # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
  597. # define DP_PSR_SINK_ACTIVE_RESYNC 4
  598. # define DP_PSR_SINK_INTERNAL_ERROR 7
  599. # define DP_PSR_SINK_STATE_MASK 0x07
  600. #define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
  601. # define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
  602. #define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
  603. # define DP_GTC_CAP (1 << 0) /* DP 1.3 */
  604. # define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
  605. # define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
  606. # define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
  607. # define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
  608. # define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
  609. # define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
  610. # define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
  611. /* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
  612. #define DP_CEC_TUNNELING_CAPABILITY 0x3000
  613. # define DP_CEC_TUNNELING_CAPABLE (1 << 0)
  614. # define DP_CEC_SNOOPING_CAPABLE (1 << 1)
  615. # define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
  616. #define DP_CEC_TUNNELING_CONTROL 0x3001
  617. # define DP_CEC_TUNNELING_ENABLE (1 << 0)
  618. # define DP_CEC_SNOOPING_ENABLE (1 << 1)
  619. #define DP_CEC_RX_MESSAGE_INFO 0x3002
  620. # define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
  621. # define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
  622. # define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
  623. # define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
  624. # define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
  625. # define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
  626. #define DP_CEC_TX_MESSAGE_INFO 0x3003
  627. # define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
  628. # define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
  629. # define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
  630. # define DP_CEC_TX_RETRY_COUNT_SHIFT 4
  631. # define DP_CEC_TX_MESSAGE_SEND (1 << 7)
  632. #define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
  633. # define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
  634. # define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
  635. # define DP_CEC_TX_MESSAGE_SENT (1 << 4)
  636. # define DP_CEC_TX_LINE_ERROR (1 << 5)
  637. # define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
  638. # define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
  639. #define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
  640. # define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
  641. # define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
  642. # define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
  643. # define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
  644. # define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
  645. # define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
  646. # define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
  647. # define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
  648. #define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
  649. # define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
  650. # define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
  651. # define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
  652. # define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
  653. # define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
  654. # define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
  655. # define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
  656. # define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
  657. #define DP_CEC_RX_MESSAGE_BUFFER 0x3010
  658. #define DP_CEC_TX_MESSAGE_BUFFER 0x3020
  659. #define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
  660. /* DP 1.2 Sideband message defines */
  661. /* peer device type - DP 1.2a Table 2-92 */
  662. #define DP_PEER_DEVICE_NONE 0x0
  663. #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
  664. #define DP_PEER_DEVICE_MST_BRANCHING 0x2
  665. #define DP_PEER_DEVICE_SST_SINK 0x3
  666. #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
  667. /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
  668. #define DP_LINK_ADDRESS 0x01
  669. #define DP_CONNECTION_STATUS_NOTIFY 0x02
  670. #define DP_ENUM_PATH_RESOURCES 0x10
  671. #define DP_ALLOCATE_PAYLOAD 0x11
  672. #define DP_QUERY_PAYLOAD 0x12
  673. #define DP_RESOURCE_STATUS_NOTIFY 0x13
  674. #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
  675. #define DP_REMOTE_DPCD_READ 0x20
  676. #define DP_REMOTE_DPCD_WRITE 0x21
  677. #define DP_REMOTE_I2C_READ 0x22
  678. #define DP_REMOTE_I2C_WRITE 0x23
  679. #define DP_POWER_UP_PHY 0x24
  680. #define DP_POWER_DOWN_PHY 0x25
  681. #define DP_SINK_EVENT_NOTIFY 0x30
  682. #define DP_QUERY_STREAM_ENC_STATUS 0x38
  683. /* DP 1.2 MST sideband nak reasons - table 2.84 */
  684. #define DP_NAK_WRITE_FAILURE 0x01
  685. #define DP_NAK_INVALID_READ 0x02
  686. #define DP_NAK_CRC_FAILURE 0x03
  687. #define DP_NAK_BAD_PARAM 0x04
  688. #define DP_NAK_DEFER 0x05
  689. #define DP_NAK_LINK_FAILURE 0x06
  690. #define DP_NAK_NO_RESOURCES 0x07
  691. #define DP_NAK_DPCD_FAIL 0x08
  692. #define DP_NAK_I2C_NAK 0x09
  693. #define DP_NAK_ALLOCATE_FAIL 0x0a
  694. #define MODE_I2C_START 1
  695. #define MODE_I2C_WRITE 2
  696. #define MODE_I2C_READ 4
  697. #define MODE_I2C_STOP 8
  698. /* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
  699. #define DP_MST_PHYSICAL_PORT_0 0
  700. #define DP_MST_LOGICAL_PORT_0 8
  701. #define DP_LINK_STATUS_SIZE 6
  702. bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
  703. int lane_count);
  704. bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
  705. int lane_count);
  706. u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
  707. int lane);
  708. u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
  709. int lane);
  710. #define DP_BRANCH_OUI_HEADER_SIZE 0xc
  711. #define DP_RECEIVER_CAP_SIZE 0xf
  712. #define EDP_PSR_RECEIVER_CAP_SIZE 2
  713. #define EDP_DISPLAY_CTL_CAP_SIZE 3
  714. void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
  715. void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
  716. u8 drm_dp_link_rate_to_bw_code(int link_rate);
  717. int drm_dp_bw_code_to_link_rate(u8 link_bw);
  718. struct edp_sdp_header {
  719. u8 HB0; /* Secondary Data Packet ID */
  720. u8 HB1; /* Secondary Data Packet Type */
  721. u8 HB2; /* 7:5 reserved, 4:0 revision number */
  722. u8 HB3; /* 7:5 reserved, 4:0 number of valid data bytes */
  723. } __packed;
  724. #define EDP_SDP_HEADER_REVISION_MASK 0x1F
  725. #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
  726. struct edp_vsc_psr {
  727. struct edp_sdp_header sdp_header;
  728. u8 DB0; /* Stereo Interface */
  729. u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
  730. u8 DB2; /* CRC value bits 7:0 of the R or Cr component */
  731. u8 DB3; /* CRC value bits 15:8 of the R or Cr component */
  732. u8 DB4; /* CRC value bits 7:0 of the G or Y component */
  733. u8 DB5; /* CRC value bits 15:8 of the G or Y component */
  734. u8 DB6; /* CRC value bits 7:0 of the B or Cb component */
  735. u8 DB7; /* CRC value bits 15:8 of the B or Cb component */
  736. u8 DB8_31[24]; /* Reserved */
  737. } __packed;
  738. #define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
  739. #define EDP_VSC_PSR_UPDATE_RFB (1<<1)
  740. #define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
  741. int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
  742. static inline int
  743. drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  744. {
  745. return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
  746. }
  747. static inline u8
  748. drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  749. {
  750. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  751. }
  752. static inline bool
  753. drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  754. {
  755. return dpcd[DP_DPCD_REV] >= 0x11 &&
  756. (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
  757. }
  758. static inline bool
  759. drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  760. {
  761. return dpcd[DP_DPCD_REV] >= 0x12 &&
  762. dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
  763. }
  764. static inline bool
  765. drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
  766. {
  767. return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
  768. }
  769. /*
  770. * DisplayPort AUX channel
  771. */
  772. /**
  773. * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
  774. * @address: address of the (first) register to access
  775. * @request: contains the type of transaction (see DP_AUX_* macros)
  776. * @reply: upon completion, contains the reply type of the transaction
  777. * @buffer: pointer to a transmission or reception buffer
  778. * @size: size of @buffer
  779. */
  780. struct drm_dp_aux_msg {
  781. unsigned int address;
  782. u8 request;
  783. u8 reply;
  784. void *buffer;
  785. size_t size;
  786. };
  787. /**
  788. * struct drm_dp_aux - DisplayPort AUX channel
  789. * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
  790. * @ddc: I2C adapter that can be used for I2C-over-AUX communication
  791. * @dev: pointer to struct device that is the parent for this AUX channel
  792. * @crtc: backpointer to the crtc that is currently using this AUX channel
  793. * @hw_mutex: internal mutex used for locking transfers
  794. * @crc_work: worker that captures CRCs for each frame
  795. * @crc_count: counter of captured frame CRCs
  796. * @transfer: transfers a message representing a single AUX transaction
  797. *
  798. * The .dev field should be set to a pointer to the device that implements
  799. * the AUX channel.
  800. *
  801. * The .name field may be used to specify the name of the I2C adapter. If set to
  802. * NULL, dev_name() of .dev will be used.
  803. *
  804. * Drivers provide a hardware-specific implementation of how transactions
  805. * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
  806. * structure describing the transaction is passed into this function. Upon
  807. * success, the implementation should return the number of payload bytes
  808. * that were transferred, or a negative error-code on failure. Helpers
  809. * propagate errors from the .transfer() function, with the exception of
  810. * the -EBUSY error, which causes a transaction to be retried. On a short,
  811. * helpers will return -EPROTO to make it simpler to check for failure.
  812. *
  813. * An AUX channel can also be used to transport I2C messages to a sink. A
  814. * typical application of that is to access an EDID that's present in the
  815. * sink device. The .transfer() function can also be used to execute such
  816. * transactions. The drm_dp_aux_register() function registers an I2C
  817. * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
  818. * should call drm_dp_aux_unregister() to remove the I2C adapter.
  819. * The I2C adapter uses long transfers by default; if a partial response is
  820. * received, the adapter will drop down to the size given by the partial
  821. * response for this transaction only.
  822. *
  823. * Note that the aux helper code assumes that the .transfer() function
  824. * only modifies the reply field of the drm_dp_aux_msg structure. The
  825. * retry logic and i2c helpers assume this is the case.
  826. */
  827. struct drm_dp_aux {
  828. const char *name;
  829. struct i2c_adapter ddc;
  830. struct device *dev;
  831. struct drm_crtc *crtc;
  832. struct mutex hw_mutex;
  833. struct work_struct crc_work;
  834. u8 crc_count;
  835. ssize_t (*transfer)(struct drm_dp_aux *aux,
  836. struct drm_dp_aux_msg *msg);
  837. /**
  838. * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
  839. */
  840. unsigned i2c_nack_count;
  841. /**
  842. * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
  843. */
  844. unsigned i2c_defer_count;
  845. };
  846. ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
  847. void *buffer, size_t size);
  848. ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
  849. void *buffer, size_t size);
  850. /**
  851. * drm_dp_dpcd_readb() - read a single byte from the DPCD
  852. * @aux: DisplayPort AUX channel
  853. * @offset: address of the register to read
  854. * @valuep: location where the value of the register will be stored
  855. *
  856. * Returns the number of bytes transferred (1) on success, or a negative
  857. * error code on failure.
  858. */
  859. static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
  860. unsigned int offset, u8 *valuep)
  861. {
  862. return drm_dp_dpcd_read(aux, offset, valuep, 1);
  863. }
  864. /**
  865. * drm_dp_dpcd_writeb() - write a single byte to the DPCD
  866. * @aux: DisplayPort AUX channel
  867. * @offset: address of the register to write
  868. * @value: value to write to the register
  869. *
  870. * Returns the number of bytes transferred (1) on success, or a negative
  871. * error code on failure.
  872. */
  873. static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
  874. unsigned int offset, u8 value)
  875. {
  876. return drm_dp_dpcd_write(aux, offset, &value, 1);
  877. }
  878. int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
  879. u8 status[DP_LINK_STATUS_SIZE]);
  880. /*
  881. * DisplayPort link
  882. */
  883. #define DP_LINK_CAP_ENHANCED_FRAMING (1 << 0)
  884. struct drm_dp_link {
  885. unsigned char revision;
  886. unsigned int rate;
  887. unsigned int num_lanes;
  888. unsigned long capabilities;
  889. };
  890. int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link);
  891. int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link);
  892. int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link);
  893. int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link);
  894. int drm_dp_downstream_max_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
  895. const u8 port_cap[4]);
  896. int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
  897. const u8 port_cap[4]);
  898. int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]);
  899. void drm_dp_downstream_debug(struct seq_file *m, const u8 dpcd[DP_RECEIVER_CAP_SIZE],
  900. const u8 port_cap[4], struct drm_dp_aux *aux);
  901. void drm_dp_aux_init(struct drm_dp_aux *aux);
  902. int drm_dp_aux_register(struct drm_dp_aux *aux);
  903. void drm_dp_aux_unregister(struct drm_dp_aux *aux);
  904. int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc);
  905. int drm_dp_stop_crc(struct drm_dp_aux *aux);
  906. struct drm_dp_dpcd_ident {
  907. u8 oui[3];
  908. u8 device_id[6];
  909. u8 hw_rev;
  910. u8 sw_major_rev;
  911. u8 sw_minor_rev;
  912. } __packed;
  913. /**
  914. * struct drm_dp_desc - DP branch/sink device descriptor
  915. * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
  916. * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
  917. */
  918. struct drm_dp_desc {
  919. struct drm_dp_dpcd_ident ident;
  920. u32 quirks;
  921. };
  922. int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
  923. bool is_branch);
  924. /**
  925. * enum drm_dp_quirk - Display Port sink/branch device specific quirks
  926. *
  927. * Display Port sink and branch devices in the wild have a variety of bugs, try
  928. * to collect them here. The quirks are shared, but it's up to the drivers to
  929. * implement workarounds for them.
  930. */
  931. enum drm_dp_quirk {
  932. /**
  933. * @DP_DPCD_QUIRK_LIMITED_M_N:
  934. *
  935. * The device requires main link attributes Mvid and Nvid to be limited
  936. * to 16 bits.
  937. */
  938. DP_DPCD_QUIRK_LIMITED_M_N,
  939. };
  940. /**
  941. * drm_dp_has_quirk() - does the DP device have a specific quirk
  942. * @desc: Device decriptor filled by drm_dp_read_desc()
  943. * @quirk: Quirk to query for
  944. *
  945. * Return true if DP device identified by @desc has @quirk.
  946. */
  947. static inline bool
  948. drm_dp_has_quirk(const struct drm_dp_desc *desc, enum drm_dp_quirk quirk)
  949. {
  950. return desc->quirks & BIT(quirk);
  951. }
  952. #endif /* _DRM_DP_HELPER_H_ */