8250_pci.c 146 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #undef DEBUG
  13. #include <linux/module.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include "8250.h"
  27. /*
  28. * init function returns:
  29. * > 0 - number of ports
  30. * = 0 - use board->num_ports
  31. * < 0 - error
  32. */
  33. struct pci_serial_quirk {
  34. u32 vendor;
  35. u32 device;
  36. u32 subvendor;
  37. u32 subdevice;
  38. int (*probe)(struct pci_dev *dev);
  39. int (*init)(struct pci_dev *dev);
  40. int (*setup)(struct serial_private *,
  41. const struct pciserial_board *,
  42. struct uart_8250_port *, int);
  43. void (*exit)(struct pci_dev *dev);
  44. };
  45. #define PCI_NUM_BAR_RESOURCES 6
  46. struct serial_private {
  47. struct pci_dev *dev;
  48. unsigned int nr;
  49. struct pci_serial_quirk *quirk;
  50. const struct pciserial_board *board;
  51. int line[0];
  52. };
  53. static int pci_default_setup(struct serial_private*,
  54. const struct pciserial_board*, struct uart_8250_port *, int);
  55. static void moan_device(const char *str, struct pci_dev *dev)
  56. {
  57. dev_err(&dev->dev,
  58. "%s: %s\n"
  59. "Please send the output of lspci -vv, this\n"
  60. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. "manufacturer and name of serial board or\n"
  62. "modem board to <linux-serial@vger.kernel.org>.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. if (bar >= PCI_NUM_BAR_RESOURCES)
  72. return -EINVAL;
  73. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  74. if (!pcim_iomap(dev, bar, 0) && !pcim_iomap_table(dev))
  75. return -ENOMEM;
  76. port->port.iotype = UPIO_MEM;
  77. port->port.iobase = 0;
  78. port->port.mapbase = pci_resource_start(dev, bar) + offset;
  79. port->port.membase = pcim_iomap_table(dev)[bar] + offset;
  80. port->port.regshift = regshift;
  81. } else {
  82. port->port.iotype = UPIO_PORT;
  83. port->port.iobase = pci_resource_start(dev, bar) + offset;
  84. port->port.mapbase = 0;
  85. port->port.membase = NULL;
  86. port->port.regshift = 0;
  87. }
  88. return 0;
  89. }
  90. /*
  91. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  92. */
  93. static int addidata_apci7800_setup(struct serial_private *priv,
  94. const struct pciserial_board *board,
  95. struct uart_8250_port *port, int idx)
  96. {
  97. unsigned int bar = 0, offset = board->first_offset;
  98. bar = FL_GET_BASE(board->flags);
  99. if (idx < 2) {
  100. offset += idx * board->uart_offset;
  101. } else if ((idx >= 2) && (idx < 4)) {
  102. bar += 1;
  103. offset += ((idx - 2) * board->uart_offset);
  104. } else if ((idx >= 4) && (idx < 6)) {
  105. bar += 2;
  106. offset += ((idx - 4) * board->uart_offset);
  107. } else if (idx >= 6) {
  108. bar += 3;
  109. offset += ((idx - 6) * board->uart_offset);
  110. }
  111. return setup_port(priv, port, bar, offset, board->reg_shift);
  112. }
  113. /*
  114. * AFAVLAB uses a different mixture of BARs and offsets
  115. * Not that ugly ;) -- HW
  116. */
  117. static int
  118. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  119. struct uart_8250_port *port, int idx)
  120. {
  121. unsigned int bar, offset = board->first_offset;
  122. bar = FL_GET_BASE(board->flags);
  123. if (idx < 4)
  124. bar += idx;
  125. else {
  126. bar = 4;
  127. offset += (idx - 4) * board->uart_offset;
  128. }
  129. return setup_port(priv, port, bar, offset, board->reg_shift);
  130. }
  131. /*
  132. * HP's Remote Management Console. The Diva chip came in several
  133. * different versions. N-class, L2000 and A500 have two Diva chips, each
  134. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  135. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  136. * one Diva chip, but it has been expanded to 5 UARTs.
  137. */
  138. static int pci_hp_diva_init(struct pci_dev *dev)
  139. {
  140. int rc = 0;
  141. switch (dev->subsystem_device) {
  142. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  143. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  144. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  145. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  146. rc = 3;
  147. break;
  148. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  149. rc = 2;
  150. break;
  151. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  152. rc = 4;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  155. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  156. rc = 1;
  157. break;
  158. }
  159. return rc;
  160. }
  161. /*
  162. * HP's Diva chip puts the 4th/5th serial port further out, and
  163. * some serial ports are supposed to be hidden on certain models.
  164. */
  165. static int
  166. pci_hp_diva_setup(struct serial_private *priv,
  167. const struct pciserial_board *board,
  168. struct uart_8250_port *port, int idx)
  169. {
  170. unsigned int offset = board->first_offset;
  171. unsigned int bar = FL_GET_BASE(board->flags);
  172. switch (priv->dev->subsystem_device) {
  173. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  174. if (idx == 3)
  175. idx++;
  176. break;
  177. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  178. if (idx > 0)
  179. idx++;
  180. if (idx > 2)
  181. idx++;
  182. break;
  183. }
  184. if (idx > 2)
  185. offset = 0x18;
  186. offset += idx * board->uart_offset;
  187. return setup_port(priv, port, bar, offset, board->reg_shift);
  188. }
  189. /*
  190. * Added for EKF Intel i960 serial boards
  191. */
  192. static int pci_inteli960ni_init(struct pci_dev *dev)
  193. {
  194. u32 oldval;
  195. if (!(dev->subsystem_device & 0x1000))
  196. return -ENODEV;
  197. /* is firmware started? */
  198. pci_read_config_dword(dev, 0x44, &oldval);
  199. if (oldval == 0x00001000L) { /* RESET value */
  200. dev_dbg(&dev->dev, "Local i960 firmware missing\n");
  201. return -ENODEV;
  202. }
  203. return 0;
  204. }
  205. /*
  206. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  207. * that the card interrupt be explicitly enabled or disabled. This
  208. * seems to be mainly needed on card using the PLX which also use I/O
  209. * mapped memory.
  210. */
  211. static int pci_plx9050_init(struct pci_dev *dev)
  212. {
  213. u8 irq_config;
  214. void __iomem *p;
  215. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  216. moan_device("no memory in bar 0", dev);
  217. return 0;
  218. }
  219. irq_config = 0x41;
  220. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  221. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  222. irq_config = 0x43;
  223. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  224. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  225. /*
  226. * As the megawolf cards have the int pins active
  227. * high, and have 2 UART chips, both ints must be
  228. * enabled on the 9050. Also, the UARTS are set in
  229. * 16450 mode by default, so we have to enable the
  230. * 16C950 'enhanced' mode so that we can use the
  231. * deep FIFOs
  232. */
  233. irq_config = 0x5b;
  234. /*
  235. * enable/disable interrupts
  236. */
  237. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  238. if (p == NULL)
  239. return -ENOMEM;
  240. writel(irq_config, p + 0x4c);
  241. /*
  242. * Read the register back to ensure that it took effect.
  243. */
  244. readl(p + 0x4c);
  245. iounmap(p);
  246. return 0;
  247. }
  248. static void pci_plx9050_exit(struct pci_dev *dev)
  249. {
  250. u8 __iomem *p;
  251. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  252. return;
  253. /*
  254. * disable interrupts
  255. */
  256. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  257. if (p != NULL) {
  258. writel(0, p + 0x4c);
  259. /*
  260. * Read the register back to ensure that it took effect.
  261. */
  262. readl(p + 0x4c);
  263. iounmap(p);
  264. }
  265. }
  266. #define NI8420_INT_ENABLE_REG 0x38
  267. #define NI8420_INT_ENABLE_BIT 0x2000
  268. static void pci_ni8420_exit(struct pci_dev *dev)
  269. {
  270. void __iomem *p;
  271. unsigned int bar = 0;
  272. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  273. moan_device("no memory in bar", dev);
  274. return;
  275. }
  276. p = pci_ioremap_bar(dev, bar);
  277. if (p == NULL)
  278. return;
  279. /* Disable the CPU Interrupt */
  280. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  281. p + NI8420_INT_ENABLE_REG);
  282. iounmap(p);
  283. }
  284. /* MITE registers */
  285. #define MITE_IOWBSR1 0xc4
  286. #define MITE_IOWCR1 0xf4
  287. #define MITE_LCIMR1 0x08
  288. #define MITE_LCIMR2 0x10
  289. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  290. static void pci_ni8430_exit(struct pci_dev *dev)
  291. {
  292. void __iomem *p;
  293. unsigned int bar = 0;
  294. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  295. moan_device("no memory in bar", dev);
  296. return;
  297. }
  298. p = pci_ioremap_bar(dev, bar);
  299. if (p == NULL)
  300. return;
  301. /* Disable the CPU Interrupt */
  302. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  303. iounmap(p);
  304. }
  305. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  306. static int
  307. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  308. struct uart_8250_port *port, int idx)
  309. {
  310. unsigned int bar, offset = board->first_offset;
  311. bar = 0;
  312. if (idx < 4) {
  313. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  314. offset += idx * board->uart_offset;
  315. } else if (idx < 8) {
  316. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  317. offset += idx * board->uart_offset + 0xC00;
  318. } else /* we have only 8 ports on PMC-OCTALPRO */
  319. return 1;
  320. return setup_port(priv, port, bar, offset, board->reg_shift);
  321. }
  322. /*
  323. * This does initialization for PMC OCTALPRO cards:
  324. * maps the device memory, resets the UARTs (needed, bc
  325. * if the module is removed and inserted again, the card
  326. * is in the sleep mode) and enables global interrupt.
  327. */
  328. /* global control register offset for SBS PMC-OctalPro */
  329. #define OCT_REG_CR_OFF 0x500
  330. static int sbs_init(struct pci_dev *dev)
  331. {
  332. u8 __iomem *p;
  333. p = pci_ioremap_bar(dev, 0);
  334. if (p == NULL)
  335. return -ENOMEM;
  336. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  337. writeb(0x10, p + OCT_REG_CR_OFF);
  338. udelay(50);
  339. writeb(0x0, p + OCT_REG_CR_OFF);
  340. /* Set bit-2 (INTENABLE) of Control Register */
  341. writeb(0x4, p + OCT_REG_CR_OFF);
  342. iounmap(p);
  343. return 0;
  344. }
  345. /*
  346. * Disables the global interrupt of PMC-OctalPro
  347. */
  348. static void sbs_exit(struct pci_dev *dev)
  349. {
  350. u8 __iomem *p;
  351. p = pci_ioremap_bar(dev, 0);
  352. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  353. if (p != NULL)
  354. writeb(0, p + OCT_REG_CR_OFF);
  355. iounmap(p);
  356. }
  357. /*
  358. * SIIG serial cards have an PCI interface chip which also controls
  359. * the UART clocking frequency. Each UART can be clocked independently
  360. * (except cards equipped with 4 UARTs) and initial clocking settings
  361. * are stored in the EEPROM chip. It can cause problems because this
  362. * version of serial driver doesn't support differently clocked UART's
  363. * on single PCI card. To prevent this, initialization functions set
  364. * high frequency clocking for all UART's on given card. It is safe (I
  365. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  366. * with other OSes (like M$ DOS).
  367. *
  368. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  369. *
  370. * There is two family of SIIG serial cards with different PCI
  371. * interface chip and different configuration methods:
  372. * - 10x cards have control registers in IO and/or memory space;
  373. * - 20x cards have control registers in standard PCI configuration space.
  374. *
  375. * Note: all 10x cards have PCI device ids 0x10..
  376. * all 20x cards have PCI device ids 0x20..
  377. *
  378. * There are also Quartet Serial cards which use Oxford Semiconductor
  379. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  380. *
  381. * Note: some SIIG cards are probed by the parport_serial object.
  382. */
  383. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  384. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  385. static int pci_siig10x_init(struct pci_dev *dev)
  386. {
  387. u16 data;
  388. void __iomem *p;
  389. switch (dev->device & 0xfff8) {
  390. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  391. data = 0xffdf;
  392. break;
  393. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  394. data = 0xf7ff;
  395. break;
  396. default: /* 1S1P, 4S */
  397. data = 0xfffb;
  398. break;
  399. }
  400. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  401. if (p == NULL)
  402. return -ENOMEM;
  403. writew(readw(p + 0x28) & data, p + 0x28);
  404. readw(p + 0x28);
  405. iounmap(p);
  406. return 0;
  407. }
  408. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  409. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  410. static int pci_siig20x_init(struct pci_dev *dev)
  411. {
  412. u8 data;
  413. /* Change clock frequency for the first UART. */
  414. pci_read_config_byte(dev, 0x6f, &data);
  415. pci_write_config_byte(dev, 0x6f, data & 0xef);
  416. /* If this card has 2 UART, we have to do the same with second UART. */
  417. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  418. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  419. pci_read_config_byte(dev, 0x73, &data);
  420. pci_write_config_byte(dev, 0x73, data & 0xef);
  421. }
  422. return 0;
  423. }
  424. static int pci_siig_init(struct pci_dev *dev)
  425. {
  426. unsigned int type = dev->device & 0xff00;
  427. if (type == 0x1000)
  428. return pci_siig10x_init(dev);
  429. else if (type == 0x2000)
  430. return pci_siig20x_init(dev);
  431. moan_device("Unknown SIIG card", dev);
  432. return -ENODEV;
  433. }
  434. static int pci_siig_setup(struct serial_private *priv,
  435. const struct pciserial_board *board,
  436. struct uart_8250_port *port, int idx)
  437. {
  438. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  439. if (idx > 3) {
  440. bar = 4;
  441. offset = (idx - 4) * 8;
  442. }
  443. return setup_port(priv, port, bar, offset, 0);
  444. }
  445. /*
  446. * Timedia has an explosion of boards, and to avoid the PCI table from
  447. * growing *huge*, we use this function to collapse some 70 entries
  448. * in the PCI table into one, for sanity's and compactness's sake.
  449. */
  450. static const unsigned short timedia_single_port[] = {
  451. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  452. };
  453. static const unsigned short timedia_dual_port[] = {
  454. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  455. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  456. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  457. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  458. 0xD079, 0
  459. };
  460. static const unsigned short timedia_quad_port[] = {
  461. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  462. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  463. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  464. 0xB157, 0
  465. };
  466. static const unsigned short timedia_eight_port[] = {
  467. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  468. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  469. };
  470. static const struct timedia_struct {
  471. int num;
  472. const unsigned short *ids;
  473. } timedia_data[] = {
  474. { 1, timedia_single_port },
  475. { 2, timedia_dual_port },
  476. { 4, timedia_quad_port },
  477. { 8, timedia_eight_port }
  478. };
  479. /*
  480. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  481. * listing them individually, this driver merely grabs them all with
  482. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  483. * and should be left free to be claimed by parport_serial instead.
  484. */
  485. static int pci_timedia_probe(struct pci_dev *dev)
  486. {
  487. /*
  488. * Check the third digit of the subdevice ID
  489. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  490. */
  491. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  492. dev_info(&dev->dev,
  493. "ignoring Timedia subdevice %04x for parport_serial\n",
  494. dev->subsystem_device);
  495. return -ENODEV;
  496. }
  497. return 0;
  498. }
  499. static int pci_timedia_init(struct pci_dev *dev)
  500. {
  501. const unsigned short *ids;
  502. int i, j;
  503. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  504. ids = timedia_data[i].ids;
  505. for (j = 0; ids[j]; j++)
  506. if (dev->subsystem_device == ids[j])
  507. return timedia_data[i].num;
  508. }
  509. return 0;
  510. }
  511. /*
  512. * Timedia/SUNIX uses a mixture of BARs and offsets
  513. * Ugh, this is ugly as all hell --- TYT
  514. */
  515. static int
  516. pci_timedia_setup(struct serial_private *priv,
  517. const struct pciserial_board *board,
  518. struct uart_8250_port *port, int idx)
  519. {
  520. unsigned int bar = 0, offset = board->first_offset;
  521. switch (idx) {
  522. case 0:
  523. bar = 0;
  524. break;
  525. case 1:
  526. offset = board->uart_offset;
  527. bar = 0;
  528. break;
  529. case 2:
  530. bar = 1;
  531. break;
  532. case 3:
  533. offset = board->uart_offset;
  534. /* FALLTHROUGH */
  535. case 4: /* BAR 2 */
  536. case 5: /* BAR 3 */
  537. case 6: /* BAR 4 */
  538. case 7: /* BAR 5 */
  539. bar = idx - 2;
  540. }
  541. return setup_port(priv, port, bar, offset, board->reg_shift);
  542. }
  543. /*
  544. * Some Titan cards are also a little weird
  545. */
  546. static int
  547. titan_400l_800l_setup(struct serial_private *priv,
  548. const struct pciserial_board *board,
  549. struct uart_8250_port *port, int idx)
  550. {
  551. unsigned int bar, offset = board->first_offset;
  552. switch (idx) {
  553. case 0:
  554. bar = 1;
  555. break;
  556. case 1:
  557. bar = 2;
  558. break;
  559. default:
  560. bar = 4;
  561. offset = (idx - 2) * board->uart_offset;
  562. }
  563. return setup_port(priv, port, bar, offset, board->reg_shift);
  564. }
  565. static int pci_xircom_init(struct pci_dev *dev)
  566. {
  567. msleep(100);
  568. return 0;
  569. }
  570. static int pci_ni8420_init(struct pci_dev *dev)
  571. {
  572. void __iomem *p;
  573. unsigned int bar = 0;
  574. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  575. moan_device("no memory in bar", dev);
  576. return 0;
  577. }
  578. p = pci_ioremap_bar(dev, bar);
  579. if (p == NULL)
  580. return -ENOMEM;
  581. /* Enable CPU Interrupt */
  582. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  583. p + NI8420_INT_ENABLE_REG);
  584. iounmap(p);
  585. return 0;
  586. }
  587. #define MITE_IOWBSR1_WSIZE 0xa
  588. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  589. #define MITE_IOWBSR1_WENAB (1 << 7)
  590. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  591. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  592. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  593. static int pci_ni8430_init(struct pci_dev *dev)
  594. {
  595. void __iomem *p;
  596. struct pci_bus_region region;
  597. u32 device_window;
  598. unsigned int bar = 0;
  599. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  600. moan_device("no memory in bar", dev);
  601. return 0;
  602. }
  603. p = pci_ioremap_bar(dev, bar);
  604. if (p == NULL)
  605. return -ENOMEM;
  606. /*
  607. * Set device window address and size in BAR0, while acknowledging that
  608. * the resource structure may contain a translated address that differs
  609. * from the address the device responds to.
  610. */
  611. pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
  612. device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  613. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  614. writel(device_window, p + MITE_IOWBSR1);
  615. /* Set window access to go to RAMSEL IO address space */
  616. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  617. p + MITE_IOWCR1);
  618. /* Enable IO Bus Interrupt 0 */
  619. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  620. /* Enable CPU Interrupt */
  621. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  622. iounmap(p);
  623. return 0;
  624. }
  625. /* UART Port Control Register */
  626. #define NI8430_PORTCON 0x0f
  627. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  628. static int
  629. pci_ni8430_setup(struct serial_private *priv,
  630. const struct pciserial_board *board,
  631. struct uart_8250_port *port, int idx)
  632. {
  633. struct pci_dev *dev = priv->dev;
  634. void __iomem *p;
  635. unsigned int bar, offset = board->first_offset;
  636. if (idx >= board->num_ports)
  637. return 1;
  638. bar = FL_GET_BASE(board->flags);
  639. offset += idx * board->uart_offset;
  640. p = pci_ioremap_bar(dev, bar);
  641. if (!p)
  642. return -ENOMEM;
  643. /* enable the transceiver */
  644. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  645. p + offset + NI8430_PORTCON);
  646. iounmap(p);
  647. return setup_port(priv, port, bar, offset, board->reg_shift);
  648. }
  649. static int pci_netmos_9900_setup(struct serial_private *priv,
  650. const struct pciserial_board *board,
  651. struct uart_8250_port *port, int idx)
  652. {
  653. unsigned int bar;
  654. if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
  655. (priv->dev->subsystem_device & 0xff00) == 0x3000) {
  656. /* netmos apparently orders BARs by datasheet layout, so serial
  657. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  658. */
  659. bar = 3 * idx;
  660. return setup_port(priv, port, bar, 0, board->reg_shift);
  661. } else {
  662. return pci_default_setup(priv, board, port, idx);
  663. }
  664. }
  665. /* the 99xx series comes with a range of device IDs and a variety
  666. * of capabilities:
  667. *
  668. * 9900 has varying capabilities and can cascade to sub-controllers
  669. * (cascading should be purely internal)
  670. * 9904 is hardwired with 4 serial ports
  671. * 9912 and 9922 are hardwired with 2 serial ports
  672. */
  673. static int pci_netmos_9900_numports(struct pci_dev *dev)
  674. {
  675. unsigned int c = dev->class;
  676. unsigned int pi;
  677. unsigned short sub_serports;
  678. pi = c & 0xff;
  679. if (pi == 2)
  680. return 1;
  681. if ((pi == 0) && (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  682. /* two possibilities: 0x30ps encodes number of parallel and
  683. * serial ports, or 0x1000 indicates *something*. This is not
  684. * immediately obvious, since the 2s1p+4s configuration seems
  685. * to offer all functionality on functions 0..2, while still
  686. * advertising the same function 3 as the 4s+2s1p config.
  687. */
  688. sub_serports = dev->subsystem_device & 0xf;
  689. if (sub_serports > 0)
  690. return sub_serports;
  691. dev_err(&dev->dev,
  692. "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  693. return 0;
  694. }
  695. moan_device("unknown NetMos/Mostech program interface", dev);
  696. return 0;
  697. }
  698. static int pci_netmos_init(struct pci_dev *dev)
  699. {
  700. /* subdevice 0x00PS means <P> parallel, <S> serial */
  701. unsigned int num_serial = dev->subsystem_device & 0xf;
  702. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  703. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  704. return 0;
  705. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  706. dev->subsystem_device == 0x0299)
  707. return 0;
  708. switch (dev->device) { /* FALLTHROUGH on all */
  709. case PCI_DEVICE_ID_NETMOS_9904:
  710. case PCI_DEVICE_ID_NETMOS_9912:
  711. case PCI_DEVICE_ID_NETMOS_9922:
  712. case PCI_DEVICE_ID_NETMOS_9900:
  713. num_serial = pci_netmos_9900_numports(dev);
  714. break;
  715. default:
  716. break;
  717. }
  718. if (num_serial == 0) {
  719. moan_device("unknown NetMos/Mostech device", dev);
  720. return -ENODEV;
  721. }
  722. return num_serial;
  723. }
  724. /*
  725. * These chips are available with optionally one parallel port and up to
  726. * two serial ports. Unfortunately they all have the same product id.
  727. *
  728. * Basic configuration is done over a region of 32 I/O ports. The base
  729. * ioport is called INTA or INTC, depending on docs/other drivers.
  730. *
  731. * The region of the 32 I/O ports is configured in POSIO0R...
  732. */
  733. /* registers */
  734. #define ITE_887x_MISCR 0x9c
  735. #define ITE_887x_INTCBAR 0x78
  736. #define ITE_887x_UARTBAR 0x7c
  737. #define ITE_887x_PS0BAR 0x10
  738. #define ITE_887x_POSIO0 0x60
  739. /* I/O space size */
  740. #define ITE_887x_IOSIZE 32
  741. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  742. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  743. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  744. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  745. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  746. #define ITE_887x_POSIO_SPEED (3 << 29)
  747. /* enable IO_Space bit */
  748. #define ITE_887x_POSIO_ENABLE (1 << 31)
  749. static int pci_ite887x_init(struct pci_dev *dev)
  750. {
  751. /* inta_addr are the configuration addresses of the ITE */
  752. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  753. 0x200, 0x280, 0 };
  754. int ret, i, type;
  755. struct resource *iobase = NULL;
  756. u32 miscr, uartbar, ioport;
  757. /* search for the base-ioport */
  758. i = 0;
  759. while (inta_addr[i] && iobase == NULL) {
  760. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  761. "ite887x");
  762. if (iobase != NULL) {
  763. /* write POSIO0R - speed | size | ioport */
  764. pci_write_config_dword(dev, ITE_887x_POSIO0,
  765. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  766. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  767. /* write INTCBAR - ioport */
  768. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  769. inta_addr[i]);
  770. ret = inb(inta_addr[i]);
  771. if (ret != 0xff) {
  772. /* ioport connected */
  773. break;
  774. }
  775. release_region(iobase->start, ITE_887x_IOSIZE);
  776. iobase = NULL;
  777. }
  778. i++;
  779. }
  780. if (!inta_addr[i]) {
  781. dev_err(&dev->dev, "ite887x: could not find iobase\n");
  782. return -ENODEV;
  783. }
  784. /* start of undocumented type checking (see parport_pc.c) */
  785. type = inb(iobase->start + 0x18) & 0x0f;
  786. switch (type) {
  787. case 0x2: /* ITE8871 (1P) */
  788. case 0xa: /* ITE8875 (1P) */
  789. ret = 0;
  790. break;
  791. case 0xe: /* ITE8872 (2S1P) */
  792. ret = 2;
  793. break;
  794. case 0x6: /* ITE8873 (1S) */
  795. ret = 1;
  796. break;
  797. case 0x8: /* ITE8874 (2S) */
  798. ret = 2;
  799. break;
  800. default:
  801. moan_device("Unknown ITE887x", dev);
  802. ret = -ENODEV;
  803. }
  804. /* configure all serial ports */
  805. for (i = 0; i < ret; i++) {
  806. /* read the I/O port from the device */
  807. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  808. &ioport);
  809. ioport &= 0x0000FF00; /* the actual base address */
  810. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  811. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  812. ITE_887x_POSIO_IOSIZE_8 | ioport);
  813. /* write the ioport to the UARTBAR */
  814. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  815. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  816. uartbar |= (ioport << (16 * i)); /* set the ioport */
  817. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  818. /* get current config */
  819. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  820. /* disable interrupts (UARTx_Routing[3:0]) */
  821. miscr &= ~(0xf << (12 - 4 * i));
  822. /* activate the UART (UARTx_En) */
  823. miscr |= 1 << (23 - i);
  824. /* write new config with activated UART */
  825. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  826. }
  827. if (ret <= 0) {
  828. /* the device has no UARTs if we get here */
  829. release_region(iobase->start, ITE_887x_IOSIZE);
  830. }
  831. return ret;
  832. }
  833. static void pci_ite887x_exit(struct pci_dev *dev)
  834. {
  835. u32 ioport;
  836. /* the ioport is bit 0-15 in POSIO0R */
  837. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  838. ioport &= 0xffff;
  839. release_region(ioport, ITE_887x_IOSIZE);
  840. }
  841. /*
  842. * EndRun Technologies.
  843. * Determine the number of ports available on the device.
  844. */
  845. #define PCI_VENDOR_ID_ENDRUN 0x7401
  846. #define PCI_DEVICE_ID_ENDRUN_1588 0xe100
  847. static int pci_endrun_init(struct pci_dev *dev)
  848. {
  849. u8 __iomem *p;
  850. unsigned long deviceID;
  851. unsigned int number_uarts = 0;
  852. /* EndRun device is all 0xexxx */
  853. if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
  854. (dev->device & 0xf000) != 0xe000)
  855. return 0;
  856. p = pci_iomap(dev, 0, 5);
  857. if (p == NULL)
  858. return -ENOMEM;
  859. deviceID = ioread32(p);
  860. /* EndRun device */
  861. if (deviceID == 0x07000200) {
  862. number_uarts = ioread8(p + 4);
  863. dev_dbg(&dev->dev,
  864. "%d ports detected on EndRun PCI Express device\n",
  865. number_uarts);
  866. }
  867. pci_iounmap(dev, p);
  868. return number_uarts;
  869. }
  870. /*
  871. * Oxford Semiconductor Inc.
  872. * Check that device is part of the Tornado range of devices, then determine
  873. * the number of ports available on the device.
  874. */
  875. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  876. {
  877. u8 __iomem *p;
  878. unsigned long deviceID;
  879. unsigned int number_uarts = 0;
  880. /* OxSemi Tornado devices are all 0xCxxx */
  881. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  882. (dev->device & 0xF000) != 0xC000)
  883. return 0;
  884. p = pci_iomap(dev, 0, 5);
  885. if (p == NULL)
  886. return -ENOMEM;
  887. deviceID = ioread32(p);
  888. /* Tornado device */
  889. if (deviceID == 0x07000200) {
  890. number_uarts = ioread8(p + 4);
  891. dev_dbg(&dev->dev,
  892. "%d ports detected on Oxford PCI Express device\n",
  893. number_uarts);
  894. }
  895. pci_iounmap(dev, p);
  896. return number_uarts;
  897. }
  898. static int pci_asix_setup(struct serial_private *priv,
  899. const struct pciserial_board *board,
  900. struct uart_8250_port *port, int idx)
  901. {
  902. port->bugs |= UART_BUG_PARITY;
  903. return pci_default_setup(priv, board, port, idx);
  904. }
  905. /* Quatech devices have their own extra interface features */
  906. struct quatech_feature {
  907. u16 devid;
  908. bool amcc;
  909. };
  910. #define QPCR_TEST_FOR1 0x3F
  911. #define QPCR_TEST_GET1 0x00
  912. #define QPCR_TEST_FOR2 0x40
  913. #define QPCR_TEST_GET2 0x40
  914. #define QPCR_TEST_FOR3 0x80
  915. #define QPCR_TEST_GET3 0x40
  916. #define QPCR_TEST_FOR4 0xC0
  917. #define QPCR_TEST_GET4 0x80
  918. #define QOPR_CLOCK_X1 0x0000
  919. #define QOPR_CLOCK_X2 0x0001
  920. #define QOPR_CLOCK_X4 0x0002
  921. #define QOPR_CLOCK_X8 0x0003
  922. #define QOPR_CLOCK_RATE_MASK 0x0003
  923. static struct quatech_feature quatech_cards[] = {
  924. { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
  925. { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
  926. { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
  927. { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
  928. { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
  929. { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
  930. { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
  931. { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
  932. { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
  933. { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
  934. { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
  935. { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
  936. { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
  937. { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
  938. { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
  939. { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
  940. { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
  941. { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
  942. { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
  943. { 0, }
  944. };
  945. static int pci_quatech_amcc(u16 devid)
  946. {
  947. struct quatech_feature *qf = &quatech_cards[0];
  948. while (qf->devid) {
  949. if (qf->devid == devid)
  950. return qf->amcc;
  951. qf++;
  952. }
  953. pr_err("quatech: unknown port type '0x%04X'.\n", devid);
  954. return 0;
  955. };
  956. static int pci_quatech_rqopr(struct uart_8250_port *port)
  957. {
  958. unsigned long base = port->port.iobase;
  959. u8 LCR, val;
  960. LCR = inb(base + UART_LCR);
  961. outb(0xBF, base + UART_LCR);
  962. val = inb(base + UART_SCR);
  963. outb(LCR, base + UART_LCR);
  964. return val;
  965. }
  966. static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
  967. {
  968. unsigned long base = port->port.iobase;
  969. u8 LCR;
  970. LCR = inb(base + UART_LCR);
  971. outb(0xBF, base + UART_LCR);
  972. inb(base + UART_SCR);
  973. outb(qopr, base + UART_SCR);
  974. outb(LCR, base + UART_LCR);
  975. }
  976. static int pci_quatech_rqmcr(struct uart_8250_port *port)
  977. {
  978. unsigned long base = port->port.iobase;
  979. u8 LCR, val, qmcr;
  980. LCR = inb(base + UART_LCR);
  981. outb(0xBF, base + UART_LCR);
  982. val = inb(base + UART_SCR);
  983. outb(val | 0x10, base + UART_SCR);
  984. qmcr = inb(base + UART_MCR);
  985. outb(val, base + UART_SCR);
  986. outb(LCR, base + UART_LCR);
  987. return qmcr;
  988. }
  989. static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
  990. {
  991. unsigned long base = port->port.iobase;
  992. u8 LCR, val;
  993. LCR = inb(base + UART_LCR);
  994. outb(0xBF, base + UART_LCR);
  995. val = inb(base + UART_SCR);
  996. outb(val | 0x10, base + UART_SCR);
  997. outb(qmcr, base + UART_MCR);
  998. outb(val, base + UART_SCR);
  999. outb(LCR, base + UART_LCR);
  1000. }
  1001. static int pci_quatech_has_qmcr(struct uart_8250_port *port)
  1002. {
  1003. unsigned long base = port->port.iobase;
  1004. u8 LCR, val;
  1005. LCR = inb(base + UART_LCR);
  1006. outb(0xBF, base + UART_LCR);
  1007. val = inb(base + UART_SCR);
  1008. if (val & 0x20) {
  1009. outb(0x80, UART_LCR);
  1010. if (!(inb(UART_SCR) & 0x20)) {
  1011. outb(LCR, base + UART_LCR);
  1012. return 1;
  1013. }
  1014. }
  1015. return 0;
  1016. }
  1017. static int pci_quatech_test(struct uart_8250_port *port)
  1018. {
  1019. u8 reg, qopr;
  1020. qopr = pci_quatech_rqopr(port);
  1021. pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
  1022. reg = pci_quatech_rqopr(port) & 0xC0;
  1023. if (reg != QPCR_TEST_GET1)
  1024. return -EINVAL;
  1025. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
  1026. reg = pci_quatech_rqopr(port) & 0xC0;
  1027. if (reg != QPCR_TEST_GET2)
  1028. return -EINVAL;
  1029. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
  1030. reg = pci_quatech_rqopr(port) & 0xC0;
  1031. if (reg != QPCR_TEST_GET3)
  1032. return -EINVAL;
  1033. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
  1034. reg = pci_quatech_rqopr(port) & 0xC0;
  1035. if (reg != QPCR_TEST_GET4)
  1036. return -EINVAL;
  1037. pci_quatech_wqopr(port, qopr);
  1038. return 0;
  1039. }
  1040. static int pci_quatech_clock(struct uart_8250_port *port)
  1041. {
  1042. u8 qopr, reg, set;
  1043. unsigned long clock;
  1044. if (pci_quatech_test(port) < 0)
  1045. return 1843200;
  1046. qopr = pci_quatech_rqopr(port);
  1047. pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
  1048. reg = pci_quatech_rqopr(port);
  1049. if (reg & QOPR_CLOCK_X8) {
  1050. clock = 1843200;
  1051. goto out;
  1052. }
  1053. pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
  1054. reg = pci_quatech_rqopr(port);
  1055. if (!(reg & QOPR_CLOCK_X8)) {
  1056. clock = 1843200;
  1057. goto out;
  1058. }
  1059. reg &= QOPR_CLOCK_X8;
  1060. if (reg == QOPR_CLOCK_X2) {
  1061. clock = 3685400;
  1062. set = QOPR_CLOCK_X2;
  1063. } else if (reg == QOPR_CLOCK_X4) {
  1064. clock = 7372800;
  1065. set = QOPR_CLOCK_X4;
  1066. } else if (reg == QOPR_CLOCK_X8) {
  1067. clock = 14745600;
  1068. set = QOPR_CLOCK_X8;
  1069. } else {
  1070. clock = 1843200;
  1071. set = QOPR_CLOCK_X1;
  1072. }
  1073. qopr &= ~QOPR_CLOCK_RATE_MASK;
  1074. qopr |= set;
  1075. out:
  1076. pci_quatech_wqopr(port, qopr);
  1077. return clock;
  1078. }
  1079. static int pci_quatech_rs422(struct uart_8250_port *port)
  1080. {
  1081. u8 qmcr;
  1082. int rs422 = 0;
  1083. if (!pci_quatech_has_qmcr(port))
  1084. return 0;
  1085. qmcr = pci_quatech_rqmcr(port);
  1086. pci_quatech_wqmcr(port, 0xFF);
  1087. if (pci_quatech_rqmcr(port))
  1088. rs422 = 1;
  1089. pci_quatech_wqmcr(port, qmcr);
  1090. return rs422;
  1091. }
  1092. static int pci_quatech_init(struct pci_dev *dev)
  1093. {
  1094. if (pci_quatech_amcc(dev->device)) {
  1095. unsigned long base = pci_resource_start(dev, 0);
  1096. if (base) {
  1097. u32 tmp;
  1098. outl(inl(base + 0x38) | 0x00002000, base + 0x38);
  1099. tmp = inl(base + 0x3c);
  1100. outl(tmp | 0x01000000, base + 0x3c);
  1101. outl(tmp &= ~0x01000000, base + 0x3c);
  1102. }
  1103. }
  1104. return 0;
  1105. }
  1106. static int pci_quatech_setup(struct serial_private *priv,
  1107. const struct pciserial_board *board,
  1108. struct uart_8250_port *port, int idx)
  1109. {
  1110. /* Needed by pci_quatech calls below */
  1111. port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
  1112. /* Set up the clocking */
  1113. port->port.uartclk = pci_quatech_clock(port);
  1114. /* For now just warn about RS422 */
  1115. if (pci_quatech_rs422(port))
  1116. pr_warn("quatech: software control of RS422 features not currently supported.\n");
  1117. return pci_default_setup(priv, board, port, idx);
  1118. }
  1119. static void pci_quatech_exit(struct pci_dev *dev)
  1120. {
  1121. }
  1122. static int pci_default_setup(struct serial_private *priv,
  1123. const struct pciserial_board *board,
  1124. struct uart_8250_port *port, int idx)
  1125. {
  1126. unsigned int bar, offset = board->first_offset, maxnr;
  1127. bar = FL_GET_BASE(board->flags);
  1128. if (board->flags & FL_BASE_BARS)
  1129. bar += idx;
  1130. else
  1131. offset += idx * board->uart_offset;
  1132. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1133. (board->reg_shift + 3);
  1134. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1135. return 1;
  1136. return setup_port(priv, port, bar, offset, board->reg_shift);
  1137. }
  1138. static int
  1139. ce4100_serial_setup(struct serial_private *priv,
  1140. const struct pciserial_board *board,
  1141. struct uart_8250_port *port, int idx)
  1142. {
  1143. int ret;
  1144. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  1145. port->port.iotype = UPIO_MEM32;
  1146. port->port.type = PORT_XSCALE;
  1147. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1148. port->port.regshift = 2;
  1149. return ret;
  1150. }
  1151. static int
  1152. pci_omegapci_setup(struct serial_private *priv,
  1153. const struct pciserial_board *board,
  1154. struct uart_8250_port *port, int idx)
  1155. {
  1156. return setup_port(priv, port, 2, idx * 8, 0);
  1157. }
  1158. static int
  1159. pci_brcm_trumanage_setup(struct serial_private *priv,
  1160. const struct pciserial_board *board,
  1161. struct uart_8250_port *port, int idx)
  1162. {
  1163. int ret = pci_default_setup(priv, board, port, idx);
  1164. port->port.type = PORT_BRCM_TRUMANAGE;
  1165. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1166. return ret;
  1167. }
  1168. /* RTS will control by MCR if this bit is 0 */
  1169. #define FINTEK_RTS_CONTROL_BY_HW BIT(4)
  1170. /* only worked with FINTEK_RTS_CONTROL_BY_HW on */
  1171. #define FINTEK_RTS_INVERT BIT(5)
  1172. /* We should do proper H/W transceiver setting before change to RS485 mode */
  1173. static int pci_fintek_rs485_config(struct uart_port *port,
  1174. struct serial_rs485 *rs485)
  1175. {
  1176. struct pci_dev *pci_dev = to_pci_dev(port->dev);
  1177. u8 setting;
  1178. u8 *index = (u8 *) port->private_data;
  1179. pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
  1180. if (!rs485)
  1181. rs485 = &port->rs485;
  1182. else if (rs485->flags & SER_RS485_ENABLED)
  1183. memset(rs485->padding, 0, sizeof(rs485->padding));
  1184. else
  1185. memset(rs485, 0, sizeof(*rs485));
  1186. /* F81504/508/512 not support RTS delay before or after send */
  1187. rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND;
  1188. if (rs485->flags & SER_RS485_ENABLED) {
  1189. /* Enable RTS H/W control mode */
  1190. setting |= FINTEK_RTS_CONTROL_BY_HW;
  1191. if (rs485->flags & SER_RS485_RTS_ON_SEND) {
  1192. /* RTS driving high on TX */
  1193. setting &= ~FINTEK_RTS_INVERT;
  1194. } else {
  1195. /* RTS driving low on TX */
  1196. setting |= FINTEK_RTS_INVERT;
  1197. }
  1198. rs485->delay_rts_after_send = 0;
  1199. rs485->delay_rts_before_send = 0;
  1200. } else {
  1201. /* Disable RTS H/W control mode */
  1202. setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
  1203. }
  1204. pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
  1205. if (rs485 != &port->rs485)
  1206. port->rs485 = *rs485;
  1207. return 0;
  1208. }
  1209. static int pci_fintek_setup(struct serial_private *priv,
  1210. const struct pciserial_board *board,
  1211. struct uart_8250_port *port, int idx)
  1212. {
  1213. struct pci_dev *pdev = priv->dev;
  1214. u8 *data;
  1215. u8 config_base;
  1216. u16 iobase;
  1217. config_base = 0x40 + 0x08 * idx;
  1218. /* Get the io address from configuration space */
  1219. pci_read_config_word(pdev, config_base + 4, &iobase);
  1220. dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
  1221. port->port.iotype = UPIO_PORT;
  1222. port->port.iobase = iobase;
  1223. port->port.rs485_config = pci_fintek_rs485_config;
  1224. data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
  1225. if (!data)
  1226. return -ENOMEM;
  1227. /* preserve index in PCI configuration space */
  1228. *data = idx;
  1229. port->port.private_data = data;
  1230. return 0;
  1231. }
  1232. static int pci_fintek_init(struct pci_dev *dev)
  1233. {
  1234. unsigned long iobase;
  1235. u32 max_port, i;
  1236. u32 bar_data[3];
  1237. u8 config_base;
  1238. struct serial_private *priv = pci_get_drvdata(dev);
  1239. struct uart_8250_port *port;
  1240. switch (dev->device) {
  1241. case 0x1104: /* 4 ports */
  1242. case 0x1108: /* 8 ports */
  1243. max_port = dev->device & 0xff;
  1244. break;
  1245. case 0x1112: /* 12 ports */
  1246. max_port = 12;
  1247. break;
  1248. default:
  1249. return -EINVAL;
  1250. }
  1251. /* Get the io address dispatch from the BIOS */
  1252. pci_read_config_dword(dev, 0x24, &bar_data[0]);
  1253. pci_read_config_dword(dev, 0x20, &bar_data[1]);
  1254. pci_read_config_dword(dev, 0x1c, &bar_data[2]);
  1255. for (i = 0; i < max_port; ++i) {
  1256. /* UART0 configuration offset start from 0x40 */
  1257. config_base = 0x40 + 0x08 * i;
  1258. /* Calculate Real IO Port */
  1259. iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
  1260. /* Enable UART I/O port */
  1261. pci_write_config_byte(dev, config_base + 0x00, 0x01);
  1262. /* Select 128-byte FIFO and 8x FIFO threshold */
  1263. pci_write_config_byte(dev, config_base + 0x01, 0x33);
  1264. /* LSB UART */
  1265. pci_write_config_byte(dev, config_base + 0x04,
  1266. (u8)(iobase & 0xff));
  1267. /* MSB UART */
  1268. pci_write_config_byte(dev, config_base + 0x05,
  1269. (u8)((iobase & 0xff00) >> 8));
  1270. pci_write_config_byte(dev, config_base + 0x06, dev->irq);
  1271. if (priv) {
  1272. /* re-apply RS232/485 mode when
  1273. * pciserial_resume_ports()
  1274. */
  1275. port = serial8250_get_port(priv->line[i]);
  1276. pci_fintek_rs485_config(&port->port, NULL);
  1277. } else {
  1278. /* First init without port data
  1279. * force init to RS232 Mode
  1280. */
  1281. pci_write_config_byte(dev, config_base + 0x07, 0x01);
  1282. }
  1283. }
  1284. return max_port;
  1285. }
  1286. static int skip_tx_en_setup(struct serial_private *priv,
  1287. const struct pciserial_board *board,
  1288. struct uart_8250_port *port, int idx)
  1289. {
  1290. port->port.flags |= UPF_NO_TXEN_TEST;
  1291. dev_dbg(&priv->dev->dev,
  1292. "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
  1293. priv->dev->vendor, priv->dev->device,
  1294. priv->dev->subsystem_vendor, priv->dev->subsystem_device);
  1295. return pci_default_setup(priv, board, port, idx);
  1296. }
  1297. static void kt_handle_break(struct uart_port *p)
  1298. {
  1299. struct uart_8250_port *up = up_to_u8250p(p);
  1300. /*
  1301. * On receipt of a BI, serial device in Intel ME (Intel
  1302. * management engine) needs to have its fifos cleared for sane
  1303. * SOL (Serial Over Lan) output.
  1304. */
  1305. serial8250_clear_and_reinit_fifos(up);
  1306. }
  1307. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  1308. {
  1309. struct uart_8250_port *up = up_to_u8250p(p);
  1310. unsigned int val;
  1311. /*
  1312. * When the Intel ME (management engine) gets reset its serial
  1313. * port registers could return 0 momentarily. Functions like
  1314. * serial8250_console_write, read and save the IER, perform
  1315. * some operation and then restore it. In order to avoid
  1316. * setting IER register inadvertently to 0, if the value read
  1317. * is 0, double check with ier value in uart_8250_port and use
  1318. * that instead. up->ier should be the same value as what is
  1319. * currently configured.
  1320. */
  1321. val = inb(p->iobase + offset);
  1322. if (offset == UART_IER) {
  1323. if (val == 0)
  1324. val = up->ier;
  1325. }
  1326. return val;
  1327. }
  1328. static int kt_serial_setup(struct serial_private *priv,
  1329. const struct pciserial_board *board,
  1330. struct uart_8250_port *port, int idx)
  1331. {
  1332. port->port.flags |= UPF_BUG_THRE;
  1333. port->port.serial_in = kt_serial_in;
  1334. port->port.handle_break = kt_handle_break;
  1335. return skip_tx_en_setup(priv, board, port, idx);
  1336. }
  1337. static int pci_eg20t_init(struct pci_dev *dev)
  1338. {
  1339. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  1340. return -ENODEV;
  1341. #else
  1342. return 0;
  1343. #endif
  1344. }
  1345. #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
  1346. #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
  1347. #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
  1348. #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
  1349. #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
  1350. #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
  1351. #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
  1352. #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
  1353. #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
  1354. #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
  1355. #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
  1356. #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
  1357. #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
  1358. #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
  1359. static int
  1360. pci_xr17c154_setup(struct serial_private *priv,
  1361. const struct pciserial_board *board,
  1362. struct uart_8250_port *port, int idx)
  1363. {
  1364. port->port.flags |= UPF_EXAR_EFR;
  1365. return pci_default_setup(priv, board, port, idx);
  1366. }
  1367. static inline int
  1368. xr17v35x_has_slave(struct serial_private *priv)
  1369. {
  1370. const int dev_id = priv->dev->device;
  1371. return ((dev_id == PCI_DEVICE_ID_EXAR_XR17V4358) ||
  1372. (dev_id == PCI_DEVICE_ID_EXAR_XR17V8358));
  1373. }
  1374. static int
  1375. pci_xr17v35x_setup(struct serial_private *priv,
  1376. const struct pciserial_board *board,
  1377. struct uart_8250_port *port, int idx)
  1378. {
  1379. u8 __iomem *p;
  1380. p = pci_ioremap_bar(priv->dev, 0);
  1381. if (p == NULL)
  1382. return -ENOMEM;
  1383. port->port.flags |= UPF_EXAR_EFR;
  1384. /*
  1385. * Setup the uart clock for the devices on expansion slot to
  1386. * half the clock speed of the main chip (which is 125MHz)
  1387. */
  1388. if (xr17v35x_has_slave(priv) && idx >= 8)
  1389. port->port.uartclk = (7812500 * 16 / 2);
  1390. /*
  1391. * Setup Multipurpose Input/Output pins.
  1392. */
  1393. if (idx == 0) {
  1394. writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
  1395. writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
  1396. writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
  1397. writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
  1398. writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
  1399. writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
  1400. writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
  1401. writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
  1402. writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
  1403. writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
  1404. writeb(0x00, p + UART_EXAR_MPIOSEL_15_8);
  1405. writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
  1406. }
  1407. writeb(0x00, p + UART_EXAR_8XMODE);
  1408. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1409. writeb(128, p + UART_EXAR_TXTRG);
  1410. writeb(128, p + UART_EXAR_RXTRG);
  1411. iounmap(p);
  1412. return pci_default_setup(priv, board, port, idx);
  1413. }
  1414. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  1415. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  1416. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  1417. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  1418. static int
  1419. pci_fastcom335_setup(struct serial_private *priv,
  1420. const struct pciserial_board *board,
  1421. struct uart_8250_port *port, int idx)
  1422. {
  1423. u8 __iomem *p;
  1424. p = pci_ioremap_bar(priv->dev, 0);
  1425. if (p == NULL)
  1426. return -ENOMEM;
  1427. port->port.flags |= UPF_EXAR_EFR;
  1428. /*
  1429. * Setup Multipurpose Input/Output pins.
  1430. */
  1431. if (idx == 0) {
  1432. switch (priv->dev->device) {
  1433. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  1434. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  1435. writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
  1436. writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
  1437. writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
  1438. break;
  1439. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  1440. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  1441. writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
  1442. writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
  1443. writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
  1444. break;
  1445. }
  1446. writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
  1447. writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
  1448. writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
  1449. }
  1450. writeb(0x00, p + UART_EXAR_8XMODE);
  1451. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1452. writeb(32, p + UART_EXAR_TXTRG);
  1453. writeb(32, p + UART_EXAR_RXTRG);
  1454. iounmap(p);
  1455. return pci_default_setup(priv, board, port, idx);
  1456. }
  1457. static int
  1458. pci_wch_ch353_setup(struct serial_private *priv,
  1459. const struct pciserial_board *board,
  1460. struct uart_8250_port *port, int idx)
  1461. {
  1462. port->port.flags |= UPF_FIXED_TYPE;
  1463. port->port.type = PORT_16550A;
  1464. return pci_default_setup(priv, board, port, idx);
  1465. }
  1466. static int
  1467. pci_wch_ch355_setup(struct serial_private *priv,
  1468. const struct pciserial_board *board,
  1469. struct uart_8250_port *port, int idx)
  1470. {
  1471. port->port.flags |= UPF_FIXED_TYPE;
  1472. port->port.type = PORT_16550A;
  1473. return pci_default_setup(priv, board, port, idx);
  1474. }
  1475. static int
  1476. pci_wch_ch38x_setup(struct serial_private *priv,
  1477. const struct pciserial_board *board,
  1478. struct uart_8250_port *port, int idx)
  1479. {
  1480. port->port.flags |= UPF_FIXED_TYPE;
  1481. port->port.type = PORT_16850;
  1482. return pci_default_setup(priv, board, port, idx);
  1483. }
  1484. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1485. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1486. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1487. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1488. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1489. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1490. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1491. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1492. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1493. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1494. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1495. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1496. #define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
  1497. #define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
  1498. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1499. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1500. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1501. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1502. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1503. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1504. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1505. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1506. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1507. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1508. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1509. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1510. #define PCI_DEVICE_ID_TITAN_200V3 0xA306
  1511. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1512. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1513. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1514. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1515. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1516. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1517. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1518. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1519. #define PCI_VENDOR_ID_WCH 0x4348
  1520. #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
  1521. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1522. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1523. #define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
  1524. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1525. #define PCI_DEVICE_ID_WCH_CH355_4S 0x7173
  1526. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1527. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1528. #define PCI_VENDOR_ID_ASIX 0x9710
  1529. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  1530. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  1531. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  1532. #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
  1533. #define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
  1534. #define PCI_VENDOR_ID_SUNIX 0x1fd4
  1535. #define PCI_DEVICE_ID_SUNIX_1999 0x1999
  1536. #define PCIE_VENDOR_ID_WCH 0x1c00
  1537. #define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
  1538. #define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
  1539. #define PCIE_DEVICE_ID_WCH_CH382_2S 0x3253
  1540. #define PCI_VENDOR_ID_PERICOM 0x12D8
  1541. #define PCI_DEVICE_ID_PERICOM_PI7C9X7951 0x7951
  1542. #define PCI_DEVICE_ID_PERICOM_PI7C9X7952 0x7952
  1543. #define PCI_DEVICE_ID_PERICOM_PI7C9X7954 0x7954
  1544. #define PCI_DEVICE_ID_PERICOM_PI7C9X7958 0x7958
  1545. #define PCI_VENDOR_ID_ACCESIO 0x494f
  1546. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB 0x1051
  1547. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S 0x1053
  1548. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB 0x105C
  1549. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S 0x105E
  1550. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB 0x1091
  1551. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2 0x1093
  1552. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB 0x1099
  1553. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4 0x109B
  1554. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB 0x10D1
  1555. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM 0x10D3
  1556. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB 0x10DA
  1557. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM 0x10DC
  1558. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1 0x1108
  1559. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2 0x1110
  1560. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2 0x1111
  1561. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4 0x1118
  1562. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4 0x1119
  1563. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S 0x1152
  1564. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S 0x115A
  1565. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2 0x1190
  1566. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2 0x1191
  1567. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4 0x1198
  1568. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4 0x1199
  1569. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM 0x11D0
  1570. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4 0x105A
  1571. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4 0x105B
  1572. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8 0x106A
  1573. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8 0x106B
  1574. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4 0x1098
  1575. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8 0x10A9
  1576. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM 0x10D9
  1577. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM 0x10E9
  1578. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM 0x11D8
  1579. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1580. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1581. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
  1582. /*
  1583. * Master list of serial port init/setup/exit quirks.
  1584. * This does not describe the general nature of the port.
  1585. * (ie, baud base, number and location of ports, etc)
  1586. *
  1587. * This list is ordered alphabetically by vendor then device.
  1588. * Specific entries must come before more generic entries.
  1589. */
  1590. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1591. /*
  1592. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1593. */
  1594. {
  1595. .vendor = PCI_VENDOR_ID_AMCC,
  1596. .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  1597. .subvendor = PCI_ANY_ID,
  1598. .subdevice = PCI_ANY_ID,
  1599. .setup = addidata_apci7800_setup,
  1600. },
  1601. /*
  1602. * AFAVLAB cards - these may be called via parport_serial
  1603. * It is not clear whether this applies to all products.
  1604. */
  1605. {
  1606. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1607. .device = PCI_ANY_ID,
  1608. .subvendor = PCI_ANY_ID,
  1609. .subdevice = PCI_ANY_ID,
  1610. .setup = afavlab_setup,
  1611. },
  1612. /*
  1613. * HP Diva
  1614. */
  1615. {
  1616. .vendor = PCI_VENDOR_ID_HP,
  1617. .device = PCI_DEVICE_ID_HP_DIVA,
  1618. .subvendor = PCI_ANY_ID,
  1619. .subdevice = PCI_ANY_ID,
  1620. .init = pci_hp_diva_init,
  1621. .setup = pci_hp_diva_setup,
  1622. },
  1623. /*
  1624. * Intel
  1625. */
  1626. {
  1627. .vendor = PCI_VENDOR_ID_INTEL,
  1628. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1629. .subvendor = 0xe4bf,
  1630. .subdevice = PCI_ANY_ID,
  1631. .init = pci_inteli960ni_init,
  1632. .setup = pci_default_setup,
  1633. },
  1634. {
  1635. .vendor = PCI_VENDOR_ID_INTEL,
  1636. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1637. .subvendor = PCI_ANY_ID,
  1638. .subdevice = PCI_ANY_ID,
  1639. .setup = skip_tx_en_setup,
  1640. },
  1641. {
  1642. .vendor = PCI_VENDOR_ID_INTEL,
  1643. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1644. .subvendor = PCI_ANY_ID,
  1645. .subdevice = PCI_ANY_ID,
  1646. .setup = skip_tx_en_setup,
  1647. },
  1648. {
  1649. .vendor = PCI_VENDOR_ID_INTEL,
  1650. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1651. .subvendor = PCI_ANY_ID,
  1652. .subdevice = PCI_ANY_ID,
  1653. .setup = skip_tx_en_setup,
  1654. },
  1655. {
  1656. .vendor = PCI_VENDOR_ID_INTEL,
  1657. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1658. .subvendor = PCI_ANY_ID,
  1659. .subdevice = PCI_ANY_ID,
  1660. .setup = ce4100_serial_setup,
  1661. },
  1662. {
  1663. .vendor = PCI_VENDOR_ID_INTEL,
  1664. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1665. .subvendor = PCI_ANY_ID,
  1666. .subdevice = PCI_ANY_ID,
  1667. .setup = kt_serial_setup,
  1668. },
  1669. /*
  1670. * ITE
  1671. */
  1672. {
  1673. .vendor = PCI_VENDOR_ID_ITE,
  1674. .device = PCI_DEVICE_ID_ITE_8872,
  1675. .subvendor = PCI_ANY_ID,
  1676. .subdevice = PCI_ANY_ID,
  1677. .init = pci_ite887x_init,
  1678. .setup = pci_default_setup,
  1679. .exit = pci_ite887x_exit,
  1680. },
  1681. /*
  1682. * National Instruments
  1683. */
  1684. {
  1685. .vendor = PCI_VENDOR_ID_NI,
  1686. .device = PCI_DEVICE_ID_NI_PCI23216,
  1687. .subvendor = PCI_ANY_ID,
  1688. .subdevice = PCI_ANY_ID,
  1689. .init = pci_ni8420_init,
  1690. .setup = pci_default_setup,
  1691. .exit = pci_ni8420_exit,
  1692. },
  1693. {
  1694. .vendor = PCI_VENDOR_ID_NI,
  1695. .device = PCI_DEVICE_ID_NI_PCI2328,
  1696. .subvendor = PCI_ANY_ID,
  1697. .subdevice = PCI_ANY_ID,
  1698. .init = pci_ni8420_init,
  1699. .setup = pci_default_setup,
  1700. .exit = pci_ni8420_exit,
  1701. },
  1702. {
  1703. .vendor = PCI_VENDOR_ID_NI,
  1704. .device = PCI_DEVICE_ID_NI_PCI2324,
  1705. .subvendor = PCI_ANY_ID,
  1706. .subdevice = PCI_ANY_ID,
  1707. .init = pci_ni8420_init,
  1708. .setup = pci_default_setup,
  1709. .exit = pci_ni8420_exit,
  1710. },
  1711. {
  1712. .vendor = PCI_VENDOR_ID_NI,
  1713. .device = PCI_DEVICE_ID_NI_PCI2322,
  1714. .subvendor = PCI_ANY_ID,
  1715. .subdevice = PCI_ANY_ID,
  1716. .init = pci_ni8420_init,
  1717. .setup = pci_default_setup,
  1718. .exit = pci_ni8420_exit,
  1719. },
  1720. {
  1721. .vendor = PCI_VENDOR_ID_NI,
  1722. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1723. .subvendor = PCI_ANY_ID,
  1724. .subdevice = PCI_ANY_ID,
  1725. .init = pci_ni8420_init,
  1726. .setup = pci_default_setup,
  1727. .exit = pci_ni8420_exit,
  1728. },
  1729. {
  1730. .vendor = PCI_VENDOR_ID_NI,
  1731. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1732. .subvendor = PCI_ANY_ID,
  1733. .subdevice = PCI_ANY_ID,
  1734. .init = pci_ni8420_init,
  1735. .setup = pci_default_setup,
  1736. .exit = pci_ni8420_exit,
  1737. },
  1738. {
  1739. .vendor = PCI_VENDOR_ID_NI,
  1740. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1741. .subvendor = PCI_ANY_ID,
  1742. .subdevice = PCI_ANY_ID,
  1743. .init = pci_ni8420_init,
  1744. .setup = pci_default_setup,
  1745. .exit = pci_ni8420_exit,
  1746. },
  1747. {
  1748. .vendor = PCI_VENDOR_ID_NI,
  1749. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1750. .subvendor = PCI_ANY_ID,
  1751. .subdevice = PCI_ANY_ID,
  1752. .init = pci_ni8420_init,
  1753. .setup = pci_default_setup,
  1754. .exit = pci_ni8420_exit,
  1755. },
  1756. {
  1757. .vendor = PCI_VENDOR_ID_NI,
  1758. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1759. .subvendor = PCI_ANY_ID,
  1760. .subdevice = PCI_ANY_ID,
  1761. .init = pci_ni8420_init,
  1762. .setup = pci_default_setup,
  1763. .exit = pci_ni8420_exit,
  1764. },
  1765. {
  1766. .vendor = PCI_VENDOR_ID_NI,
  1767. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1768. .subvendor = PCI_ANY_ID,
  1769. .subdevice = PCI_ANY_ID,
  1770. .init = pci_ni8420_init,
  1771. .setup = pci_default_setup,
  1772. .exit = pci_ni8420_exit,
  1773. },
  1774. {
  1775. .vendor = PCI_VENDOR_ID_NI,
  1776. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1777. .subvendor = PCI_ANY_ID,
  1778. .subdevice = PCI_ANY_ID,
  1779. .init = pci_ni8420_init,
  1780. .setup = pci_default_setup,
  1781. .exit = pci_ni8420_exit,
  1782. },
  1783. {
  1784. .vendor = PCI_VENDOR_ID_NI,
  1785. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1786. .subvendor = PCI_ANY_ID,
  1787. .subdevice = PCI_ANY_ID,
  1788. .init = pci_ni8420_init,
  1789. .setup = pci_default_setup,
  1790. .exit = pci_ni8420_exit,
  1791. },
  1792. {
  1793. .vendor = PCI_VENDOR_ID_NI,
  1794. .device = PCI_ANY_ID,
  1795. .subvendor = PCI_ANY_ID,
  1796. .subdevice = PCI_ANY_ID,
  1797. .init = pci_ni8430_init,
  1798. .setup = pci_ni8430_setup,
  1799. .exit = pci_ni8430_exit,
  1800. },
  1801. /* Quatech */
  1802. {
  1803. .vendor = PCI_VENDOR_ID_QUATECH,
  1804. .device = PCI_ANY_ID,
  1805. .subvendor = PCI_ANY_ID,
  1806. .subdevice = PCI_ANY_ID,
  1807. .init = pci_quatech_init,
  1808. .setup = pci_quatech_setup,
  1809. .exit = pci_quatech_exit,
  1810. },
  1811. /*
  1812. * Panacom
  1813. */
  1814. {
  1815. .vendor = PCI_VENDOR_ID_PANACOM,
  1816. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1817. .subvendor = PCI_ANY_ID,
  1818. .subdevice = PCI_ANY_ID,
  1819. .init = pci_plx9050_init,
  1820. .setup = pci_default_setup,
  1821. .exit = pci_plx9050_exit,
  1822. },
  1823. {
  1824. .vendor = PCI_VENDOR_ID_PANACOM,
  1825. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1826. .subvendor = PCI_ANY_ID,
  1827. .subdevice = PCI_ANY_ID,
  1828. .init = pci_plx9050_init,
  1829. .setup = pci_default_setup,
  1830. .exit = pci_plx9050_exit,
  1831. },
  1832. /*
  1833. * PLX
  1834. */
  1835. {
  1836. .vendor = PCI_VENDOR_ID_PLX,
  1837. .device = PCI_DEVICE_ID_PLX_9050,
  1838. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1839. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1840. .init = pci_plx9050_init,
  1841. .setup = pci_default_setup,
  1842. .exit = pci_plx9050_exit,
  1843. },
  1844. {
  1845. .vendor = PCI_VENDOR_ID_PLX,
  1846. .device = PCI_DEVICE_ID_PLX_9050,
  1847. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1848. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1849. .init = pci_plx9050_init,
  1850. .setup = pci_default_setup,
  1851. .exit = pci_plx9050_exit,
  1852. },
  1853. {
  1854. .vendor = PCI_VENDOR_ID_PLX,
  1855. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1856. .subvendor = PCI_VENDOR_ID_PLX,
  1857. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1858. .init = pci_plx9050_init,
  1859. .setup = pci_default_setup,
  1860. .exit = pci_plx9050_exit,
  1861. },
  1862. /*
  1863. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1864. */
  1865. {
  1866. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1867. .device = PCI_DEVICE_ID_OCTPRO,
  1868. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1869. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1870. .init = sbs_init,
  1871. .setup = sbs_setup,
  1872. .exit = sbs_exit,
  1873. },
  1874. /*
  1875. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1876. */
  1877. {
  1878. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1879. .device = PCI_DEVICE_ID_OCTPRO,
  1880. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1881. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1882. .init = sbs_init,
  1883. .setup = sbs_setup,
  1884. .exit = sbs_exit,
  1885. },
  1886. /*
  1887. * SBS Technologies, Inc., P-Octal 232
  1888. */
  1889. {
  1890. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1891. .device = PCI_DEVICE_ID_OCTPRO,
  1892. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1893. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1894. .init = sbs_init,
  1895. .setup = sbs_setup,
  1896. .exit = sbs_exit,
  1897. },
  1898. /*
  1899. * SBS Technologies, Inc., P-Octal 422
  1900. */
  1901. {
  1902. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1903. .device = PCI_DEVICE_ID_OCTPRO,
  1904. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1905. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1906. .init = sbs_init,
  1907. .setup = sbs_setup,
  1908. .exit = sbs_exit,
  1909. },
  1910. /*
  1911. * SIIG cards - these may be called via parport_serial
  1912. */
  1913. {
  1914. .vendor = PCI_VENDOR_ID_SIIG,
  1915. .device = PCI_ANY_ID,
  1916. .subvendor = PCI_ANY_ID,
  1917. .subdevice = PCI_ANY_ID,
  1918. .init = pci_siig_init,
  1919. .setup = pci_siig_setup,
  1920. },
  1921. /*
  1922. * Titan cards
  1923. */
  1924. {
  1925. .vendor = PCI_VENDOR_ID_TITAN,
  1926. .device = PCI_DEVICE_ID_TITAN_400L,
  1927. .subvendor = PCI_ANY_ID,
  1928. .subdevice = PCI_ANY_ID,
  1929. .setup = titan_400l_800l_setup,
  1930. },
  1931. {
  1932. .vendor = PCI_VENDOR_ID_TITAN,
  1933. .device = PCI_DEVICE_ID_TITAN_800L,
  1934. .subvendor = PCI_ANY_ID,
  1935. .subdevice = PCI_ANY_ID,
  1936. .setup = titan_400l_800l_setup,
  1937. },
  1938. /*
  1939. * Timedia cards
  1940. */
  1941. {
  1942. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1943. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1944. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1945. .subdevice = PCI_ANY_ID,
  1946. .probe = pci_timedia_probe,
  1947. .init = pci_timedia_init,
  1948. .setup = pci_timedia_setup,
  1949. },
  1950. {
  1951. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1952. .device = PCI_ANY_ID,
  1953. .subvendor = PCI_ANY_ID,
  1954. .subdevice = PCI_ANY_ID,
  1955. .setup = pci_timedia_setup,
  1956. },
  1957. /*
  1958. * SUNIX (Timedia) cards
  1959. * Do not "probe" for these cards as there is at least one combination
  1960. * card that should be handled by parport_pc that doesn't match the
  1961. * rule in pci_timedia_probe.
  1962. * It is part number is MIO5079A but its subdevice ID is 0x0102.
  1963. * There are some boards with part number SER5037AL that report
  1964. * subdevice ID 0x0002.
  1965. */
  1966. {
  1967. .vendor = PCI_VENDOR_ID_SUNIX,
  1968. .device = PCI_DEVICE_ID_SUNIX_1999,
  1969. .subvendor = PCI_VENDOR_ID_SUNIX,
  1970. .subdevice = PCI_ANY_ID,
  1971. .init = pci_timedia_init,
  1972. .setup = pci_timedia_setup,
  1973. },
  1974. /*
  1975. * Exar cards
  1976. */
  1977. {
  1978. .vendor = PCI_VENDOR_ID_EXAR,
  1979. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  1980. .subvendor = PCI_ANY_ID,
  1981. .subdevice = PCI_ANY_ID,
  1982. .setup = pci_xr17c154_setup,
  1983. },
  1984. {
  1985. .vendor = PCI_VENDOR_ID_EXAR,
  1986. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  1987. .subvendor = PCI_ANY_ID,
  1988. .subdevice = PCI_ANY_ID,
  1989. .setup = pci_xr17c154_setup,
  1990. },
  1991. {
  1992. .vendor = PCI_VENDOR_ID_EXAR,
  1993. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  1994. .subvendor = PCI_ANY_ID,
  1995. .subdevice = PCI_ANY_ID,
  1996. .setup = pci_xr17c154_setup,
  1997. },
  1998. {
  1999. .vendor = PCI_VENDOR_ID_EXAR,
  2000. .device = PCI_DEVICE_ID_EXAR_XR17V352,
  2001. .subvendor = PCI_ANY_ID,
  2002. .subdevice = PCI_ANY_ID,
  2003. .setup = pci_xr17v35x_setup,
  2004. },
  2005. {
  2006. .vendor = PCI_VENDOR_ID_EXAR,
  2007. .device = PCI_DEVICE_ID_EXAR_XR17V354,
  2008. .subvendor = PCI_ANY_ID,
  2009. .subdevice = PCI_ANY_ID,
  2010. .setup = pci_xr17v35x_setup,
  2011. },
  2012. {
  2013. .vendor = PCI_VENDOR_ID_EXAR,
  2014. .device = PCI_DEVICE_ID_EXAR_XR17V358,
  2015. .subvendor = PCI_ANY_ID,
  2016. .subdevice = PCI_ANY_ID,
  2017. .setup = pci_xr17v35x_setup,
  2018. },
  2019. {
  2020. .vendor = PCI_VENDOR_ID_EXAR,
  2021. .device = PCI_DEVICE_ID_EXAR_XR17V4358,
  2022. .subvendor = PCI_ANY_ID,
  2023. .subdevice = PCI_ANY_ID,
  2024. .setup = pci_xr17v35x_setup,
  2025. },
  2026. {
  2027. .vendor = PCI_VENDOR_ID_EXAR,
  2028. .device = PCI_DEVICE_ID_EXAR_XR17V8358,
  2029. .subvendor = PCI_ANY_ID,
  2030. .subdevice = PCI_ANY_ID,
  2031. .setup = pci_xr17v35x_setup,
  2032. },
  2033. /*
  2034. * Xircom cards
  2035. */
  2036. {
  2037. .vendor = PCI_VENDOR_ID_XIRCOM,
  2038. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2039. .subvendor = PCI_ANY_ID,
  2040. .subdevice = PCI_ANY_ID,
  2041. .init = pci_xircom_init,
  2042. .setup = pci_default_setup,
  2043. },
  2044. /*
  2045. * Netmos cards - these may be called via parport_serial
  2046. */
  2047. {
  2048. .vendor = PCI_VENDOR_ID_NETMOS,
  2049. .device = PCI_ANY_ID,
  2050. .subvendor = PCI_ANY_ID,
  2051. .subdevice = PCI_ANY_ID,
  2052. .init = pci_netmos_init,
  2053. .setup = pci_netmos_9900_setup,
  2054. },
  2055. /*
  2056. * EndRun Technologies
  2057. */
  2058. {
  2059. .vendor = PCI_VENDOR_ID_ENDRUN,
  2060. .device = PCI_ANY_ID,
  2061. .subvendor = PCI_ANY_ID,
  2062. .subdevice = PCI_ANY_ID,
  2063. .init = pci_endrun_init,
  2064. .setup = pci_default_setup,
  2065. },
  2066. /*
  2067. * For Oxford Semiconductor Tornado based devices
  2068. */
  2069. {
  2070. .vendor = PCI_VENDOR_ID_OXSEMI,
  2071. .device = PCI_ANY_ID,
  2072. .subvendor = PCI_ANY_ID,
  2073. .subdevice = PCI_ANY_ID,
  2074. .init = pci_oxsemi_tornado_init,
  2075. .setup = pci_default_setup,
  2076. },
  2077. {
  2078. .vendor = PCI_VENDOR_ID_MAINPINE,
  2079. .device = PCI_ANY_ID,
  2080. .subvendor = PCI_ANY_ID,
  2081. .subdevice = PCI_ANY_ID,
  2082. .init = pci_oxsemi_tornado_init,
  2083. .setup = pci_default_setup,
  2084. },
  2085. {
  2086. .vendor = PCI_VENDOR_ID_DIGI,
  2087. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  2088. .subvendor = PCI_SUBVENDOR_ID_IBM,
  2089. .subdevice = PCI_ANY_ID,
  2090. .init = pci_oxsemi_tornado_init,
  2091. .setup = pci_default_setup,
  2092. },
  2093. {
  2094. .vendor = PCI_VENDOR_ID_INTEL,
  2095. .device = 0x8811,
  2096. .subvendor = PCI_ANY_ID,
  2097. .subdevice = PCI_ANY_ID,
  2098. .init = pci_eg20t_init,
  2099. .setup = pci_default_setup,
  2100. },
  2101. {
  2102. .vendor = PCI_VENDOR_ID_INTEL,
  2103. .device = 0x8812,
  2104. .subvendor = PCI_ANY_ID,
  2105. .subdevice = PCI_ANY_ID,
  2106. .init = pci_eg20t_init,
  2107. .setup = pci_default_setup,
  2108. },
  2109. {
  2110. .vendor = PCI_VENDOR_ID_INTEL,
  2111. .device = 0x8813,
  2112. .subvendor = PCI_ANY_ID,
  2113. .subdevice = PCI_ANY_ID,
  2114. .init = pci_eg20t_init,
  2115. .setup = pci_default_setup,
  2116. },
  2117. {
  2118. .vendor = PCI_VENDOR_ID_INTEL,
  2119. .device = 0x8814,
  2120. .subvendor = PCI_ANY_ID,
  2121. .subdevice = PCI_ANY_ID,
  2122. .init = pci_eg20t_init,
  2123. .setup = pci_default_setup,
  2124. },
  2125. {
  2126. .vendor = 0x10DB,
  2127. .device = 0x8027,
  2128. .subvendor = PCI_ANY_ID,
  2129. .subdevice = PCI_ANY_ID,
  2130. .init = pci_eg20t_init,
  2131. .setup = pci_default_setup,
  2132. },
  2133. {
  2134. .vendor = 0x10DB,
  2135. .device = 0x8028,
  2136. .subvendor = PCI_ANY_ID,
  2137. .subdevice = PCI_ANY_ID,
  2138. .init = pci_eg20t_init,
  2139. .setup = pci_default_setup,
  2140. },
  2141. {
  2142. .vendor = 0x10DB,
  2143. .device = 0x8029,
  2144. .subvendor = PCI_ANY_ID,
  2145. .subdevice = PCI_ANY_ID,
  2146. .init = pci_eg20t_init,
  2147. .setup = pci_default_setup,
  2148. },
  2149. {
  2150. .vendor = 0x10DB,
  2151. .device = 0x800C,
  2152. .subvendor = PCI_ANY_ID,
  2153. .subdevice = PCI_ANY_ID,
  2154. .init = pci_eg20t_init,
  2155. .setup = pci_default_setup,
  2156. },
  2157. {
  2158. .vendor = 0x10DB,
  2159. .device = 0x800D,
  2160. .subvendor = PCI_ANY_ID,
  2161. .subdevice = PCI_ANY_ID,
  2162. .init = pci_eg20t_init,
  2163. .setup = pci_default_setup,
  2164. },
  2165. /*
  2166. * Cronyx Omega PCI (PLX-chip based)
  2167. */
  2168. {
  2169. .vendor = PCI_VENDOR_ID_PLX,
  2170. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  2171. .subvendor = PCI_ANY_ID,
  2172. .subdevice = PCI_ANY_ID,
  2173. .setup = pci_omegapci_setup,
  2174. },
  2175. /* WCH CH353 1S1P card (16550 clone) */
  2176. {
  2177. .vendor = PCI_VENDOR_ID_WCH,
  2178. .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
  2179. .subvendor = PCI_ANY_ID,
  2180. .subdevice = PCI_ANY_ID,
  2181. .setup = pci_wch_ch353_setup,
  2182. },
  2183. /* WCH CH353 2S1P card (16550 clone) */
  2184. {
  2185. .vendor = PCI_VENDOR_ID_WCH,
  2186. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  2187. .subvendor = PCI_ANY_ID,
  2188. .subdevice = PCI_ANY_ID,
  2189. .setup = pci_wch_ch353_setup,
  2190. },
  2191. /* WCH CH353 4S card (16550 clone) */
  2192. {
  2193. .vendor = PCI_VENDOR_ID_WCH,
  2194. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  2195. .subvendor = PCI_ANY_ID,
  2196. .subdevice = PCI_ANY_ID,
  2197. .setup = pci_wch_ch353_setup,
  2198. },
  2199. /* WCH CH353 2S1PF card (16550 clone) */
  2200. {
  2201. .vendor = PCI_VENDOR_ID_WCH,
  2202. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  2203. .subvendor = PCI_ANY_ID,
  2204. .subdevice = PCI_ANY_ID,
  2205. .setup = pci_wch_ch353_setup,
  2206. },
  2207. /* WCH CH352 2S card (16550 clone) */
  2208. {
  2209. .vendor = PCI_VENDOR_ID_WCH,
  2210. .device = PCI_DEVICE_ID_WCH_CH352_2S,
  2211. .subvendor = PCI_ANY_ID,
  2212. .subdevice = PCI_ANY_ID,
  2213. .setup = pci_wch_ch353_setup,
  2214. },
  2215. /* WCH CH355 4S card (16550 clone) */
  2216. {
  2217. .vendor = PCI_VENDOR_ID_WCH,
  2218. .device = PCI_DEVICE_ID_WCH_CH355_4S,
  2219. .subvendor = PCI_ANY_ID,
  2220. .subdevice = PCI_ANY_ID,
  2221. .setup = pci_wch_ch355_setup,
  2222. },
  2223. /* WCH CH382 2S card (16850 clone) */
  2224. {
  2225. .vendor = PCIE_VENDOR_ID_WCH,
  2226. .device = PCIE_DEVICE_ID_WCH_CH382_2S,
  2227. .subvendor = PCI_ANY_ID,
  2228. .subdevice = PCI_ANY_ID,
  2229. .setup = pci_wch_ch38x_setup,
  2230. },
  2231. /* WCH CH382 2S1P card (16850 clone) */
  2232. {
  2233. .vendor = PCIE_VENDOR_ID_WCH,
  2234. .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
  2235. .subvendor = PCI_ANY_ID,
  2236. .subdevice = PCI_ANY_ID,
  2237. .setup = pci_wch_ch38x_setup,
  2238. },
  2239. /* WCH CH384 4S card (16850 clone) */
  2240. {
  2241. .vendor = PCIE_VENDOR_ID_WCH,
  2242. .device = PCIE_DEVICE_ID_WCH_CH384_4S,
  2243. .subvendor = PCI_ANY_ID,
  2244. .subdevice = PCI_ANY_ID,
  2245. .setup = pci_wch_ch38x_setup,
  2246. },
  2247. /*
  2248. * ASIX devices with FIFO bug
  2249. */
  2250. {
  2251. .vendor = PCI_VENDOR_ID_ASIX,
  2252. .device = PCI_ANY_ID,
  2253. .subvendor = PCI_ANY_ID,
  2254. .subdevice = PCI_ANY_ID,
  2255. .setup = pci_asix_setup,
  2256. },
  2257. /*
  2258. * Commtech, Inc. Fastcom adapters
  2259. *
  2260. */
  2261. {
  2262. .vendor = PCI_VENDOR_ID_COMMTECH,
  2263. .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
  2264. .subvendor = PCI_ANY_ID,
  2265. .subdevice = PCI_ANY_ID,
  2266. .setup = pci_fastcom335_setup,
  2267. },
  2268. {
  2269. .vendor = PCI_VENDOR_ID_COMMTECH,
  2270. .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
  2271. .subvendor = PCI_ANY_ID,
  2272. .subdevice = PCI_ANY_ID,
  2273. .setup = pci_fastcom335_setup,
  2274. },
  2275. {
  2276. .vendor = PCI_VENDOR_ID_COMMTECH,
  2277. .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
  2278. .subvendor = PCI_ANY_ID,
  2279. .subdevice = PCI_ANY_ID,
  2280. .setup = pci_fastcom335_setup,
  2281. },
  2282. {
  2283. .vendor = PCI_VENDOR_ID_COMMTECH,
  2284. .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
  2285. .subvendor = PCI_ANY_ID,
  2286. .subdevice = PCI_ANY_ID,
  2287. .setup = pci_fastcom335_setup,
  2288. },
  2289. {
  2290. .vendor = PCI_VENDOR_ID_COMMTECH,
  2291. .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
  2292. .subvendor = PCI_ANY_ID,
  2293. .subdevice = PCI_ANY_ID,
  2294. .setup = pci_xr17v35x_setup,
  2295. },
  2296. {
  2297. .vendor = PCI_VENDOR_ID_COMMTECH,
  2298. .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
  2299. .subvendor = PCI_ANY_ID,
  2300. .subdevice = PCI_ANY_ID,
  2301. .setup = pci_xr17v35x_setup,
  2302. },
  2303. {
  2304. .vendor = PCI_VENDOR_ID_COMMTECH,
  2305. .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
  2306. .subvendor = PCI_ANY_ID,
  2307. .subdevice = PCI_ANY_ID,
  2308. .setup = pci_xr17v35x_setup,
  2309. },
  2310. /*
  2311. * Broadcom TruManage (NetXtreme)
  2312. */
  2313. {
  2314. .vendor = PCI_VENDOR_ID_BROADCOM,
  2315. .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  2316. .subvendor = PCI_ANY_ID,
  2317. .subdevice = PCI_ANY_ID,
  2318. .setup = pci_brcm_trumanage_setup,
  2319. },
  2320. {
  2321. .vendor = 0x1c29,
  2322. .device = 0x1104,
  2323. .subvendor = PCI_ANY_ID,
  2324. .subdevice = PCI_ANY_ID,
  2325. .setup = pci_fintek_setup,
  2326. .init = pci_fintek_init,
  2327. },
  2328. {
  2329. .vendor = 0x1c29,
  2330. .device = 0x1108,
  2331. .subvendor = PCI_ANY_ID,
  2332. .subdevice = PCI_ANY_ID,
  2333. .setup = pci_fintek_setup,
  2334. .init = pci_fintek_init,
  2335. },
  2336. {
  2337. .vendor = 0x1c29,
  2338. .device = 0x1112,
  2339. .subvendor = PCI_ANY_ID,
  2340. .subdevice = PCI_ANY_ID,
  2341. .setup = pci_fintek_setup,
  2342. .init = pci_fintek_init,
  2343. },
  2344. /*
  2345. * Default "match everything" terminator entry
  2346. */
  2347. {
  2348. .vendor = PCI_ANY_ID,
  2349. .device = PCI_ANY_ID,
  2350. .subvendor = PCI_ANY_ID,
  2351. .subdevice = PCI_ANY_ID,
  2352. .setup = pci_default_setup,
  2353. }
  2354. };
  2355. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  2356. {
  2357. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  2358. }
  2359. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  2360. {
  2361. struct pci_serial_quirk *quirk;
  2362. for (quirk = pci_serial_quirks; ; quirk++)
  2363. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  2364. quirk_id_matches(quirk->device, dev->device) &&
  2365. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  2366. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  2367. break;
  2368. return quirk;
  2369. }
  2370. static inline int get_pci_irq(struct pci_dev *dev,
  2371. const struct pciserial_board *board)
  2372. {
  2373. if (board->flags & FL_NOIRQ)
  2374. return 0;
  2375. else
  2376. return dev->irq;
  2377. }
  2378. /*
  2379. * This is the configuration table for all of the PCI serial boards
  2380. * which we support. It is directly indexed by the pci_board_num_t enum
  2381. * value, which is encoded in the pci_device_id PCI probe table's
  2382. * driver_data member.
  2383. *
  2384. * The makeup of these names are:
  2385. * pbn_bn{_bt}_n_baud{_offsetinhex}
  2386. *
  2387. * bn = PCI BAR number
  2388. * bt = Index using PCI BARs
  2389. * n = number of serial ports
  2390. * baud = baud rate
  2391. * offsetinhex = offset for each sequential port (in hex)
  2392. *
  2393. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  2394. *
  2395. * Please note: in theory if n = 1, _bt infix should make no difference.
  2396. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  2397. */
  2398. enum pci_board_num_t {
  2399. pbn_default = 0,
  2400. pbn_b0_1_115200,
  2401. pbn_b0_2_115200,
  2402. pbn_b0_4_115200,
  2403. pbn_b0_5_115200,
  2404. pbn_b0_8_115200,
  2405. pbn_b0_1_921600,
  2406. pbn_b0_2_921600,
  2407. pbn_b0_4_921600,
  2408. pbn_b0_2_1130000,
  2409. pbn_b0_4_1152000,
  2410. pbn_b0_2_1152000_200,
  2411. pbn_b0_4_1152000_200,
  2412. pbn_b0_8_1152000_200,
  2413. pbn_b0_4_1250000,
  2414. pbn_b0_2_1843200,
  2415. pbn_b0_4_1843200,
  2416. pbn_b0_2_1843200_200,
  2417. pbn_b0_4_1843200_200,
  2418. pbn_b0_8_1843200_200,
  2419. pbn_b0_1_4000000,
  2420. pbn_b0_bt_1_115200,
  2421. pbn_b0_bt_2_115200,
  2422. pbn_b0_bt_4_115200,
  2423. pbn_b0_bt_8_115200,
  2424. pbn_b0_bt_1_460800,
  2425. pbn_b0_bt_2_460800,
  2426. pbn_b0_bt_4_460800,
  2427. pbn_b0_bt_1_921600,
  2428. pbn_b0_bt_2_921600,
  2429. pbn_b0_bt_4_921600,
  2430. pbn_b0_bt_8_921600,
  2431. pbn_b1_1_115200,
  2432. pbn_b1_2_115200,
  2433. pbn_b1_4_115200,
  2434. pbn_b1_8_115200,
  2435. pbn_b1_16_115200,
  2436. pbn_b1_1_921600,
  2437. pbn_b1_2_921600,
  2438. pbn_b1_4_921600,
  2439. pbn_b1_8_921600,
  2440. pbn_b1_2_1250000,
  2441. pbn_b1_bt_1_115200,
  2442. pbn_b1_bt_2_115200,
  2443. pbn_b1_bt_4_115200,
  2444. pbn_b1_bt_2_921600,
  2445. pbn_b1_1_1382400,
  2446. pbn_b1_2_1382400,
  2447. pbn_b1_4_1382400,
  2448. pbn_b1_8_1382400,
  2449. pbn_b2_1_115200,
  2450. pbn_b2_2_115200,
  2451. pbn_b2_4_115200,
  2452. pbn_b2_8_115200,
  2453. pbn_b2_1_460800,
  2454. pbn_b2_4_460800,
  2455. pbn_b2_8_460800,
  2456. pbn_b2_16_460800,
  2457. pbn_b2_1_921600,
  2458. pbn_b2_4_921600,
  2459. pbn_b2_8_921600,
  2460. pbn_b2_8_1152000,
  2461. pbn_b2_bt_1_115200,
  2462. pbn_b2_bt_2_115200,
  2463. pbn_b2_bt_4_115200,
  2464. pbn_b2_bt_2_921600,
  2465. pbn_b2_bt_4_921600,
  2466. pbn_b3_2_115200,
  2467. pbn_b3_4_115200,
  2468. pbn_b3_8_115200,
  2469. pbn_b4_bt_2_921600,
  2470. pbn_b4_bt_4_921600,
  2471. pbn_b4_bt_8_921600,
  2472. /*
  2473. * Board-specific versions.
  2474. */
  2475. pbn_panacom,
  2476. pbn_panacom2,
  2477. pbn_panacom4,
  2478. pbn_plx_romulus,
  2479. pbn_endrun_2_4000000,
  2480. pbn_oxsemi,
  2481. pbn_oxsemi_1_4000000,
  2482. pbn_oxsemi_2_4000000,
  2483. pbn_oxsemi_4_4000000,
  2484. pbn_oxsemi_8_4000000,
  2485. pbn_intel_i960,
  2486. pbn_sgi_ioc3,
  2487. pbn_computone_4,
  2488. pbn_computone_6,
  2489. pbn_computone_8,
  2490. pbn_sbsxrsio,
  2491. pbn_exar_XR17C152,
  2492. pbn_exar_XR17C154,
  2493. pbn_exar_XR17C158,
  2494. pbn_exar_XR17V352,
  2495. pbn_exar_XR17V354,
  2496. pbn_exar_XR17V358,
  2497. pbn_exar_XR17V4358,
  2498. pbn_exar_XR17V8358,
  2499. pbn_exar_ibm_saturn,
  2500. pbn_pasemi_1682M,
  2501. pbn_ni8430_2,
  2502. pbn_ni8430_4,
  2503. pbn_ni8430_8,
  2504. pbn_ni8430_16,
  2505. pbn_ADDIDATA_PCIe_1_3906250,
  2506. pbn_ADDIDATA_PCIe_2_3906250,
  2507. pbn_ADDIDATA_PCIe_4_3906250,
  2508. pbn_ADDIDATA_PCIe_8_3906250,
  2509. pbn_ce4100_1_115200,
  2510. pbn_omegapci,
  2511. pbn_NETMOS9900_2s_115200,
  2512. pbn_brcm_trumanage,
  2513. pbn_fintek_4,
  2514. pbn_fintek_8,
  2515. pbn_fintek_12,
  2516. pbn_wch382_2,
  2517. pbn_wch384_4,
  2518. pbn_pericom_PI7C9X7951,
  2519. pbn_pericom_PI7C9X7952,
  2520. pbn_pericom_PI7C9X7954,
  2521. pbn_pericom_PI7C9X7958,
  2522. };
  2523. /*
  2524. * uart_offset - the space between channels
  2525. * reg_shift - describes how the UART registers are mapped
  2526. * to PCI memory by the card.
  2527. * For example IER register on SBS, Inc. PMC-OctPro is located at
  2528. * offset 0x10 from the UART base, while UART_IER is defined as 1
  2529. * in include/linux/serial_reg.h,
  2530. * see first lines of serial_in() and serial_out() in 8250.c
  2531. */
  2532. static struct pciserial_board pci_boards[] = {
  2533. [pbn_default] = {
  2534. .flags = FL_BASE0,
  2535. .num_ports = 1,
  2536. .base_baud = 115200,
  2537. .uart_offset = 8,
  2538. },
  2539. [pbn_b0_1_115200] = {
  2540. .flags = FL_BASE0,
  2541. .num_ports = 1,
  2542. .base_baud = 115200,
  2543. .uart_offset = 8,
  2544. },
  2545. [pbn_b0_2_115200] = {
  2546. .flags = FL_BASE0,
  2547. .num_ports = 2,
  2548. .base_baud = 115200,
  2549. .uart_offset = 8,
  2550. },
  2551. [pbn_b0_4_115200] = {
  2552. .flags = FL_BASE0,
  2553. .num_ports = 4,
  2554. .base_baud = 115200,
  2555. .uart_offset = 8,
  2556. },
  2557. [pbn_b0_5_115200] = {
  2558. .flags = FL_BASE0,
  2559. .num_ports = 5,
  2560. .base_baud = 115200,
  2561. .uart_offset = 8,
  2562. },
  2563. [pbn_b0_8_115200] = {
  2564. .flags = FL_BASE0,
  2565. .num_ports = 8,
  2566. .base_baud = 115200,
  2567. .uart_offset = 8,
  2568. },
  2569. [pbn_b0_1_921600] = {
  2570. .flags = FL_BASE0,
  2571. .num_ports = 1,
  2572. .base_baud = 921600,
  2573. .uart_offset = 8,
  2574. },
  2575. [pbn_b0_2_921600] = {
  2576. .flags = FL_BASE0,
  2577. .num_ports = 2,
  2578. .base_baud = 921600,
  2579. .uart_offset = 8,
  2580. },
  2581. [pbn_b0_4_921600] = {
  2582. .flags = FL_BASE0,
  2583. .num_ports = 4,
  2584. .base_baud = 921600,
  2585. .uart_offset = 8,
  2586. },
  2587. [pbn_b0_2_1130000] = {
  2588. .flags = FL_BASE0,
  2589. .num_ports = 2,
  2590. .base_baud = 1130000,
  2591. .uart_offset = 8,
  2592. },
  2593. [pbn_b0_4_1152000] = {
  2594. .flags = FL_BASE0,
  2595. .num_ports = 4,
  2596. .base_baud = 1152000,
  2597. .uart_offset = 8,
  2598. },
  2599. [pbn_b0_2_1152000_200] = {
  2600. .flags = FL_BASE0,
  2601. .num_ports = 2,
  2602. .base_baud = 1152000,
  2603. .uart_offset = 0x200,
  2604. },
  2605. [pbn_b0_4_1152000_200] = {
  2606. .flags = FL_BASE0,
  2607. .num_ports = 4,
  2608. .base_baud = 1152000,
  2609. .uart_offset = 0x200,
  2610. },
  2611. [pbn_b0_8_1152000_200] = {
  2612. .flags = FL_BASE0,
  2613. .num_ports = 8,
  2614. .base_baud = 1152000,
  2615. .uart_offset = 0x200,
  2616. },
  2617. [pbn_b0_4_1250000] = {
  2618. .flags = FL_BASE0,
  2619. .num_ports = 4,
  2620. .base_baud = 1250000,
  2621. .uart_offset = 8,
  2622. },
  2623. [pbn_b0_2_1843200] = {
  2624. .flags = FL_BASE0,
  2625. .num_ports = 2,
  2626. .base_baud = 1843200,
  2627. .uart_offset = 8,
  2628. },
  2629. [pbn_b0_4_1843200] = {
  2630. .flags = FL_BASE0,
  2631. .num_ports = 4,
  2632. .base_baud = 1843200,
  2633. .uart_offset = 8,
  2634. },
  2635. [pbn_b0_2_1843200_200] = {
  2636. .flags = FL_BASE0,
  2637. .num_ports = 2,
  2638. .base_baud = 1843200,
  2639. .uart_offset = 0x200,
  2640. },
  2641. [pbn_b0_4_1843200_200] = {
  2642. .flags = FL_BASE0,
  2643. .num_ports = 4,
  2644. .base_baud = 1843200,
  2645. .uart_offset = 0x200,
  2646. },
  2647. [pbn_b0_8_1843200_200] = {
  2648. .flags = FL_BASE0,
  2649. .num_ports = 8,
  2650. .base_baud = 1843200,
  2651. .uart_offset = 0x200,
  2652. },
  2653. [pbn_b0_1_4000000] = {
  2654. .flags = FL_BASE0,
  2655. .num_ports = 1,
  2656. .base_baud = 4000000,
  2657. .uart_offset = 8,
  2658. },
  2659. [pbn_b0_bt_1_115200] = {
  2660. .flags = FL_BASE0|FL_BASE_BARS,
  2661. .num_ports = 1,
  2662. .base_baud = 115200,
  2663. .uart_offset = 8,
  2664. },
  2665. [pbn_b0_bt_2_115200] = {
  2666. .flags = FL_BASE0|FL_BASE_BARS,
  2667. .num_ports = 2,
  2668. .base_baud = 115200,
  2669. .uart_offset = 8,
  2670. },
  2671. [pbn_b0_bt_4_115200] = {
  2672. .flags = FL_BASE0|FL_BASE_BARS,
  2673. .num_ports = 4,
  2674. .base_baud = 115200,
  2675. .uart_offset = 8,
  2676. },
  2677. [pbn_b0_bt_8_115200] = {
  2678. .flags = FL_BASE0|FL_BASE_BARS,
  2679. .num_ports = 8,
  2680. .base_baud = 115200,
  2681. .uart_offset = 8,
  2682. },
  2683. [pbn_b0_bt_1_460800] = {
  2684. .flags = FL_BASE0|FL_BASE_BARS,
  2685. .num_ports = 1,
  2686. .base_baud = 460800,
  2687. .uart_offset = 8,
  2688. },
  2689. [pbn_b0_bt_2_460800] = {
  2690. .flags = FL_BASE0|FL_BASE_BARS,
  2691. .num_ports = 2,
  2692. .base_baud = 460800,
  2693. .uart_offset = 8,
  2694. },
  2695. [pbn_b0_bt_4_460800] = {
  2696. .flags = FL_BASE0|FL_BASE_BARS,
  2697. .num_ports = 4,
  2698. .base_baud = 460800,
  2699. .uart_offset = 8,
  2700. },
  2701. [pbn_b0_bt_1_921600] = {
  2702. .flags = FL_BASE0|FL_BASE_BARS,
  2703. .num_ports = 1,
  2704. .base_baud = 921600,
  2705. .uart_offset = 8,
  2706. },
  2707. [pbn_b0_bt_2_921600] = {
  2708. .flags = FL_BASE0|FL_BASE_BARS,
  2709. .num_ports = 2,
  2710. .base_baud = 921600,
  2711. .uart_offset = 8,
  2712. },
  2713. [pbn_b0_bt_4_921600] = {
  2714. .flags = FL_BASE0|FL_BASE_BARS,
  2715. .num_ports = 4,
  2716. .base_baud = 921600,
  2717. .uart_offset = 8,
  2718. },
  2719. [pbn_b0_bt_8_921600] = {
  2720. .flags = FL_BASE0|FL_BASE_BARS,
  2721. .num_ports = 8,
  2722. .base_baud = 921600,
  2723. .uart_offset = 8,
  2724. },
  2725. [pbn_b1_1_115200] = {
  2726. .flags = FL_BASE1,
  2727. .num_ports = 1,
  2728. .base_baud = 115200,
  2729. .uart_offset = 8,
  2730. },
  2731. [pbn_b1_2_115200] = {
  2732. .flags = FL_BASE1,
  2733. .num_ports = 2,
  2734. .base_baud = 115200,
  2735. .uart_offset = 8,
  2736. },
  2737. [pbn_b1_4_115200] = {
  2738. .flags = FL_BASE1,
  2739. .num_ports = 4,
  2740. .base_baud = 115200,
  2741. .uart_offset = 8,
  2742. },
  2743. [pbn_b1_8_115200] = {
  2744. .flags = FL_BASE1,
  2745. .num_ports = 8,
  2746. .base_baud = 115200,
  2747. .uart_offset = 8,
  2748. },
  2749. [pbn_b1_16_115200] = {
  2750. .flags = FL_BASE1,
  2751. .num_ports = 16,
  2752. .base_baud = 115200,
  2753. .uart_offset = 8,
  2754. },
  2755. [pbn_b1_1_921600] = {
  2756. .flags = FL_BASE1,
  2757. .num_ports = 1,
  2758. .base_baud = 921600,
  2759. .uart_offset = 8,
  2760. },
  2761. [pbn_b1_2_921600] = {
  2762. .flags = FL_BASE1,
  2763. .num_ports = 2,
  2764. .base_baud = 921600,
  2765. .uart_offset = 8,
  2766. },
  2767. [pbn_b1_4_921600] = {
  2768. .flags = FL_BASE1,
  2769. .num_ports = 4,
  2770. .base_baud = 921600,
  2771. .uart_offset = 8,
  2772. },
  2773. [pbn_b1_8_921600] = {
  2774. .flags = FL_BASE1,
  2775. .num_ports = 8,
  2776. .base_baud = 921600,
  2777. .uart_offset = 8,
  2778. },
  2779. [pbn_b1_2_1250000] = {
  2780. .flags = FL_BASE1,
  2781. .num_ports = 2,
  2782. .base_baud = 1250000,
  2783. .uart_offset = 8,
  2784. },
  2785. [pbn_b1_bt_1_115200] = {
  2786. .flags = FL_BASE1|FL_BASE_BARS,
  2787. .num_ports = 1,
  2788. .base_baud = 115200,
  2789. .uart_offset = 8,
  2790. },
  2791. [pbn_b1_bt_2_115200] = {
  2792. .flags = FL_BASE1|FL_BASE_BARS,
  2793. .num_ports = 2,
  2794. .base_baud = 115200,
  2795. .uart_offset = 8,
  2796. },
  2797. [pbn_b1_bt_4_115200] = {
  2798. .flags = FL_BASE1|FL_BASE_BARS,
  2799. .num_ports = 4,
  2800. .base_baud = 115200,
  2801. .uart_offset = 8,
  2802. },
  2803. [pbn_b1_bt_2_921600] = {
  2804. .flags = FL_BASE1|FL_BASE_BARS,
  2805. .num_ports = 2,
  2806. .base_baud = 921600,
  2807. .uart_offset = 8,
  2808. },
  2809. [pbn_b1_1_1382400] = {
  2810. .flags = FL_BASE1,
  2811. .num_ports = 1,
  2812. .base_baud = 1382400,
  2813. .uart_offset = 8,
  2814. },
  2815. [pbn_b1_2_1382400] = {
  2816. .flags = FL_BASE1,
  2817. .num_ports = 2,
  2818. .base_baud = 1382400,
  2819. .uart_offset = 8,
  2820. },
  2821. [pbn_b1_4_1382400] = {
  2822. .flags = FL_BASE1,
  2823. .num_ports = 4,
  2824. .base_baud = 1382400,
  2825. .uart_offset = 8,
  2826. },
  2827. [pbn_b1_8_1382400] = {
  2828. .flags = FL_BASE1,
  2829. .num_ports = 8,
  2830. .base_baud = 1382400,
  2831. .uart_offset = 8,
  2832. },
  2833. [pbn_b2_1_115200] = {
  2834. .flags = FL_BASE2,
  2835. .num_ports = 1,
  2836. .base_baud = 115200,
  2837. .uart_offset = 8,
  2838. },
  2839. [pbn_b2_2_115200] = {
  2840. .flags = FL_BASE2,
  2841. .num_ports = 2,
  2842. .base_baud = 115200,
  2843. .uart_offset = 8,
  2844. },
  2845. [pbn_b2_4_115200] = {
  2846. .flags = FL_BASE2,
  2847. .num_ports = 4,
  2848. .base_baud = 115200,
  2849. .uart_offset = 8,
  2850. },
  2851. [pbn_b2_8_115200] = {
  2852. .flags = FL_BASE2,
  2853. .num_ports = 8,
  2854. .base_baud = 115200,
  2855. .uart_offset = 8,
  2856. },
  2857. [pbn_b2_1_460800] = {
  2858. .flags = FL_BASE2,
  2859. .num_ports = 1,
  2860. .base_baud = 460800,
  2861. .uart_offset = 8,
  2862. },
  2863. [pbn_b2_4_460800] = {
  2864. .flags = FL_BASE2,
  2865. .num_ports = 4,
  2866. .base_baud = 460800,
  2867. .uart_offset = 8,
  2868. },
  2869. [pbn_b2_8_460800] = {
  2870. .flags = FL_BASE2,
  2871. .num_ports = 8,
  2872. .base_baud = 460800,
  2873. .uart_offset = 8,
  2874. },
  2875. [pbn_b2_16_460800] = {
  2876. .flags = FL_BASE2,
  2877. .num_ports = 16,
  2878. .base_baud = 460800,
  2879. .uart_offset = 8,
  2880. },
  2881. [pbn_b2_1_921600] = {
  2882. .flags = FL_BASE2,
  2883. .num_ports = 1,
  2884. .base_baud = 921600,
  2885. .uart_offset = 8,
  2886. },
  2887. [pbn_b2_4_921600] = {
  2888. .flags = FL_BASE2,
  2889. .num_ports = 4,
  2890. .base_baud = 921600,
  2891. .uart_offset = 8,
  2892. },
  2893. [pbn_b2_8_921600] = {
  2894. .flags = FL_BASE2,
  2895. .num_ports = 8,
  2896. .base_baud = 921600,
  2897. .uart_offset = 8,
  2898. },
  2899. [pbn_b2_8_1152000] = {
  2900. .flags = FL_BASE2,
  2901. .num_ports = 8,
  2902. .base_baud = 1152000,
  2903. .uart_offset = 8,
  2904. },
  2905. [pbn_b2_bt_1_115200] = {
  2906. .flags = FL_BASE2|FL_BASE_BARS,
  2907. .num_ports = 1,
  2908. .base_baud = 115200,
  2909. .uart_offset = 8,
  2910. },
  2911. [pbn_b2_bt_2_115200] = {
  2912. .flags = FL_BASE2|FL_BASE_BARS,
  2913. .num_ports = 2,
  2914. .base_baud = 115200,
  2915. .uart_offset = 8,
  2916. },
  2917. [pbn_b2_bt_4_115200] = {
  2918. .flags = FL_BASE2|FL_BASE_BARS,
  2919. .num_ports = 4,
  2920. .base_baud = 115200,
  2921. .uart_offset = 8,
  2922. },
  2923. [pbn_b2_bt_2_921600] = {
  2924. .flags = FL_BASE2|FL_BASE_BARS,
  2925. .num_ports = 2,
  2926. .base_baud = 921600,
  2927. .uart_offset = 8,
  2928. },
  2929. [pbn_b2_bt_4_921600] = {
  2930. .flags = FL_BASE2|FL_BASE_BARS,
  2931. .num_ports = 4,
  2932. .base_baud = 921600,
  2933. .uart_offset = 8,
  2934. },
  2935. [pbn_b3_2_115200] = {
  2936. .flags = FL_BASE3,
  2937. .num_ports = 2,
  2938. .base_baud = 115200,
  2939. .uart_offset = 8,
  2940. },
  2941. [pbn_b3_4_115200] = {
  2942. .flags = FL_BASE3,
  2943. .num_ports = 4,
  2944. .base_baud = 115200,
  2945. .uart_offset = 8,
  2946. },
  2947. [pbn_b3_8_115200] = {
  2948. .flags = FL_BASE3,
  2949. .num_ports = 8,
  2950. .base_baud = 115200,
  2951. .uart_offset = 8,
  2952. },
  2953. [pbn_b4_bt_2_921600] = {
  2954. .flags = FL_BASE4,
  2955. .num_ports = 2,
  2956. .base_baud = 921600,
  2957. .uart_offset = 8,
  2958. },
  2959. [pbn_b4_bt_4_921600] = {
  2960. .flags = FL_BASE4,
  2961. .num_ports = 4,
  2962. .base_baud = 921600,
  2963. .uart_offset = 8,
  2964. },
  2965. [pbn_b4_bt_8_921600] = {
  2966. .flags = FL_BASE4,
  2967. .num_ports = 8,
  2968. .base_baud = 921600,
  2969. .uart_offset = 8,
  2970. },
  2971. /*
  2972. * Entries following this are board-specific.
  2973. */
  2974. /*
  2975. * Panacom - IOMEM
  2976. */
  2977. [pbn_panacom] = {
  2978. .flags = FL_BASE2,
  2979. .num_ports = 2,
  2980. .base_baud = 921600,
  2981. .uart_offset = 0x400,
  2982. .reg_shift = 7,
  2983. },
  2984. [pbn_panacom2] = {
  2985. .flags = FL_BASE2|FL_BASE_BARS,
  2986. .num_ports = 2,
  2987. .base_baud = 921600,
  2988. .uart_offset = 0x400,
  2989. .reg_shift = 7,
  2990. },
  2991. [pbn_panacom4] = {
  2992. .flags = FL_BASE2|FL_BASE_BARS,
  2993. .num_ports = 4,
  2994. .base_baud = 921600,
  2995. .uart_offset = 0x400,
  2996. .reg_shift = 7,
  2997. },
  2998. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2999. [pbn_plx_romulus] = {
  3000. .flags = FL_BASE2,
  3001. .num_ports = 4,
  3002. .base_baud = 921600,
  3003. .uart_offset = 8 << 2,
  3004. .reg_shift = 2,
  3005. .first_offset = 0x03,
  3006. },
  3007. /*
  3008. * EndRun Technologies
  3009. * Uses the size of PCI Base region 0 to
  3010. * signal now many ports are available
  3011. * 2 port 952 Uart support
  3012. */
  3013. [pbn_endrun_2_4000000] = {
  3014. .flags = FL_BASE0,
  3015. .num_ports = 2,
  3016. .base_baud = 4000000,
  3017. .uart_offset = 0x200,
  3018. .first_offset = 0x1000,
  3019. },
  3020. /*
  3021. * This board uses the size of PCI Base region 0 to
  3022. * signal now many ports are available
  3023. */
  3024. [pbn_oxsemi] = {
  3025. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  3026. .num_ports = 32,
  3027. .base_baud = 115200,
  3028. .uart_offset = 8,
  3029. },
  3030. [pbn_oxsemi_1_4000000] = {
  3031. .flags = FL_BASE0,
  3032. .num_ports = 1,
  3033. .base_baud = 4000000,
  3034. .uart_offset = 0x200,
  3035. .first_offset = 0x1000,
  3036. },
  3037. [pbn_oxsemi_2_4000000] = {
  3038. .flags = FL_BASE0,
  3039. .num_ports = 2,
  3040. .base_baud = 4000000,
  3041. .uart_offset = 0x200,
  3042. .first_offset = 0x1000,
  3043. },
  3044. [pbn_oxsemi_4_4000000] = {
  3045. .flags = FL_BASE0,
  3046. .num_ports = 4,
  3047. .base_baud = 4000000,
  3048. .uart_offset = 0x200,
  3049. .first_offset = 0x1000,
  3050. },
  3051. [pbn_oxsemi_8_4000000] = {
  3052. .flags = FL_BASE0,
  3053. .num_ports = 8,
  3054. .base_baud = 4000000,
  3055. .uart_offset = 0x200,
  3056. .first_offset = 0x1000,
  3057. },
  3058. /*
  3059. * EKF addition for i960 Boards form EKF with serial port.
  3060. * Max 256 ports.
  3061. */
  3062. [pbn_intel_i960] = {
  3063. .flags = FL_BASE0,
  3064. .num_ports = 32,
  3065. .base_baud = 921600,
  3066. .uart_offset = 8 << 2,
  3067. .reg_shift = 2,
  3068. .first_offset = 0x10000,
  3069. },
  3070. [pbn_sgi_ioc3] = {
  3071. .flags = FL_BASE0|FL_NOIRQ,
  3072. .num_ports = 1,
  3073. .base_baud = 458333,
  3074. .uart_offset = 8,
  3075. .reg_shift = 0,
  3076. .first_offset = 0x20178,
  3077. },
  3078. /*
  3079. * Computone - uses IOMEM.
  3080. */
  3081. [pbn_computone_4] = {
  3082. .flags = FL_BASE0,
  3083. .num_ports = 4,
  3084. .base_baud = 921600,
  3085. .uart_offset = 0x40,
  3086. .reg_shift = 2,
  3087. .first_offset = 0x200,
  3088. },
  3089. [pbn_computone_6] = {
  3090. .flags = FL_BASE0,
  3091. .num_ports = 6,
  3092. .base_baud = 921600,
  3093. .uart_offset = 0x40,
  3094. .reg_shift = 2,
  3095. .first_offset = 0x200,
  3096. },
  3097. [pbn_computone_8] = {
  3098. .flags = FL_BASE0,
  3099. .num_ports = 8,
  3100. .base_baud = 921600,
  3101. .uart_offset = 0x40,
  3102. .reg_shift = 2,
  3103. .first_offset = 0x200,
  3104. },
  3105. [pbn_sbsxrsio] = {
  3106. .flags = FL_BASE0,
  3107. .num_ports = 8,
  3108. .base_baud = 460800,
  3109. .uart_offset = 256,
  3110. .reg_shift = 4,
  3111. },
  3112. /*
  3113. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3114. * Only basic 16550A support.
  3115. * XR17C15[24] are not tested, but they should work.
  3116. */
  3117. [pbn_exar_XR17C152] = {
  3118. .flags = FL_BASE0,
  3119. .num_ports = 2,
  3120. .base_baud = 921600,
  3121. .uart_offset = 0x200,
  3122. },
  3123. [pbn_exar_XR17C154] = {
  3124. .flags = FL_BASE0,
  3125. .num_ports = 4,
  3126. .base_baud = 921600,
  3127. .uart_offset = 0x200,
  3128. },
  3129. [pbn_exar_XR17C158] = {
  3130. .flags = FL_BASE0,
  3131. .num_ports = 8,
  3132. .base_baud = 921600,
  3133. .uart_offset = 0x200,
  3134. },
  3135. [pbn_exar_XR17V352] = {
  3136. .flags = FL_BASE0,
  3137. .num_ports = 2,
  3138. .base_baud = 7812500,
  3139. .uart_offset = 0x400,
  3140. .reg_shift = 0,
  3141. .first_offset = 0,
  3142. },
  3143. [pbn_exar_XR17V354] = {
  3144. .flags = FL_BASE0,
  3145. .num_ports = 4,
  3146. .base_baud = 7812500,
  3147. .uart_offset = 0x400,
  3148. .reg_shift = 0,
  3149. .first_offset = 0,
  3150. },
  3151. [pbn_exar_XR17V358] = {
  3152. .flags = FL_BASE0,
  3153. .num_ports = 8,
  3154. .base_baud = 7812500,
  3155. .uart_offset = 0x400,
  3156. .reg_shift = 0,
  3157. .first_offset = 0,
  3158. },
  3159. [pbn_exar_XR17V4358] = {
  3160. .flags = FL_BASE0,
  3161. .num_ports = 12,
  3162. .base_baud = 7812500,
  3163. .uart_offset = 0x400,
  3164. .reg_shift = 0,
  3165. .first_offset = 0,
  3166. },
  3167. [pbn_exar_XR17V8358] = {
  3168. .flags = FL_BASE0,
  3169. .num_ports = 16,
  3170. .base_baud = 7812500,
  3171. .uart_offset = 0x400,
  3172. .reg_shift = 0,
  3173. .first_offset = 0,
  3174. },
  3175. [pbn_exar_ibm_saturn] = {
  3176. .flags = FL_BASE0,
  3177. .num_ports = 1,
  3178. .base_baud = 921600,
  3179. .uart_offset = 0x200,
  3180. },
  3181. /*
  3182. * PA Semi PWRficient PA6T-1682M on-chip UART
  3183. */
  3184. [pbn_pasemi_1682M] = {
  3185. .flags = FL_BASE0,
  3186. .num_ports = 1,
  3187. .base_baud = 8333333,
  3188. },
  3189. /*
  3190. * National Instruments 843x
  3191. */
  3192. [pbn_ni8430_16] = {
  3193. .flags = FL_BASE0,
  3194. .num_ports = 16,
  3195. .base_baud = 3686400,
  3196. .uart_offset = 0x10,
  3197. .first_offset = 0x800,
  3198. },
  3199. [pbn_ni8430_8] = {
  3200. .flags = FL_BASE0,
  3201. .num_ports = 8,
  3202. .base_baud = 3686400,
  3203. .uart_offset = 0x10,
  3204. .first_offset = 0x800,
  3205. },
  3206. [pbn_ni8430_4] = {
  3207. .flags = FL_BASE0,
  3208. .num_ports = 4,
  3209. .base_baud = 3686400,
  3210. .uart_offset = 0x10,
  3211. .first_offset = 0x800,
  3212. },
  3213. [pbn_ni8430_2] = {
  3214. .flags = FL_BASE0,
  3215. .num_ports = 2,
  3216. .base_baud = 3686400,
  3217. .uart_offset = 0x10,
  3218. .first_offset = 0x800,
  3219. },
  3220. /*
  3221. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  3222. */
  3223. [pbn_ADDIDATA_PCIe_1_3906250] = {
  3224. .flags = FL_BASE0,
  3225. .num_ports = 1,
  3226. .base_baud = 3906250,
  3227. .uart_offset = 0x200,
  3228. .first_offset = 0x1000,
  3229. },
  3230. [pbn_ADDIDATA_PCIe_2_3906250] = {
  3231. .flags = FL_BASE0,
  3232. .num_ports = 2,
  3233. .base_baud = 3906250,
  3234. .uart_offset = 0x200,
  3235. .first_offset = 0x1000,
  3236. },
  3237. [pbn_ADDIDATA_PCIe_4_3906250] = {
  3238. .flags = FL_BASE0,
  3239. .num_ports = 4,
  3240. .base_baud = 3906250,
  3241. .uart_offset = 0x200,
  3242. .first_offset = 0x1000,
  3243. },
  3244. [pbn_ADDIDATA_PCIe_8_3906250] = {
  3245. .flags = FL_BASE0,
  3246. .num_ports = 8,
  3247. .base_baud = 3906250,
  3248. .uart_offset = 0x200,
  3249. .first_offset = 0x1000,
  3250. },
  3251. [pbn_ce4100_1_115200] = {
  3252. .flags = FL_BASE_BARS,
  3253. .num_ports = 2,
  3254. .base_baud = 921600,
  3255. .reg_shift = 2,
  3256. },
  3257. [pbn_omegapci] = {
  3258. .flags = FL_BASE0,
  3259. .num_ports = 8,
  3260. .base_baud = 115200,
  3261. .uart_offset = 0x200,
  3262. },
  3263. [pbn_NETMOS9900_2s_115200] = {
  3264. .flags = FL_BASE0,
  3265. .num_ports = 2,
  3266. .base_baud = 115200,
  3267. },
  3268. [pbn_brcm_trumanage] = {
  3269. .flags = FL_BASE0,
  3270. .num_ports = 1,
  3271. .reg_shift = 2,
  3272. .base_baud = 115200,
  3273. },
  3274. [pbn_fintek_4] = {
  3275. .num_ports = 4,
  3276. .uart_offset = 8,
  3277. .base_baud = 115200,
  3278. .first_offset = 0x40,
  3279. },
  3280. [pbn_fintek_8] = {
  3281. .num_ports = 8,
  3282. .uart_offset = 8,
  3283. .base_baud = 115200,
  3284. .first_offset = 0x40,
  3285. },
  3286. [pbn_fintek_12] = {
  3287. .num_ports = 12,
  3288. .uart_offset = 8,
  3289. .base_baud = 115200,
  3290. .first_offset = 0x40,
  3291. },
  3292. [pbn_wch382_2] = {
  3293. .flags = FL_BASE0,
  3294. .num_ports = 2,
  3295. .base_baud = 115200,
  3296. .uart_offset = 8,
  3297. .first_offset = 0xC0,
  3298. },
  3299. [pbn_wch384_4] = {
  3300. .flags = FL_BASE0,
  3301. .num_ports = 4,
  3302. .base_baud = 115200,
  3303. .uart_offset = 8,
  3304. .first_offset = 0xC0,
  3305. },
  3306. /*
  3307. * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
  3308. */
  3309. [pbn_pericom_PI7C9X7951] = {
  3310. .flags = FL_BASE0,
  3311. .num_ports = 1,
  3312. .base_baud = 921600,
  3313. .uart_offset = 0x8,
  3314. },
  3315. [pbn_pericom_PI7C9X7952] = {
  3316. .flags = FL_BASE0,
  3317. .num_ports = 2,
  3318. .base_baud = 921600,
  3319. .uart_offset = 0x8,
  3320. },
  3321. [pbn_pericom_PI7C9X7954] = {
  3322. .flags = FL_BASE0,
  3323. .num_ports = 4,
  3324. .base_baud = 921600,
  3325. .uart_offset = 0x8,
  3326. },
  3327. [pbn_pericom_PI7C9X7958] = {
  3328. .flags = FL_BASE0,
  3329. .num_ports = 8,
  3330. .base_baud = 921600,
  3331. .uart_offset = 0x8,
  3332. },
  3333. };
  3334. static const struct pci_device_id blacklist[] = {
  3335. /* softmodems */
  3336. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  3337. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  3338. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  3339. /* multi-io cards handled by parport_serial */
  3340. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  3341. { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
  3342. { PCI_DEVICE(0x4348, 0x7173), }, /* WCH CH355 4S */
  3343. { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
  3344. { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
  3345. /* Moxa Smartio MUE boards handled by 8250_moxa */
  3346. { PCI_VDEVICE(MOXA, 0x1024), },
  3347. { PCI_VDEVICE(MOXA, 0x1025), },
  3348. { PCI_VDEVICE(MOXA, 0x1045), },
  3349. { PCI_VDEVICE(MOXA, 0x1144), },
  3350. { PCI_VDEVICE(MOXA, 0x1160), },
  3351. { PCI_VDEVICE(MOXA, 0x1161), },
  3352. { PCI_VDEVICE(MOXA, 0x1182), },
  3353. { PCI_VDEVICE(MOXA, 0x1183), },
  3354. { PCI_VDEVICE(MOXA, 0x1322), },
  3355. { PCI_VDEVICE(MOXA, 0x1342), },
  3356. { PCI_VDEVICE(MOXA, 0x1381), },
  3357. { PCI_VDEVICE(MOXA, 0x1683), },
  3358. /* Intel platforms with MID UART */
  3359. { PCI_VDEVICE(INTEL, 0x081b), },
  3360. { PCI_VDEVICE(INTEL, 0x081c), },
  3361. { PCI_VDEVICE(INTEL, 0x081d), },
  3362. { PCI_VDEVICE(INTEL, 0x1191), },
  3363. { PCI_VDEVICE(INTEL, 0x19d8), },
  3364. /* Intel platforms with DesignWare UART */
  3365. { PCI_VDEVICE(INTEL, 0x0936), },
  3366. { PCI_VDEVICE(INTEL, 0x0f0a), },
  3367. { PCI_VDEVICE(INTEL, 0x0f0c), },
  3368. { PCI_VDEVICE(INTEL, 0x228a), },
  3369. { PCI_VDEVICE(INTEL, 0x228c), },
  3370. { PCI_VDEVICE(INTEL, 0x9ce3), },
  3371. { PCI_VDEVICE(INTEL, 0x9ce4), },
  3372. };
  3373. /*
  3374. * Given a complete unknown PCI device, try to use some heuristics to
  3375. * guess what the configuration might be, based on the pitiful PCI
  3376. * serial specs. Returns 0 on success, 1 on failure.
  3377. */
  3378. static int
  3379. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  3380. {
  3381. const struct pci_device_id *bldev;
  3382. int num_iomem, num_port, first_port = -1, i;
  3383. /*
  3384. * If it is not a communications device or the programming
  3385. * interface is greater than 6, give up.
  3386. *
  3387. * (Should we try to make guesses for multiport serial devices
  3388. * later?)
  3389. */
  3390. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  3391. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  3392. (dev->class & 0xff) > 6)
  3393. return -ENODEV;
  3394. /*
  3395. * Do not access blacklisted devices that are known not to
  3396. * feature serial ports or are handled by other modules.
  3397. */
  3398. for (bldev = blacklist;
  3399. bldev < blacklist + ARRAY_SIZE(blacklist);
  3400. bldev++) {
  3401. if (dev->vendor == bldev->vendor &&
  3402. dev->device == bldev->device)
  3403. return -ENODEV;
  3404. }
  3405. num_iomem = num_port = 0;
  3406. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3407. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  3408. num_port++;
  3409. if (first_port == -1)
  3410. first_port = i;
  3411. }
  3412. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  3413. num_iomem++;
  3414. }
  3415. /*
  3416. * If there is 1 or 0 iomem regions, and exactly one port,
  3417. * use it. We guess the number of ports based on the IO
  3418. * region size.
  3419. */
  3420. if (num_iomem <= 1 && num_port == 1) {
  3421. board->flags = first_port;
  3422. board->num_ports = pci_resource_len(dev, first_port) / 8;
  3423. return 0;
  3424. }
  3425. /*
  3426. * Now guess if we've got a board which indexes by BARs.
  3427. * Each IO BAR should be 8 bytes, and they should follow
  3428. * consecutively.
  3429. */
  3430. first_port = -1;
  3431. num_port = 0;
  3432. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3433. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  3434. pci_resource_len(dev, i) == 8 &&
  3435. (first_port == -1 || (first_port + num_port) == i)) {
  3436. num_port++;
  3437. if (first_port == -1)
  3438. first_port = i;
  3439. }
  3440. }
  3441. if (num_port > 1) {
  3442. board->flags = first_port | FL_BASE_BARS;
  3443. board->num_ports = num_port;
  3444. return 0;
  3445. }
  3446. return -ENODEV;
  3447. }
  3448. static inline int
  3449. serial_pci_matches(const struct pciserial_board *board,
  3450. const struct pciserial_board *guessed)
  3451. {
  3452. return
  3453. board->num_ports == guessed->num_ports &&
  3454. board->base_baud == guessed->base_baud &&
  3455. board->uart_offset == guessed->uart_offset &&
  3456. board->reg_shift == guessed->reg_shift &&
  3457. board->first_offset == guessed->first_offset;
  3458. }
  3459. struct serial_private *
  3460. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  3461. {
  3462. struct uart_8250_port uart;
  3463. struct serial_private *priv;
  3464. struct pci_serial_quirk *quirk;
  3465. int rc, nr_ports, i;
  3466. nr_ports = board->num_ports;
  3467. /*
  3468. * Find an init and setup quirks.
  3469. */
  3470. quirk = find_quirk(dev);
  3471. /*
  3472. * Run the new-style initialization function.
  3473. * The initialization function returns:
  3474. * <0 - error
  3475. * 0 - use board->num_ports
  3476. * >0 - number of ports
  3477. */
  3478. if (quirk->init) {
  3479. rc = quirk->init(dev);
  3480. if (rc < 0) {
  3481. priv = ERR_PTR(rc);
  3482. goto err_out;
  3483. }
  3484. if (rc)
  3485. nr_ports = rc;
  3486. }
  3487. priv = kzalloc(sizeof(struct serial_private) +
  3488. sizeof(unsigned int) * nr_ports,
  3489. GFP_KERNEL);
  3490. if (!priv) {
  3491. priv = ERR_PTR(-ENOMEM);
  3492. goto err_deinit;
  3493. }
  3494. priv->dev = dev;
  3495. priv->quirk = quirk;
  3496. memset(&uart, 0, sizeof(uart));
  3497. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  3498. uart.port.uartclk = board->base_baud * 16;
  3499. uart.port.irq = get_pci_irq(dev, board);
  3500. uart.port.dev = &dev->dev;
  3501. for (i = 0; i < nr_ports; i++) {
  3502. if (quirk->setup(priv, board, &uart, i))
  3503. break;
  3504. dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
  3505. uart.port.iobase, uart.port.irq, uart.port.iotype);
  3506. priv->line[i] = serial8250_register_8250_port(&uart);
  3507. if (priv->line[i] < 0) {
  3508. dev_err(&dev->dev,
  3509. "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
  3510. uart.port.iobase, uart.port.irq,
  3511. uart.port.iotype, priv->line[i]);
  3512. break;
  3513. }
  3514. }
  3515. priv->nr = i;
  3516. priv->board = board;
  3517. return priv;
  3518. err_deinit:
  3519. if (quirk->exit)
  3520. quirk->exit(dev);
  3521. err_out:
  3522. return priv;
  3523. }
  3524. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  3525. void pciserial_detach_ports(struct serial_private *priv)
  3526. {
  3527. struct pci_serial_quirk *quirk;
  3528. int i;
  3529. for (i = 0; i < priv->nr; i++)
  3530. serial8250_unregister_port(priv->line[i]);
  3531. /*
  3532. * Find the exit quirks.
  3533. */
  3534. quirk = find_quirk(priv->dev);
  3535. if (quirk->exit)
  3536. quirk->exit(priv->dev);
  3537. }
  3538. void pciserial_remove_ports(struct serial_private *priv)
  3539. {
  3540. pciserial_detach_ports(priv);
  3541. kfree(priv);
  3542. }
  3543. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  3544. void pciserial_suspend_ports(struct serial_private *priv)
  3545. {
  3546. int i;
  3547. for (i = 0; i < priv->nr; i++)
  3548. if (priv->line[i] >= 0)
  3549. serial8250_suspend_port(priv->line[i]);
  3550. /*
  3551. * Ensure that every init quirk is properly torn down
  3552. */
  3553. if (priv->quirk->exit)
  3554. priv->quirk->exit(priv->dev);
  3555. }
  3556. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  3557. void pciserial_resume_ports(struct serial_private *priv)
  3558. {
  3559. int i;
  3560. /*
  3561. * Ensure that the board is correctly configured.
  3562. */
  3563. if (priv->quirk->init)
  3564. priv->quirk->init(priv->dev);
  3565. for (i = 0; i < priv->nr; i++)
  3566. if (priv->line[i] >= 0)
  3567. serial8250_resume_port(priv->line[i]);
  3568. }
  3569. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  3570. /*
  3571. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  3572. * to the arrangement of serial ports on a PCI card.
  3573. */
  3574. static int
  3575. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  3576. {
  3577. struct pci_serial_quirk *quirk;
  3578. struct serial_private *priv;
  3579. const struct pciserial_board *board;
  3580. struct pciserial_board tmp;
  3581. int rc;
  3582. quirk = find_quirk(dev);
  3583. if (quirk->probe) {
  3584. rc = quirk->probe(dev);
  3585. if (rc)
  3586. return rc;
  3587. }
  3588. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  3589. dev_err(&dev->dev, "invalid driver_data: %ld\n",
  3590. ent->driver_data);
  3591. return -EINVAL;
  3592. }
  3593. board = &pci_boards[ent->driver_data];
  3594. rc = pcim_enable_device(dev);
  3595. pci_save_state(dev);
  3596. if (rc)
  3597. return rc;
  3598. if (ent->driver_data == pbn_default) {
  3599. /*
  3600. * Use a copy of the pci_board entry for this;
  3601. * avoid changing entries in the table.
  3602. */
  3603. memcpy(&tmp, board, sizeof(struct pciserial_board));
  3604. board = &tmp;
  3605. /*
  3606. * We matched one of our class entries. Try to
  3607. * determine the parameters of this board.
  3608. */
  3609. rc = serial_pci_guess_board(dev, &tmp);
  3610. if (rc)
  3611. return rc;
  3612. } else {
  3613. /*
  3614. * We matched an explicit entry. If we are able to
  3615. * detect this boards settings with our heuristic,
  3616. * then we no longer need this entry.
  3617. */
  3618. memcpy(&tmp, &pci_boards[pbn_default],
  3619. sizeof(struct pciserial_board));
  3620. rc = serial_pci_guess_board(dev, &tmp);
  3621. if (rc == 0 && serial_pci_matches(board, &tmp))
  3622. moan_device("Redundant entry in serial pci_table.",
  3623. dev);
  3624. }
  3625. priv = pciserial_init_ports(dev, board);
  3626. if (IS_ERR(priv))
  3627. return PTR_ERR(priv);
  3628. pci_set_drvdata(dev, priv);
  3629. return 0;
  3630. }
  3631. static void pciserial_remove_one(struct pci_dev *dev)
  3632. {
  3633. struct serial_private *priv = pci_get_drvdata(dev);
  3634. pciserial_remove_ports(priv);
  3635. }
  3636. #ifdef CONFIG_PM_SLEEP
  3637. static int pciserial_suspend_one(struct device *dev)
  3638. {
  3639. struct pci_dev *pdev = to_pci_dev(dev);
  3640. struct serial_private *priv = pci_get_drvdata(pdev);
  3641. if (priv)
  3642. pciserial_suspend_ports(priv);
  3643. return 0;
  3644. }
  3645. static int pciserial_resume_one(struct device *dev)
  3646. {
  3647. struct pci_dev *pdev = to_pci_dev(dev);
  3648. struct serial_private *priv = pci_get_drvdata(pdev);
  3649. int err;
  3650. if (priv) {
  3651. /*
  3652. * The device may have been disabled. Re-enable it.
  3653. */
  3654. err = pci_enable_device(pdev);
  3655. /* FIXME: We cannot simply error out here */
  3656. if (err)
  3657. dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
  3658. pciserial_resume_ports(priv);
  3659. }
  3660. return 0;
  3661. }
  3662. #endif
  3663. static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
  3664. pciserial_resume_one);
  3665. static struct pci_device_id serial_pci_tbl[] = {
  3666. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  3667. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  3668. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  3669. pbn_b2_8_921600 },
  3670. /* Advantech also use 0x3618 and 0xf618 */
  3671. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
  3672. PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
  3673. pbn_b0_4_921600 },
  3674. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
  3675. PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
  3676. pbn_b0_4_921600 },
  3677. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3678. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3679. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3680. pbn_b1_8_1382400 },
  3681. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3682. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3683. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3684. pbn_b1_4_1382400 },
  3685. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3686. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3687. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3688. pbn_b1_2_1382400 },
  3689. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3690. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3691. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3692. pbn_b1_8_1382400 },
  3693. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3694. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3695. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3696. pbn_b1_4_1382400 },
  3697. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3698. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3699. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3700. pbn_b1_2_1382400 },
  3701. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3702. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3703. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  3704. pbn_b1_8_921600 },
  3705. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3706. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3707. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  3708. pbn_b1_8_921600 },
  3709. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3710. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3711. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  3712. pbn_b1_4_921600 },
  3713. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3714. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3715. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  3716. pbn_b1_4_921600 },
  3717. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3718. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3719. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  3720. pbn_b1_2_921600 },
  3721. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3722. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3723. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  3724. pbn_b1_8_921600 },
  3725. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3726. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3727. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  3728. pbn_b1_8_921600 },
  3729. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3730. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3731. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  3732. pbn_b1_4_921600 },
  3733. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3734. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3735. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  3736. pbn_b1_2_1250000 },
  3737. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3738. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3739. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  3740. pbn_b0_2_1843200 },
  3741. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3742. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3743. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  3744. pbn_b0_4_1843200 },
  3745. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3746. PCI_VENDOR_ID_AFAVLAB,
  3747. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  3748. pbn_b0_4_1152000 },
  3749. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3750. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3751. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  3752. pbn_b0_2_1843200_200 },
  3753. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3754. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3755. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  3756. pbn_b0_4_1843200_200 },
  3757. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3758. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3759. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  3760. pbn_b0_8_1843200_200 },
  3761. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3762. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3763. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  3764. pbn_b0_2_1843200_200 },
  3765. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3766. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3767. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  3768. pbn_b0_4_1843200_200 },
  3769. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3770. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3771. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  3772. pbn_b0_8_1843200_200 },
  3773. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3774. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3775. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  3776. pbn_b0_2_1843200_200 },
  3777. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3778. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3779. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  3780. pbn_b0_4_1843200_200 },
  3781. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3782. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3783. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  3784. pbn_b0_8_1843200_200 },
  3785. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3786. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3787. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  3788. pbn_b0_2_1843200_200 },
  3789. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3790. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3791. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  3792. pbn_b0_4_1843200_200 },
  3793. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3794. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3795. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  3796. pbn_b0_8_1843200_200 },
  3797. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3798. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  3799. 0, 0, pbn_exar_ibm_saturn },
  3800. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  3801. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3802. pbn_b2_bt_1_115200 },
  3803. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  3804. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3805. pbn_b2_bt_2_115200 },
  3806. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  3807. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3808. pbn_b2_bt_4_115200 },
  3809. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  3810. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3811. pbn_b2_bt_2_115200 },
  3812. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  3813. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3814. pbn_b2_bt_4_115200 },
  3815. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  3816. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3817. pbn_b2_8_115200 },
  3818. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  3819. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3820. pbn_b2_8_460800 },
  3821. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  3822. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3823. pbn_b2_8_115200 },
  3824. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  3825. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3826. pbn_b2_bt_2_115200 },
  3827. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  3828. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3829. pbn_b2_bt_2_921600 },
  3830. /*
  3831. * VScom SPCOM800, from sl@s.pl
  3832. */
  3833. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  3834. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3835. pbn_b2_8_921600 },
  3836. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  3837. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3838. pbn_b2_4_921600 },
  3839. /* Unknown card - subdevice 0x1584 */
  3840. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3841. PCI_VENDOR_ID_PLX,
  3842. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3843. pbn_b2_4_115200 },
  3844. /* Unknown card - subdevice 0x1588 */
  3845. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3846. PCI_VENDOR_ID_PLX,
  3847. PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
  3848. pbn_b2_8_115200 },
  3849. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3850. PCI_SUBVENDOR_ID_KEYSPAN,
  3851. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3852. pbn_panacom },
  3853. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3855. pbn_panacom4 },
  3856. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3858. pbn_panacom2 },
  3859. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3860. PCI_VENDOR_ID_ESDGMBH,
  3861. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3862. pbn_b2_4_115200 },
  3863. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3864. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3865. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3866. pbn_b2_4_460800 },
  3867. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3868. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3869. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3870. pbn_b2_8_460800 },
  3871. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3872. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3873. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3874. pbn_b2_16_460800 },
  3875. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3876. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3877. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3878. pbn_b2_16_460800 },
  3879. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3880. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3881. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3882. pbn_b2_4_460800 },
  3883. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3884. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3885. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3886. pbn_b2_8_460800 },
  3887. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3888. PCI_SUBVENDOR_ID_EXSYS,
  3889. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3890. pbn_b2_4_115200 },
  3891. /*
  3892. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3893. * (Exoray@isys.ca)
  3894. */
  3895. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3896. 0x10b5, 0x106a, 0, 0,
  3897. pbn_plx_romulus },
  3898. /*
  3899. * EndRun Technologies. PCI express device range.
  3900. * EndRun PTP/1588 has 2 Native UARTs.
  3901. */
  3902. { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
  3903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3904. pbn_endrun_2_4000000 },
  3905. /*
  3906. * Quatech cards. These actually have configurable clocks but for
  3907. * now we just use the default.
  3908. *
  3909. * 100 series are RS232, 200 series RS422,
  3910. */
  3911. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3912. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3913. pbn_b1_4_115200 },
  3914. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3915. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3916. pbn_b1_2_115200 },
  3917. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
  3918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3919. pbn_b2_2_115200 },
  3920. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
  3921. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3922. pbn_b1_2_115200 },
  3923. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
  3924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3925. pbn_b2_2_115200 },
  3926. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
  3927. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3928. pbn_b1_4_115200 },
  3929. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3930. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3931. pbn_b1_8_115200 },
  3932. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3934. pbn_b1_8_115200 },
  3935. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
  3936. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3937. pbn_b1_4_115200 },
  3938. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
  3939. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3940. pbn_b1_2_115200 },
  3941. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
  3942. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3943. pbn_b1_4_115200 },
  3944. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
  3945. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3946. pbn_b1_2_115200 },
  3947. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
  3948. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3949. pbn_b2_4_115200 },
  3950. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
  3951. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3952. pbn_b2_2_115200 },
  3953. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
  3954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3955. pbn_b2_1_115200 },
  3956. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
  3957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3958. pbn_b2_4_115200 },
  3959. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
  3960. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3961. pbn_b2_2_115200 },
  3962. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
  3963. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3964. pbn_b2_1_115200 },
  3965. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
  3966. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3967. pbn_b0_8_115200 },
  3968. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3969. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3970. 0, 0,
  3971. pbn_b0_4_921600 },
  3972. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3973. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3974. 0, 0,
  3975. pbn_b0_4_1152000 },
  3976. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3977. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3978. pbn_b0_bt_2_921600 },
  3979. /*
  3980. * The below card is a little controversial since it is the
  3981. * subject of a PCI vendor/device ID clash. (See
  3982. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3983. * For now just used the hex ID 0x950a.
  3984. */
  3985. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3986. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3987. 0, 0, pbn_b0_2_115200 },
  3988. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3989. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3990. 0, 0, pbn_b0_2_115200 },
  3991. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3992. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3993. pbn_b0_2_1130000 },
  3994. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3995. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3996. pbn_b0_1_921600 },
  3997. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3998. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3999. pbn_b0_4_115200 },
  4000. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  4001. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4002. pbn_b0_bt_2_921600 },
  4003. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  4004. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4005. pbn_b2_8_1152000 },
  4006. /*
  4007. * Oxford Semiconductor Inc. Tornado PCI express device range.
  4008. */
  4009. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  4010. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4011. pbn_b0_1_4000000 },
  4012. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  4013. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4014. pbn_b0_1_4000000 },
  4015. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  4016. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4017. pbn_oxsemi_1_4000000 },
  4018. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  4019. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4020. pbn_oxsemi_1_4000000 },
  4021. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  4022. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4023. pbn_b0_1_4000000 },
  4024. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  4025. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4026. pbn_b0_1_4000000 },
  4027. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  4028. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4029. pbn_oxsemi_1_4000000 },
  4030. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  4031. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4032. pbn_oxsemi_1_4000000 },
  4033. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  4034. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4035. pbn_b0_1_4000000 },
  4036. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  4037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4038. pbn_b0_1_4000000 },
  4039. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  4040. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4041. pbn_b0_1_4000000 },
  4042. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  4043. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4044. pbn_b0_1_4000000 },
  4045. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  4046. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4047. pbn_oxsemi_2_4000000 },
  4048. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  4049. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4050. pbn_oxsemi_2_4000000 },
  4051. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  4052. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4053. pbn_oxsemi_4_4000000 },
  4054. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  4055. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4056. pbn_oxsemi_4_4000000 },
  4057. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  4058. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4059. pbn_oxsemi_8_4000000 },
  4060. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  4061. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4062. pbn_oxsemi_8_4000000 },
  4063. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  4064. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4065. pbn_oxsemi_1_4000000 },
  4066. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  4067. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4068. pbn_oxsemi_1_4000000 },
  4069. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  4070. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4071. pbn_oxsemi_1_4000000 },
  4072. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  4073. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4074. pbn_oxsemi_1_4000000 },
  4075. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  4076. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4077. pbn_oxsemi_1_4000000 },
  4078. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  4079. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4080. pbn_oxsemi_1_4000000 },
  4081. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  4082. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4083. pbn_oxsemi_1_4000000 },
  4084. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  4085. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4086. pbn_oxsemi_1_4000000 },
  4087. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  4088. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4089. pbn_oxsemi_1_4000000 },
  4090. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  4091. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4092. pbn_oxsemi_1_4000000 },
  4093. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  4094. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4095. pbn_oxsemi_1_4000000 },
  4096. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  4097. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4098. pbn_oxsemi_1_4000000 },
  4099. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  4100. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4101. pbn_oxsemi_1_4000000 },
  4102. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  4103. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4104. pbn_oxsemi_1_4000000 },
  4105. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  4106. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4107. pbn_oxsemi_1_4000000 },
  4108. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  4109. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4110. pbn_oxsemi_1_4000000 },
  4111. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  4112. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4113. pbn_oxsemi_1_4000000 },
  4114. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  4115. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4116. pbn_oxsemi_1_4000000 },
  4117. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  4118. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4119. pbn_oxsemi_1_4000000 },
  4120. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  4121. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4122. pbn_oxsemi_1_4000000 },
  4123. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  4124. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4125. pbn_oxsemi_1_4000000 },
  4126. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  4127. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4128. pbn_oxsemi_1_4000000 },
  4129. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  4130. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4131. pbn_oxsemi_1_4000000 },
  4132. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  4133. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4134. pbn_oxsemi_1_4000000 },
  4135. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  4136. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4137. pbn_oxsemi_1_4000000 },
  4138. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  4139. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4140. pbn_oxsemi_1_4000000 },
  4141. /*
  4142. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  4143. */
  4144. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  4145. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  4146. pbn_oxsemi_1_4000000 },
  4147. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  4148. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  4149. pbn_oxsemi_2_4000000 },
  4150. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  4151. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  4152. pbn_oxsemi_4_4000000 },
  4153. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  4154. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  4155. pbn_oxsemi_8_4000000 },
  4156. /*
  4157. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  4158. */
  4159. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  4160. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  4161. pbn_oxsemi_2_4000000 },
  4162. /*
  4163. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  4164. * from skokodyn@yahoo.com
  4165. */
  4166. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4167. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  4168. pbn_sbsxrsio },
  4169. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4170. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  4171. pbn_sbsxrsio },
  4172. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4173. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  4174. pbn_sbsxrsio },
  4175. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4176. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  4177. pbn_sbsxrsio },
  4178. /*
  4179. * Digitan DS560-558, from jimd@esoft.com
  4180. */
  4181. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  4182. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4183. pbn_b1_1_115200 },
  4184. /*
  4185. * Titan Electronic cards
  4186. * The 400L and 800L have a custom setup quirk.
  4187. */
  4188. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  4189. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4190. pbn_b0_1_921600 },
  4191. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  4192. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4193. pbn_b0_2_921600 },
  4194. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  4195. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4196. pbn_b0_4_921600 },
  4197. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  4198. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4199. pbn_b0_4_921600 },
  4200. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  4201. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4202. pbn_b1_1_921600 },
  4203. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  4204. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4205. pbn_b1_bt_2_921600 },
  4206. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  4207. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4208. pbn_b0_bt_4_921600 },
  4209. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  4210. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4211. pbn_b0_bt_8_921600 },
  4212. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  4213. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4214. pbn_b4_bt_2_921600 },
  4215. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  4216. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4217. pbn_b4_bt_4_921600 },
  4218. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  4219. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4220. pbn_b4_bt_8_921600 },
  4221. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  4222. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4223. pbn_b0_4_921600 },
  4224. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  4225. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4226. pbn_b0_4_921600 },
  4227. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  4228. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4229. pbn_b0_4_921600 },
  4230. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  4231. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4232. pbn_oxsemi_1_4000000 },
  4233. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  4234. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4235. pbn_oxsemi_2_4000000 },
  4236. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  4237. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4238. pbn_oxsemi_4_4000000 },
  4239. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  4240. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4241. pbn_oxsemi_8_4000000 },
  4242. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  4243. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4244. pbn_oxsemi_2_4000000 },
  4245. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  4246. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4247. pbn_oxsemi_2_4000000 },
  4248. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
  4249. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4250. pbn_b0_bt_2_921600 },
  4251. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  4252. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4253. pbn_b0_4_921600 },
  4254. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  4255. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4256. pbn_b0_4_921600 },
  4257. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  4258. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4259. pbn_b0_4_921600 },
  4260. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  4261. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4262. pbn_b0_4_921600 },
  4263. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  4264. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4265. pbn_b2_1_460800 },
  4266. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  4267. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4268. pbn_b2_1_460800 },
  4269. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  4270. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4271. pbn_b2_1_460800 },
  4272. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  4273. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4274. pbn_b2_bt_2_921600 },
  4275. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  4276. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4277. pbn_b2_bt_2_921600 },
  4278. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  4279. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4280. pbn_b2_bt_2_921600 },
  4281. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  4282. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4283. pbn_b2_bt_4_921600 },
  4284. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  4285. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4286. pbn_b2_bt_4_921600 },
  4287. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  4288. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4289. pbn_b2_bt_4_921600 },
  4290. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  4291. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4292. pbn_b0_1_921600 },
  4293. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  4294. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4295. pbn_b0_1_921600 },
  4296. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  4297. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4298. pbn_b0_1_921600 },
  4299. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  4300. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4301. pbn_b0_bt_2_921600 },
  4302. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  4303. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4304. pbn_b0_bt_2_921600 },
  4305. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  4306. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4307. pbn_b0_bt_2_921600 },
  4308. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  4309. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4310. pbn_b0_bt_4_921600 },
  4311. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  4312. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4313. pbn_b0_bt_4_921600 },
  4314. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  4315. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4316. pbn_b0_bt_4_921600 },
  4317. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  4318. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4319. pbn_b0_bt_8_921600 },
  4320. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  4321. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4322. pbn_b0_bt_8_921600 },
  4323. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  4324. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4325. pbn_b0_bt_8_921600 },
  4326. /*
  4327. * Computone devices submitted by Doug McNash dmcnash@computone.com
  4328. */
  4329. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4330. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  4331. 0, 0, pbn_computone_4 },
  4332. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4333. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  4334. 0, 0, pbn_computone_8 },
  4335. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4336. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  4337. 0, 0, pbn_computone_6 },
  4338. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  4339. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4340. pbn_oxsemi },
  4341. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  4342. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  4343. pbn_b0_bt_1_921600 },
  4344. /*
  4345. * SUNIX (TIMEDIA)
  4346. */
  4347. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  4348. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  4349. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
  4350. pbn_b0_bt_1_921600 },
  4351. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  4352. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  4353. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4354. pbn_b0_bt_1_921600 },
  4355. /*
  4356. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  4357. */
  4358. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  4359. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4360. pbn_b0_bt_8_115200 },
  4361. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  4362. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4363. pbn_b0_bt_8_115200 },
  4364. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  4365. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4366. pbn_b0_bt_2_115200 },
  4367. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  4368. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4369. pbn_b0_bt_2_115200 },
  4370. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  4371. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4372. pbn_b0_bt_2_115200 },
  4373. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  4374. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4375. pbn_b0_bt_2_115200 },
  4376. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  4377. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4378. pbn_b0_bt_2_115200 },
  4379. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  4380. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4381. pbn_b0_bt_4_460800 },
  4382. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  4383. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4384. pbn_b0_bt_4_460800 },
  4385. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  4386. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4387. pbn_b0_bt_2_460800 },
  4388. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  4389. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4390. pbn_b0_bt_2_460800 },
  4391. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  4392. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4393. pbn_b0_bt_2_460800 },
  4394. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  4395. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4396. pbn_b0_bt_1_115200 },
  4397. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  4398. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4399. pbn_b0_bt_1_460800 },
  4400. /*
  4401. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  4402. * Cards are identified by their subsystem vendor IDs, which
  4403. * (in hex) match the model number.
  4404. *
  4405. * Note that JC140x are RS422/485 cards which require ox950
  4406. * ACR = 0x10, and as such are not currently fully supported.
  4407. */
  4408. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4409. 0x1204, 0x0004, 0, 0,
  4410. pbn_b0_4_921600 },
  4411. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4412. 0x1208, 0x0004, 0, 0,
  4413. pbn_b0_4_921600 },
  4414. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4415. 0x1402, 0x0002, 0, 0,
  4416. pbn_b0_2_921600 }, */
  4417. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4418. 0x1404, 0x0004, 0, 0,
  4419. pbn_b0_4_921600 }, */
  4420. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  4421. 0x1208, 0x0004, 0, 0,
  4422. pbn_b0_4_921600 },
  4423. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4424. 0x1204, 0x0004, 0, 0,
  4425. pbn_b0_4_921600 },
  4426. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4427. 0x1208, 0x0004, 0, 0,
  4428. pbn_b0_4_921600 },
  4429. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  4430. 0x1208, 0x0004, 0, 0,
  4431. pbn_b0_4_921600 },
  4432. /*
  4433. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  4434. */
  4435. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  4436. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4437. pbn_b1_1_1382400 },
  4438. /*
  4439. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  4440. */
  4441. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  4442. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4443. pbn_b1_1_1382400 },
  4444. /*
  4445. * RAStel 2 port modem, gerg@moreton.com.au
  4446. */
  4447. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  4448. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4449. pbn_b2_bt_2_115200 },
  4450. /*
  4451. * EKF addition for i960 Boards form EKF with serial port
  4452. */
  4453. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  4454. 0xE4BF, PCI_ANY_ID, 0, 0,
  4455. pbn_intel_i960 },
  4456. /*
  4457. * Xircom Cardbus/Ethernet combos
  4458. */
  4459. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  4460. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4461. pbn_b0_1_115200 },
  4462. /*
  4463. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  4464. */
  4465. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  4466. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4467. pbn_b0_1_115200 },
  4468. /*
  4469. * Untested PCI modems, sent in from various folks...
  4470. */
  4471. /*
  4472. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  4473. */
  4474. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  4475. 0x1048, 0x1500, 0, 0,
  4476. pbn_b1_1_115200 },
  4477. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  4478. 0xFF00, 0, 0, 0,
  4479. pbn_sgi_ioc3 },
  4480. /*
  4481. * HP Diva card
  4482. */
  4483. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4484. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  4485. pbn_b1_1_115200 },
  4486. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4487. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4488. pbn_b0_5_115200 },
  4489. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  4490. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4491. pbn_b2_1_115200 },
  4492. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  4493. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4494. pbn_b3_2_115200 },
  4495. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  4496. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4497. pbn_b3_4_115200 },
  4498. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  4499. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4500. pbn_b3_8_115200 },
  4501. /*
  4502. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  4503. */
  4504. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  4505. PCI_ANY_ID, PCI_ANY_ID,
  4506. 0,
  4507. 0, pbn_exar_XR17C152 },
  4508. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  4509. PCI_ANY_ID, PCI_ANY_ID,
  4510. 0,
  4511. 0, pbn_exar_XR17C154 },
  4512. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  4513. PCI_ANY_ID, PCI_ANY_ID,
  4514. 0,
  4515. 0, pbn_exar_XR17C158 },
  4516. /*
  4517. * Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs
  4518. */
  4519. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
  4520. PCI_ANY_ID, PCI_ANY_ID,
  4521. 0,
  4522. 0, pbn_exar_XR17V352 },
  4523. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
  4524. PCI_ANY_ID, PCI_ANY_ID,
  4525. 0,
  4526. 0, pbn_exar_XR17V354 },
  4527. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
  4528. PCI_ANY_ID, PCI_ANY_ID,
  4529. 0,
  4530. 0, pbn_exar_XR17V358 },
  4531. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V4358,
  4532. PCI_ANY_ID, PCI_ANY_ID,
  4533. 0,
  4534. 0, pbn_exar_XR17V4358 },
  4535. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V8358,
  4536. PCI_ANY_ID, PCI_ANY_ID,
  4537. 0,
  4538. 0, pbn_exar_XR17V8358 },
  4539. /*
  4540. * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
  4541. */
  4542. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7951,
  4543. PCI_ANY_ID, PCI_ANY_ID,
  4544. 0,
  4545. 0, pbn_pericom_PI7C9X7951 },
  4546. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7952,
  4547. PCI_ANY_ID, PCI_ANY_ID,
  4548. 0,
  4549. 0, pbn_pericom_PI7C9X7952 },
  4550. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7954,
  4551. PCI_ANY_ID, PCI_ANY_ID,
  4552. 0,
  4553. 0, pbn_pericom_PI7C9X7954 },
  4554. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7958,
  4555. PCI_ANY_ID, PCI_ANY_ID,
  4556. 0,
  4557. 0, pbn_pericom_PI7C9X7958 },
  4558. /*
  4559. * ACCES I/O Products quad
  4560. */
  4561. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB,
  4562. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4563. pbn_pericom_PI7C9X7954 },
  4564. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S,
  4565. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4566. pbn_pericom_PI7C9X7954 },
  4567. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB,
  4568. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4569. pbn_pericom_PI7C9X7954 },
  4570. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S,
  4571. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4572. pbn_pericom_PI7C9X7954 },
  4573. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB,
  4574. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4575. pbn_pericom_PI7C9X7954 },
  4576. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2,
  4577. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4578. pbn_pericom_PI7C9X7954 },
  4579. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB,
  4580. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4581. pbn_pericom_PI7C9X7954 },
  4582. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4,
  4583. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4584. pbn_pericom_PI7C9X7954 },
  4585. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB,
  4586. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4587. pbn_pericom_PI7C9X7954 },
  4588. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM,
  4589. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4590. pbn_pericom_PI7C9X7954 },
  4591. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB,
  4592. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4593. pbn_pericom_PI7C9X7954 },
  4594. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM,
  4595. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4596. pbn_pericom_PI7C9X7954 },
  4597. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1,
  4598. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4599. pbn_pericom_PI7C9X7954 },
  4600. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2,
  4601. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4602. pbn_pericom_PI7C9X7954 },
  4603. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2,
  4604. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4605. pbn_pericom_PI7C9X7954 },
  4606. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4,
  4607. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4608. pbn_pericom_PI7C9X7954 },
  4609. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4,
  4610. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4611. pbn_pericom_PI7C9X7954 },
  4612. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S,
  4613. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4614. pbn_pericom_PI7C9X7954 },
  4615. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S,
  4616. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4617. pbn_pericom_PI7C9X7954 },
  4618. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2,
  4619. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4620. pbn_pericom_PI7C9X7954 },
  4621. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2,
  4622. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4623. pbn_pericom_PI7C9X7954 },
  4624. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4,
  4625. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4626. pbn_pericom_PI7C9X7954 },
  4627. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4,
  4628. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4629. pbn_pericom_PI7C9X7954 },
  4630. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM,
  4631. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4632. pbn_pericom_PI7C9X7954 },
  4633. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4,
  4634. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4635. pbn_pericom_PI7C9X7958 },
  4636. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4,
  4637. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4638. pbn_pericom_PI7C9X7958 },
  4639. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8,
  4640. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4641. pbn_pericom_PI7C9X7958 },
  4642. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8,
  4643. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4644. pbn_pericom_PI7C9X7958 },
  4645. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4,
  4646. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4647. pbn_pericom_PI7C9X7958 },
  4648. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8,
  4649. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4650. pbn_pericom_PI7C9X7958 },
  4651. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM,
  4652. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4653. pbn_pericom_PI7C9X7958 },
  4654. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM,
  4655. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4656. pbn_pericom_PI7C9X7958 },
  4657. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM,
  4658. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4659. pbn_pericom_PI7C9X7958 },
  4660. /*
  4661. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  4662. */
  4663. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  4664. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4665. pbn_b0_1_115200 },
  4666. /*
  4667. * ITE
  4668. */
  4669. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  4670. PCI_ANY_ID, PCI_ANY_ID,
  4671. 0, 0,
  4672. pbn_b1_bt_1_115200 },
  4673. /*
  4674. * IntaShield IS-200
  4675. */
  4676. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  4677. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  4678. pbn_b2_2_115200 },
  4679. /*
  4680. * IntaShield IS-400
  4681. */
  4682. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  4683. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  4684. pbn_b2_4_115200 },
  4685. /*
  4686. * BrainBoxes UC-260
  4687. */
  4688. { PCI_VENDOR_ID_INTASHIELD, 0x0D21,
  4689. PCI_ANY_ID, PCI_ANY_ID,
  4690. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4691. pbn_b2_4_115200 },
  4692. { PCI_VENDOR_ID_INTASHIELD, 0x0E34,
  4693. PCI_ANY_ID, PCI_ANY_ID,
  4694. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4695. pbn_b2_4_115200 },
  4696. /*
  4697. * Perle PCI-RAS cards
  4698. */
  4699. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4700. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  4701. 0, 0, pbn_b2_4_921600 },
  4702. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4703. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  4704. 0, 0, pbn_b2_8_921600 },
  4705. /*
  4706. * Mainpine series cards: Fairly standard layout but fools
  4707. * parts of the autodetect in some cases and uses otherwise
  4708. * unmatched communications subclasses in the PCI Express case
  4709. */
  4710. { /* RockForceDUO */
  4711. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4712. PCI_VENDOR_ID_MAINPINE, 0x0200,
  4713. 0, 0, pbn_b0_2_115200 },
  4714. { /* RockForceQUATRO */
  4715. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4716. PCI_VENDOR_ID_MAINPINE, 0x0300,
  4717. 0, 0, pbn_b0_4_115200 },
  4718. { /* RockForceDUO+ */
  4719. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4720. PCI_VENDOR_ID_MAINPINE, 0x0400,
  4721. 0, 0, pbn_b0_2_115200 },
  4722. { /* RockForceQUATRO+ */
  4723. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4724. PCI_VENDOR_ID_MAINPINE, 0x0500,
  4725. 0, 0, pbn_b0_4_115200 },
  4726. { /* RockForce+ */
  4727. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4728. PCI_VENDOR_ID_MAINPINE, 0x0600,
  4729. 0, 0, pbn_b0_2_115200 },
  4730. { /* RockForce+ */
  4731. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4732. PCI_VENDOR_ID_MAINPINE, 0x0700,
  4733. 0, 0, pbn_b0_4_115200 },
  4734. { /* RockForceOCTO+ */
  4735. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4736. PCI_VENDOR_ID_MAINPINE, 0x0800,
  4737. 0, 0, pbn_b0_8_115200 },
  4738. { /* RockForceDUO+ */
  4739. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4740. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  4741. 0, 0, pbn_b0_2_115200 },
  4742. { /* RockForceQUARTRO+ */
  4743. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4744. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  4745. 0, 0, pbn_b0_4_115200 },
  4746. { /* RockForceOCTO+ */
  4747. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4748. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  4749. 0, 0, pbn_b0_8_115200 },
  4750. { /* RockForceD1 */
  4751. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4752. PCI_VENDOR_ID_MAINPINE, 0x2000,
  4753. 0, 0, pbn_b0_1_115200 },
  4754. { /* RockForceF1 */
  4755. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4756. PCI_VENDOR_ID_MAINPINE, 0x2100,
  4757. 0, 0, pbn_b0_1_115200 },
  4758. { /* RockForceD2 */
  4759. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4760. PCI_VENDOR_ID_MAINPINE, 0x2200,
  4761. 0, 0, pbn_b0_2_115200 },
  4762. { /* RockForceF2 */
  4763. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4764. PCI_VENDOR_ID_MAINPINE, 0x2300,
  4765. 0, 0, pbn_b0_2_115200 },
  4766. { /* RockForceD4 */
  4767. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4768. PCI_VENDOR_ID_MAINPINE, 0x2400,
  4769. 0, 0, pbn_b0_4_115200 },
  4770. { /* RockForceF4 */
  4771. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4772. PCI_VENDOR_ID_MAINPINE, 0x2500,
  4773. 0, 0, pbn_b0_4_115200 },
  4774. { /* RockForceD8 */
  4775. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4776. PCI_VENDOR_ID_MAINPINE, 0x2600,
  4777. 0, 0, pbn_b0_8_115200 },
  4778. { /* RockForceF8 */
  4779. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4780. PCI_VENDOR_ID_MAINPINE, 0x2700,
  4781. 0, 0, pbn_b0_8_115200 },
  4782. { /* IQ Express D1 */
  4783. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4784. PCI_VENDOR_ID_MAINPINE, 0x3000,
  4785. 0, 0, pbn_b0_1_115200 },
  4786. { /* IQ Express F1 */
  4787. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4788. PCI_VENDOR_ID_MAINPINE, 0x3100,
  4789. 0, 0, pbn_b0_1_115200 },
  4790. { /* IQ Express D2 */
  4791. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4792. PCI_VENDOR_ID_MAINPINE, 0x3200,
  4793. 0, 0, pbn_b0_2_115200 },
  4794. { /* IQ Express F2 */
  4795. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4796. PCI_VENDOR_ID_MAINPINE, 0x3300,
  4797. 0, 0, pbn_b0_2_115200 },
  4798. { /* IQ Express D4 */
  4799. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4800. PCI_VENDOR_ID_MAINPINE, 0x3400,
  4801. 0, 0, pbn_b0_4_115200 },
  4802. { /* IQ Express F4 */
  4803. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4804. PCI_VENDOR_ID_MAINPINE, 0x3500,
  4805. 0, 0, pbn_b0_4_115200 },
  4806. { /* IQ Express D8 */
  4807. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4808. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  4809. 0, 0, pbn_b0_8_115200 },
  4810. { /* IQ Express F8 */
  4811. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4812. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  4813. 0, 0, pbn_b0_8_115200 },
  4814. /*
  4815. * PA Semi PA6T-1682M on-chip UART
  4816. */
  4817. { PCI_VENDOR_ID_PASEMI, 0xa004,
  4818. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4819. pbn_pasemi_1682M },
  4820. /*
  4821. * National Instruments
  4822. */
  4823. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  4824. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4825. pbn_b1_16_115200 },
  4826. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  4827. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4828. pbn_b1_8_115200 },
  4829. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  4830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4831. pbn_b1_bt_4_115200 },
  4832. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  4833. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4834. pbn_b1_bt_2_115200 },
  4835. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  4836. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4837. pbn_b1_bt_4_115200 },
  4838. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  4839. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4840. pbn_b1_bt_2_115200 },
  4841. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  4842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4843. pbn_b1_16_115200 },
  4844. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  4845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4846. pbn_b1_8_115200 },
  4847. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  4848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4849. pbn_b1_bt_4_115200 },
  4850. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  4851. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4852. pbn_b1_bt_2_115200 },
  4853. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  4854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4855. pbn_b1_bt_4_115200 },
  4856. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  4857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4858. pbn_b1_bt_2_115200 },
  4859. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  4860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4861. pbn_ni8430_2 },
  4862. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  4863. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4864. pbn_ni8430_2 },
  4865. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  4866. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4867. pbn_ni8430_4 },
  4868. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  4869. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4870. pbn_ni8430_4 },
  4871. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  4872. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4873. pbn_ni8430_8 },
  4874. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  4875. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4876. pbn_ni8430_8 },
  4877. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  4878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4879. pbn_ni8430_16 },
  4880. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  4881. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4882. pbn_ni8430_16 },
  4883. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  4884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4885. pbn_ni8430_2 },
  4886. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  4887. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4888. pbn_ni8430_2 },
  4889. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  4890. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4891. pbn_ni8430_4 },
  4892. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  4893. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4894. pbn_ni8430_4 },
  4895. /*
  4896. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  4897. */
  4898. { PCI_VENDOR_ID_ADDIDATA,
  4899. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  4900. PCI_ANY_ID,
  4901. PCI_ANY_ID,
  4902. 0,
  4903. 0,
  4904. pbn_b0_4_115200 },
  4905. { PCI_VENDOR_ID_ADDIDATA,
  4906. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  4907. PCI_ANY_ID,
  4908. PCI_ANY_ID,
  4909. 0,
  4910. 0,
  4911. pbn_b0_2_115200 },
  4912. { PCI_VENDOR_ID_ADDIDATA,
  4913. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  4914. PCI_ANY_ID,
  4915. PCI_ANY_ID,
  4916. 0,
  4917. 0,
  4918. pbn_b0_1_115200 },
  4919. { PCI_VENDOR_ID_AMCC,
  4920. PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  4921. PCI_ANY_ID,
  4922. PCI_ANY_ID,
  4923. 0,
  4924. 0,
  4925. pbn_b1_8_115200 },
  4926. { PCI_VENDOR_ID_ADDIDATA,
  4927. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  4928. PCI_ANY_ID,
  4929. PCI_ANY_ID,
  4930. 0,
  4931. 0,
  4932. pbn_b0_4_115200 },
  4933. { PCI_VENDOR_ID_ADDIDATA,
  4934. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  4935. PCI_ANY_ID,
  4936. PCI_ANY_ID,
  4937. 0,
  4938. 0,
  4939. pbn_b0_2_115200 },
  4940. { PCI_VENDOR_ID_ADDIDATA,
  4941. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  4942. PCI_ANY_ID,
  4943. PCI_ANY_ID,
  4944. 0,
  4945. 0,
  4946. pbn_b0_1_115200 },
  4947. { PCI_VENDOR_ID_ADDIDATA,
  4948. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  4949. PCI_ANY_ID,
  4950. PCI_ANY_ID,
  4951. 0,
  4952. 0,
  4953. pbn_b0_4_115200 },
  4954. { PCI_VENDOR_ID_ADDIDATA,
  4955. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  4956. PCI_ANY_ID,
  4957. PCI_ANY_ID,
  4958. 0,
  4959. 0,
  4960. pbn_b0_2_115200 },
  4961. { PCI_VENDOR_ID_ADDIDATA,
  4962. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  4963. PCI_ANY_ID,
  4964. PCI_ANY_ID,
  4965. 0,
  4966. 0,
  4967. pbn_b0_1_115200 },
  4968. { PCI_VENDOR_ID_ADDIDATA,
  4969. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  4970. PCI_ANY_ID,
  4971. PCI_ANY_ID,
  4972. 0,
  4973. 0,
  4974. pbn_b0_8_115200 },
  4975. { PCI_VENDOR_ID_ADDIDATA,
  4976. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  4977. PCI_ANY_ID,
  4978. PCI_ANY_ID,
  4979. 0,
  4980. 0,
  4981. pbn_ADDIDATA_PCIe_4_3906250 },
  4982. { PCI_VENDOR_ID_ADDIDATA,
  4983. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  4984. PCI_ANY_ID,
  4985. PCI_ANY_ID,
  4986. 0,
  4987. 0,
  4988. pbn_ADDIDATA_PCIe_2_3906250 },
  4989. { PCI_VENDOR_ID_ADDIDATA,
  4990. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  4991. PCI_ANY_ID,
  4992. PCI_ANY_ID,
  4993. 0,
  4994. 0,
  4995. pbn_ADDIDATA_PCIe_1_3906250 },
  4996. { PCI_VENDOR_ID_ADDIDATA,
  4997. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  4998. PCI_ANY_ID,
  4999. PCI_ANY_ID,
  5000. 0,
  5001. 0,
  5002. pbn_ADDIDATA_PCIe_8_3906250 },
  5003. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  5004. PCI_VENDOR_ID_IBM, 0x0299,
  5005. 0, 0, pbn_b0_bt_2_115200 },
  5006. /*
  5007. * other NetMos 9835 devices are most likely handled by the
  5008. * parport_serial driver, check drivers/parport/parport_serial.c
  5009. * before adding them here.
  5010. */
  5011. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  5012. 0xA000, 0x1000,
  5013. 0, 0, pbn_b0_1_115200 },
  5014. /* the 9901 is a rebranded 9912 */
  5015. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  5016. 0xA000, 0x1000,
  5017. 0, 0, pbn_b0_1_115200 },
  5018. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  5019. 0xA000, 0x1000,
  5020. 0, 0, pbn_b0_1_115200 },
  5021. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  5022. 0xA000, 0x1000,
  5023. 0, 0, pbn_b0_1_115200 },
  5024. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  5025. 0xA000, 0x1000,
  5026. 0, 0, pbn_b0_1_115200 },
  5027. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  5028. 0xA000, 0x3002,
  5029. 0, 0, pbn_NETMOS9900_2s_115200 },
  5030. /*
  5031. * Best Connectivity and Rosewill PCI Multi I/O cards
  5032. */
  5033. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  5034. 0xA000, 0x1000,
  5035. 0, 0, pbn_b0_1_115200 },
  5036. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  5037. 0xA000, 0x3002,
  5038. 0, 0, pbn_b0_bt_2_115200 },
  5039. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  5040. 0xA000, 0x3004,
  5041. 0, 0, pbn_b0_bt_4_115200 },
  5042. /* Intel CE4100 */
  5043. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  5044. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  5045. pbn_ce4100_1_115200 },
  5046. /*
  5047. * Cronyx Omega PCI
  5048. */
  5049. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  5050. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  5051. pbn_omegapci },
  5052. /*
  5053. * Broadcom TruManage
  5054. */
  5055. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  5056. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  5057. pbn_brcm_trumanage },
  5058. /*
  5059. * AgeStar as-prs2-009
  5060. */
  5061. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  5062. PCI_ANY_ID, PCI_ANY_ID,
  5063. 0, 0, pbn_b0_bt_2_115200 },
  5064. /*
  5065. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  5066. * so not listed here.
  5067. */
  5068. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  5069. PCI_ANY_ID, PCI_ANY_ID,
  5070. 0, 0, pbn_b0_bt_4_115200 },
  5071. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  5072. PCI_ANY_ID, PCI_ANY_ID,
  5073. 0, 0, pbn_b0_bt_2_115200 },
  5074. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH355_4S,
  5075. PCI_ANY_ID, PCI_ANY_ID,
  5076. 0, 0, pbn_b0_bt_4_115200 },
  5077. { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH382_2S,
  5078. PCI_ANY_ID, PCI_ANY_ID,
  5079. 0, 0, pbn_wch382_2 },
  5080. { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
  5081. PCI_ANY_ID, PCI_ANY_ID,
  5082. 0, 0, pbn_wch384_4 },
  5083. /*
  5084. * Commtech, Inc. Fastcom adapters
  5085. */
  5086. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
  5087. PCI_ANY_ID, PCI_ANY_ID,
  5088. 0,
  5089. 0, pbn_b0_2_1152000_200 },
  5090. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
  5091. PCI_ANY_ID, PCI_ANY_ID,
  5092. 0,
  5093. 0, pbn_b0_4_1152000_200 },
  5094. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
  5095. PCI_ANY_ID, PCI_ANY_ID,
  5096. 0,
  5097. 0, pbn_b0_4_1152000_200 },
  5098. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
  5099. PCI_ANY_ID, PCI_ANY_ID,
  5100. 0,
  5101. 0, pbn_b0_8_1152000_200 },
  5102. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
  5103. PCI_ANY_ID, PCI_ANY_ID,
  5104. 0,
  5105. 0, pbn_exar_XR17V352 },
  5106. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
  5107. PCI_ANY_ID, PCI_ANY_ID,
  5108. 0,
  5109. 0, pbn_exar_XR17V354 },
  5110. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
  5111. PCI_ANY_ID, PCI_ANY_ID,
  5112. 0,
  5113. 0, pbn_exar_XR17V358 },
  5114. /* Fintek PCI serial cards */
  5115. { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
  5116. { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
  5117. { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
  5118. /* MKS Tenta SCOM-080x serial cards */
  5119. { PCI_DEVICE(0x1601, 0x0800), .driver_data = pbn_b0_4_1250000 },
  5120. { PCI_DEVICE(0x1601, 0xa801), .driver_data = pbn_b0_4_1250000 },
  5121. /* Amazon PCI serial device */
  5122. { PCI_DEVICE(0x1d0f, 0x8250), .driver_data = pbn_b0_1_115200 },
  5123. /*
  5124. * These entries match devices with class COMMUNICATION_SERIAL,
  5125. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  5126. */
  5127. { PCI_ANY_ID, PCI_ANY_ID,
  5128. PCI_ANY_ID, PCI_ANY_ID,
  5129. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  5130. 0xffff00, pbn_default },
  5131. { PCI_ANY_ID, PCI_ANY_ID,
  5132. PCI_ANY_ID, PCI_ANY_ID,
  5133. PCI_CLASS_COMMUNICATION_MODEM << 8,
  5134. 0xffff00, pbn_default },
  5135. { PCI_ANY_ID, PCI_ANY_ID,
  5136. PCI_ANY_ID, PCI_ANY_ID,
  5137. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  5138. 0xffff00, pbn_default },
  5139. { 0, }
  5140. };
  5141. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  5142. pci_channel_state_t state)
  5143. {
  5144. struct serial_private *priv = pci_get_drvdata(dev);
  5145. if (state == pci_channel_io_perm_failure)
  5146. return PCI_ERS_RESULT_DISCONNECT;
  5147. if (priv)
  5148. pciserial_detach_ports(priv);
  5149. pci_disable_device(dev);
  5150. return PCI_ERS_RESULT_NEED_RESET;
  5151. }
  5152. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  5153. {
  5154. int rc;
  5155. rc = pci_enable_device(dev);
  5156. if (rc)
  5157. return PCI_ERS_RESULT_DISCONNECT;
  5158. pci_restore_state(dev);
  5159. pci_save_state(dev);
  5160. return PCI_ERS_RESULT_RECOVERED;
  5161. }
  5162. static void serial8250_io_resume(struct pci_dev *dev)
  5163. {
  5164. struct serial_private *priv = pci_get_drvdata(dev);
  5165. struct serial_private *new;
  5166. if (!priv)
  5167. return;
  5168. new = pciserial_init_ports(dev, priv->board);
  5169. if (!IS_ERR(new)) {
  5170. pci_set_drvdata(dev, new);
  5171. kfree(priv);
  5172. }
  5173. }
  5174. static const struct pci_error_handlers serial8250_err_handler = {
  5175. .error_detected = serial8250_io_error_detected,
  5176. .slot_reset = serial8250_io_slot_reset,
  5177. .resume = serial8250_io_resume,
  5178. };
  5179. static struct pci_driver serial_pci_driver = {
  5180. .name = "serial",
  5181. .probe = pciserial_init_one,
  5182. .remove = pciserial_remove_one,
  5183. .driver = {
  5184. .pm = &pciserial_pm_ops,
  5185. },
  5186. .id_table = serial_pci_tbl,
  5187. .err_handler = &serial8250_err_handler,
  5188. };
  5189. module_pci_driver(serial_pci_driver);
  5190. MODULE_LICENSE("GPL");
  5191. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  5192. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);