vmxnet3_drv.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2016, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: pv-drivers@vmware.com
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static const struct pci_device_id vmxnet3_pciid_table[] = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static int enable_mq = 1;
  41. static void
  42. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  43. /*
  44. * Enable/Disable the given intr
  45. */
  46. static void
  47. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  48. {
  49. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  50. }
  51. static void
  52. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  53. {
  54. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  55. }
  56. /*
  57. * Enable/Disable all intrs used by the device
  58. */
  59. static void
  60. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  61. {
  62. int i;
  63. for (i = 0; i < adapter->intr.num_intrs; i++)
  64. vmxnet3_enable_intr(adapter, i);
  65. adapter->shared->devRead.intrConf.intrCtrl &=
  66. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  67. }
  68. static void
  69. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  70. {
  71. int i;
  72. adapter->shared->devRead.intrConf.intrCtrl |=
  73. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  74. for (i = 0; i < adapter->intr.num_intrs; i++)
  75. vmxnet3_disable_intr(adapter, i);
  76. }
  77. static void
  78. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  79. {
  80. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  81. }
  82. static bool
  83. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  84. {
  85. return tq->stopped;
  86. }
  87. static void
  88. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  89. {
  90. tq->stopped = false;
  91. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  92. }
  93. static void
  94. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  95. {
  96. tq->stopped = false;
  97. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  98. }
  99. static void
  100. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  101. {
  102. tq->stopped = true;
  103. tq->num_stop++;
  104. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  105. }
  106. /*
  107. * Check the link state. This may start or stop the tx queue.
  108. */
  109. static void
  110. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  111. {
  112. u32 ret;
  113. int i;
  114. unsigned long flags;
  115. spin_lock_irqsave(&adapter->cmd_lock, flags);
  116. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  117. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  118. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  119. adapter->link_speed = ret >> 16;
  120. if (ret & 1) { /* Link is up. */
  121. netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
  122. adapter->link_speed);
  123. netif_carrier_on(adapter->netdev);
  124. if (affectTxQueue) {
  125. for (i = 0; i < adapter->num_tx_queues; i++)
  126. vmxnet3_tq_start(&adapter->tx_queue[i],
  127. adapter);
  128. }
  129. } else {
  130. netdev_info(adapter->netdev, "NIC Link is Down\n");
  131. netif_carrier_off(adapter->netdev);
  132. if (affectTxQueue) {
  133. for (i = 0; i < adapter->num_tx_queues; i++)
  134. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  135. }
  136. }
  137. }
  138. static void
  139. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  140. {
  141. int i;
  142. unsigned long flags;
  143. u32 events = le32_to_cpu(adapter->shared->ecr);
  144. if (!events)
  145. return;
  146. vmxnet3_ack_events(adapter, events);
  147. /* Check if link state has changed */
  148. if (events & VMXNET3_ECR_LINK)
  149. vmxnet3_check_link(adapter, true);
  150. /* Check if there is an error on xmit/recv queues */
  151. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  152. spin_lock_irqsave(&adapter->cmd_lock, flags);
  153. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  154. VMXNET3_CMD_GET_QUEUE_STATUS);
  155. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  156. for (i = 0; i < adapter->num_tx_queues; i++)
  157. if (adapter->tqd_start[i].status.stopped)
  158. dev_err(&adapter->netdev->dev,
  159. "%s: tq[%d] error 0x%x\n",
  160. adapter->netdev->name, i, le32_to_cpu(
  161. adapter->tqd_start[i].status.error));
  162. for (i = 0; i < adapter->num_rx_queues; i++)
  163. if (adapter->rqd_start[i].status.stopped)
  164. dev_err(&adapter->netdev->dev,
  165. "%s: rq[%d] error 0x%x\n",
  166. adapter->netdev->name, i,
  167. adapter->rqd_start[i].status.error);
  168. schedule_work(&adapter->work);
  169. }
  170. }
  171. #ifdef __BIG_ENDIAN_BITFIELD
  172. /*
  173. * The device expects the bitfields in shared structures to be written in
  174. * little endian. When CPU is big endian, the following routines are used to
  175. * correctly read and write into ABI.
  176. * The general technique used here is : double word bitfields are defined in
  177. * opposite order for big endian architecture. Then before reading them in
  178. * driver the complete double word is translated using le32_to_cpu. Similarly
  179. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  180. * double words into required format.
  181. * In order to avoid touching bits in shared structure more than once, temporary
  182. * descriptors are used. These are passed as srcDesc to following functions.
  183. */
  184. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  185. struct Vmxnet3_RxDesc *dstDesc)
  186. {
  187. u32 *src = (u32 *)srcDesc + 2;
  188. u32 *dst = (u32 *)dstDesc + 2;
  189. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  190. *dst = le32_to_cpu(*src);
  191. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  192. }
  193. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  194. struct Vmxnet3_TxDesc *dstDesc)
  195. {
  196. int i;
  197. u32 *src = (u32 *)(srcDesc + 1);
  198. u32 *dst = (u32 *)(dstDesc + 1);
  199. /* Working backwards so that the gen bit is set at the end. */
  200. for (i = 2; i > 0; i--) {
  201. src--;
  202. dst--;
  203. *dst = cpu_to_le32(*src);
  204. }
  205. }
  206. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  207. struct Vmxnet3_RxCompDesc *dstDesc)
  208. {
  209. int i = 0;
  210. u32 *src = (u32 *)srcDesc;
  211. u32 *dst = (u32 *)dstDesc;
  212. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  213. *dst = le32_to_cpu(*src);
  214. src++;
  215. dst++;
  216. }
  217. }
  218. /* Used to read bitfield values from double words. */
  219. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  220. {
  221. u32 temp = le32_to_cpu(*bitfield);
  222. u32 mask = ((1 << size) - 1) << pos;
  223. temp &= mask;
  224. temp >>= pos;
  225. return temp;
  226. }
  227. #endif /* __BIG_ENDIAN_BITFIELD */
  228. #ifdef __BIG_ENDIAN_BITFIELD
  229. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  230. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  231. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  232. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  233. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  234. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  235. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  236. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  237. VMXNET3_TCD_GEN_SIZE)
  238. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  239. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  240. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  241. (dstrcd) = (tmp); \
  242. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  243. } while (0)
  244. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  245. (dstrxd) = (tmp); \
  246. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  247. } while (0)
  248. #else
  249. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  250. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  251. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  252. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  253. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  254. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  255. #endif /* __BIG_ENDIAN_BITFIELD */
  256. static void
  257. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  258. struct pci_dev *pdev)
  259. {
  260. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  261. dma_unmap_single(&pdev->dev, tbi->dma_addr, tbi->len,
  262. PCI_DMA_TODEVICE);
  263. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  264. dma_unmap_page(&pdev->dev, tbi->dma_addr, tbi->len,
  265. PCI_DMA_TODEVICE);
  266. else
  267. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  268. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  269. }
  270. static int
  271. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  272. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  273. {
  274. struct sk_buff *skb;
  275. int entries = 0;
  276. /* no out of order completion */
  277. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  278. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  279. skb = tq->buf_info[eop_idx].skb;
  280. BUG_ON(skb == NULL);
  281. tq->buf_info[eop_idx].skb = NULL;
  282. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  283. while (tq->tx_ring.next2comp != eop_idx) {
  284. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  285. pdev);
  286. /* update next2comp w/o tx_lock. Since we are marking more,
  287. * instead of less, tx ring entries avail, the worst case is
  288. * that the tx routine incorrectly re-queues a pkt due to
  289. * insufficient tx ring entries.
  290. */
  291. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  292. entries++;
  293. }
  294. dev_kfree_skb_any(skb);
  295. return entries;
  296. }
  297. static int
  298. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  299. struct vmxnet3_adapter *adapter)
  300. {
  301. int completed = 0;
  302. union Vmxnet3_GenericDesc *gdesc;
  303. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  304. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  305. /* Prevent any &gdesc->tcd field from being (speculatively)
  306. * read before (&gdesc->tcd)->gen is read.
  307. */
  308. dma_rmb();
  309. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  310. &gdesc->tcd), tq, adapter->pdev,
  311. adapter);
  312. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  313. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  314. }
  315. if (completed) {
  316. spin_lock(&tq->tx_lock);
  317. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  318. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  319. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  320. netif_carrier_ok(adapter->netdev))) {
  321. vmxnet3_tq_wake(tq, adapter);
  322. }
  323. spin_unlock(&tq->tx_lock);
  324. }
  325. return completed;
  326. }
  327. static void
  328. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  329. struct vmxnet3_adapter *adapter)
  330. {
  331. int i;
  332. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  333. struct vmxnet3_tx_buf_info *tbi;
  334. tbi = tq->buf_info + tq->tx_ring.next2comp;
  335. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  336. if (tbi->skb) {
  337. dev_kfree_skb_any(tbi->skb);
  338. tbi->skb = NULL;
  339. }
  340. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  341. }
  342. /* sanity check, verify all buffers are indeed unmapped and freed */
  343. for (i = 0; i < tq->tx_ring.size; i++) {
  344. BUG_ON(tq->buf_info[i].skb != NULL ||
  345. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  346. }
  347. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  348. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  349. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  350. tq->comp_ring.next2proc = 0;
  351. }
  352. static void
  353. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  354. struct vmxnet3_adapter *adapter)
  355. {
  356. if (tq->tx_ring.base) {
  357. dma_free_coherent(&adapter->pdev->dev, tq->tx_ring.size *
  358. sizeof(struct Vmxnet3_TxDesc),
  359. tq->tx_ring.base, tq->tx_ring.basePA);
  360. tq->tx_ring.base = NULL;
  361. }
  362. if (tq->data_ring.base) {
  363. dma_free_coherent(&adapter->pdev->dev,
  364. tq->data_ring.size * tq->txdata_desc_size,
  365. tq->data_ring.base, tq->data_ring.basePA);
  366. tq->data_ring.base = NULL;
  367. }
  368. if (tq->comp_ring.base) {
  369. dma_free_coherent(&adapter->pdev->dev, tq->comp_ring.size *
  370. sizeof(struct Vmxnet3_TxCompDesc),
  371. tq->comp_ring.base, tq->comp_ring.basePA);
  372. tq->comp_ring.base = NULL;
  373. }
  374. if (tq->buf_info) {
  375. dma_free_coherent(&adapter->pdev->dev,
  376. tq->tx_ring.size * sizeof(tq->buf_info[0]),
  377. tq->buf_info, tq->buf_info_pa);
  378. tq->buf_info = NULL;
  379. }
  380. }
  381. /* Destroy all tx queues */
  382. void
  383. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  384. {
  385. int i;
  386. for (i = 0; i < adapter->num_tx_queues; i++)
  387. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  388. }
  389. static void
  390. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  391. struct vmxnet3_adapter *adapter)
  392. {
  393. int i;
  394. /* reset the tx ring contents to 0 and reset the tx ring states */
  395. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  396. sizeof(struct Vmxnet3_TxDesc));
  397. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  398. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  399. memset(tq->data_ring.base, 0,
  400. tq->data_ring.size * tq->txdata_desc_size);
  401. /* reset the tx comp ring contents to 0 and reset comp ring states */
  402. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  403. sizeof(struct Vmxnet3_TxCompDesc));
  404. tq->comp_ring.next2proc = 0;
  405. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  406. /* reset the bookkeeping data */
  407. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  408. for (i = 0; i < tq->tx_ring.size; i++)
  409. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  410. /* stats are not reset */
  411. }
  412. static int
  413. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  414. struct vmxnet3_adapter *adapter)
  415. {
  416. size_t sz;
  417. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  418. tq->comp_ring.base || tq->buf_info);
  419. tq->tx_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  420. tq->tx_ring.size * sizeof(struct Vmxnet3_TxDesc),
  421. &tq->tx_ring.basePA, GFP_KERNEL);
  422. if (!tq->tx_ring.base) {
  423. netdev_err(adapter->netdev, "failed to allocate tx ring\n");
  424. goto err;
  425. }
  426. tq->data_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  427. tq->data_ring.size * tq->txdata_desc_size,
  428. &tq->data_ring.basePA, GFP_KERNEL);
  429. if (!tq->data_ring.base) {
  430. netdev_err(adapter->netdev, "failed to allocate tx data ring\n");
  431. goto err;
  432. }
  433. tq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  434. tq->comp_ring.size * sizeof(struct Vmxnet3_TxCompDesc),
  435. &tq->comp_ring.basePA, GFP_KERNEL);
  436. if (!tq->comp_ring.base) {
  437. netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
  438. goto err;
  439. }
  440. sz = tq->tx_ring.size * sizeof(tq->buf_info[0]);
  441. tq->buf_info = dma_zalloc_coherent(&adapter->pdev->dev, sz,
  442. &tq->buf_info_pa, GFP_KERNEL);
  443. if (!tq->buf_info)
  444. goto err;
  445. return 0;
  446. err:
  447. vmxnet3_tq_destroy(tq, adapter);
  448. return -ENOMEM;
  449. }
  450. static void
  451. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  452. {
  453. int i;
  454. for (i = 0; i < adapter->num_tx_queues; i++)
  455. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  456. }
  457. /*
  458. * starting from ring->next2fill, allocate rx buffers for the given ring
  459. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  460. * are allocated or allocation fails
  461. */
  462. static int
  463. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  464. int num_to_alloc, struct vmxnet3_adapter *adapter)
  465. {
  466. int num_allocated = 0;
  467. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  468. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  469. u32 val;
  470. while (num_allocated <= num_to_alloc) {
  471. struct vmxnet3_rx_buf_info *rbi;
  472. union Vmxnet3_GenericDesc *gd;
  473. rbi = rbi_base + ring->next2fill;
  474. gd = ring->base + ring->next2fill;
  475. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  476. if (rbi->skb == NULL) {
  477. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  478. rbi->len,
  479. GFP_KERNEL);
  480. if (unlikely(rbi->skb == NULL)) {
  481. rq->stats.rx_buf_alloc_failure++;
  482. break;
  483. }
  484. rbi->dma_addr = dma_map_single(
  485. &adapter->pdev->dev,
  486. rbi->skb->data, rbi->len,
  487. PCI_DMA_FROMDEVICE);
  488. if (dma_mapping_error(&adapter->pdev->dev,
  489. rbi->dma_addr)) {
  490. dev_kfree_skb_any(rbi->skb);
  491. rq->stats.rx_buf_alloc_failure++;
  492. break;
  493. }
  494. } else {
  495. /* rx buffer skipped by the device */
  496. }
  497. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  498. } else {
  499. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  500. rbi->len != PAGE_SIZE);
  501. if (rbi->page == NULL) {
  502. rbi->page = alloc_page(GFP_ATOMIC);
  503. if (unlikely(rbi->page == NULL)) {
  504. rq->stats.rx_buf_alloc_failure++;
  505. break;
  506. }
  507. rbi->dma_addr = dma_map_page(
  508. &adapter->pdev->dev,
  509. rbi->page, 0, PAGE_SIZE,
  510. PCI_DMA_FROMDEVICE);
  511. if (dma_mapping_error(&adapter->pdev->dev,
  512. rbi->dma_addr)) {
  513. put_page(rbi->page);
  514. rq->stats.rx_buf_alloc_failure++;
  515. break;
  516. }
  517. } else {
  518. /* rx buffers skipped by the device */
  519. }
  520. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  521. }
  522. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  523. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  524. | val | rbi->len);
  525. /* Fill the last buffer but dont mark it ready, or else the
  526. * device will think that the queue is full */
  527. if (num_allocated == num_to_alloc)
  528. break;
  529. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  530. num_allocated++;
  531. vmxnet3_cmd_ring_adv_next2fill(ring);
  532. }
  533. netdev_dbg(adapter->netdev,
  534. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  535. num_allocated, ring->next2fill, ring->next2comp);
  536. /* so that the device can distinguish a full ring and an empty ring */
  537. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  538. return num_allocated;
  539. }
  540. static void
  541. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  542. struct vmxnet3_rx_buf_info *rbi)
  543. {
  544. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  545. skb_shinfo(skb)->nr_frags;
  546. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  547. __skb_frag_set_page(frag, rbi->page);
  548. frag->page_offset = 0;
  549. skb_frag_size_set(frag, rcd->len);
  550. skb->data_len += rcd->len;
  551. skb->truesize += PAGE_SIZE;
  552. skb_shinfo(skb)->nr_frags++;
  553. }
  554. static int
  555. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  556. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  557. struct vmxnet3_adapter *adapter)
  558. {
  559. u32 dw2, len;
  560. unsigned long buf_offset;
  561. int i;
  562. union Vmxnet3_GenericDesc *gdesc;
  563. struct vmxnet3_tx_buf_info *tbi = NULL;
  564. BUG_ON(ctx->copy_size > skb_headlen(skb));
  565. /* use the previous gen bit for the SOP desc */
  566. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  567. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  568. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  569. /* no need to map the buffer if headers are copied */
  570. if (ctx->copy_size) {
  571. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  572. tq->tx_ring.next2fill *
  573. tq->txdata_desc_size);
  574. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  575. ctx->sop_txd->dword[3] = 0;
  576. tbi = tq->buf_info + tq->tx_ring.next2fill;
  577. tbi->map_type = VMXNET3_MAP_NONE;
  578. netdev_dbg(adapter->netdev,
  579. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  580. tq->tx_ring.next2fill,
  581. le64_to_cpu(ctx->sop_txd->txd.addr),
  582. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  583. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  584. /* use the right gen for non-SOP desc */
  585. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  586. }
  587. /* linear part can use multiple tx desc if it's big */
  588. len = skb_headlen(skb) - ctx->copy_size;
  589. buf_offset = ctx->copy_size;
  590. while (len) {
  591. u32 buf_size;
  592. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  593. buf_size = len;
  594. dw2 |= len;
  595. } else {
  596. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  597. /* spec says that for TxDesc.len, 0 == 2^14 */
  598. }
  599. tbi = tq->buf_info + tq->tx_ring.next2fill;
  600. tbi->map_type = VMXNET3_MAP_SINGLE;
  601. tbi->dma_addr = dma_map_single(&adapter->pdev->dev,
  602. skb->data + buf_offset, buf_size,
  603. PCI_DMA_TODEVICE);
  604. if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
  605. return -EFAULT;
  606. tbi->len = buf_size;
  607. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  608. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  609. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  610. gdesc->dword[2] = cpu_to_le32(dw2);
  611. gdesc->dword[3] = 0;
  612. netdev_dbg(adapter->netdev,
  613. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  614. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  615. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  616. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  617. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  618. len -= buf_size;
  619. buf_offset += buf_size;
  620. }
  621. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  622. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  623. u32 buf_size;
  624. buf_offset = 0;
  625. len = skb_frag_size(frag);
  626. while (len) {
  627. tbi = tq->buf_info + tq->tx_ring.next2fill;
  628. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  629. buf_size = len;
  630. dw2 |= len;
  631. } else {
  632. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  633. /* spec says that for TxDesc.len, 0 == 2^14 */
  634. }
  635. tbi->map_type = VMXNET3_MAP_PAGE;
  636. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  637. buf_offset, buf_size,
  638. DMA_TO_DEVICE);
  639. if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
  640. return -EFAULT;
  641. tbi->len = buf_size;
  642. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  643. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  644. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  645. gdesc->dword[2] = cpu_to_le32(dw2);
  646. gdesc->dword[3] = 0;
  647. netdev_dbg(adapter->netdev,
  648. "txd[%u]: 0x%llx %u %u\n",
  649. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  650. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  651. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  652. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  653. len -= buf_size;
  654. buf_offset += buf_size;
  655. }
  656. }
  657. ctx->eop_txd = gdesc;
  658. /* set the last buf_info for the pkt */
  659. tbi->skb = skb;
  660. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  661. return 0;
  662. }
  663. /* Init all tx queues */
  664. static void
  665. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  666. {
  667. int i;
  668. for (i = 0; i < adapter->num_tx_queues; i++)
  669. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  670. }
  671. /*
  672. * parse relevant protocol headers:
  673. * For a tso pkt, relevant headers are L2/3/4 including options
  674. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  675. * if it's a TCP/UDP pkt
  676. *
  677. * Returns:
  678. * -1: error happens during parsing
  679. * 0: protocol headers parsed, but too big to be copied
  680. * 1: protocol headers parsed and copied
  681. *
  682. * Other effects:
  683. * 1. related *ctx fields are updated.
  684. * 2. ctx->copy_size is # of bytes copied
  685. * 3. the portion to be copied is guaranteed to be in the linear part
  686. *
  687. */
  688. static int
  689. vmxnet3_parse_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  690. struct vmxnet3_tx_ctx *ctx,
  691. struct vmxnet3_adapter *adapter)
  692. {
  693. u8 protocol = 0;
  694. if (ctx->mss) { /* TSO */
  695. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  696. ctx->l4_hdr_size = tcp_hdrlen(skb);
  697. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  698. } else {
  699. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  700. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  701. if (ctx->ipv4) {
  702. const struct iphdr *iph = ip_hdr(skb);
  703. protocol = iph->protocol;
  704. } else if (ctx->ipv6) {
  705. const struct ipv6hdr *ipv6h = ipv6_hdr(skb);
  706. protocol = ipv6h->nexthdr;
  707. }
  708. switch (protocol) {
  709. case IPPROTO_TCP:
  710. ctx->l4_hdr_size = tcp_hdrlen(skb);
  711. break;
  712. case IPPROTO_UDP:
  713. ctx->l4_hdr_size = sizeof(struct udphdr);
  714. break;
  715. default:
  716. ctx->l4_hdr_size = 0;
  717. break;
  718. }
  719. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  720. ctx->l4_hdr_size, skb->len);
  721. } else {
  722. ctx->eth_ip_hdr_size = 0;
  723. ctx->l4_hdr_size = 0;
  724. /* copy as much as allowed */
  725. ctx->copy_size = min_t(unsigned int,
  726. tq->txdata_desc_size,
  727. skb_headlen(skb));
  728. }
  729. if (skb->len <= VMXNET3_HDR_COPY_SIZE)
  730. ctx->copy_size = skb->len;
  731. /* make sure headers are accessible directly */
  732. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  733. goto err;
  734. }
  735. if (unlikely(ctx->copy_size > tq->txdata_desc_size)) {
  736. tq->stats.oversized_hdr++;
  737. ctx->copy_size = 0;
  738. return 0;
  739. }
  740. return 1;
  741. err:
  742. return -1;
  743. }
  744. /*
  745. * copy relevant protocol headers to the transmit ring:
  746. * For a tso pkt, relevant headers are L2/3/4 including options
  747. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  748. * if it's a TCP/UDP pkt
  749. *
  750. *
  751. * Note that this requires that vmxnet3_parse_hdr be called first to set the
  752. * appropriate bits in ctx first
  753. */
  754. static void
  755. vmxnet3_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  756. struct vmxnet3_tx_ctx *ctx,
  757. struct vmxnet3_adapter *adapter)
  758. {
  759. struct Vmxnet3_TxDataDesc *tdd;
  760. tdd = (struct Vmxnet3_TxDataDesc *)((u8 *)tq->data_ring.base +
  761. tq->tx_ring.next2fill *
  762. tq->txdata_desc_size);
  763. memcpy(tdd->data, skb->data, ctx->copy_size);
  764. netdev_dbg(adapter->netdev,
  765. "copy %u bytes to dataRing[%u]\n",
  766. ctx->copy_size, tq->tx_ring.next2fill);
  767. }
  768. static void
  769. vmxnet3_prepare_tso(struct sk_buff *skb,
  770. struct vmxnet3_tx_ctx *ctx)
  771. {
  772. struct tcphdr *tcph = tcp_hdr(skb);
  773. if (ctx->ipv4) {
  774. struct iphdr *iph = ip_hdr(skb);
  775. iph->check = 0;
  776. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  777. IPPROTO_TCP, 0);
  778. } else if (ctx->ipv6) {
  779. struct ipv6hdr *iph = ipv6_hdr(skb);
  780. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  781. IPPROTO_TCP, 0);
  782. }
  783. }
  784. static int txd_estimate(const struct sk_buff *skb)
  785. {
  786. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  787. int i;
  788. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  789. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  790. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  791. }
  792. return count;
  793. }
  794. /*
  795. * Transmits a pkt thru a given tq
  796. * Returns:
  797. * NETDEV_TX_OK: descriptors are setup successfully
  798. * NETDEV_TX_OK: error occurred, the pkt is dropped
  799. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  800. *
  801. * Side-effects:
  802. * 1. tx ring may be changed
  803. * 2. tq stats may be updated accordingly
  804. * 3. shared->txNumDeferred may be updated
  805. */
  806. static int
  807. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  808. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  809. {
  810. int ret;
  811. u32 count;
  812. unsigned long flags;
  813. struct vmxnet3_tx_ctx ctx;
  814. union Vmxnet3_GenericDesc *gdesc;
  815. #ifdef __BIG_ENDIAN_BITFIELD
  816. /* Use temporary descriptor to avoid touching bits multiple times */
  817. union Vmxnet3_GenericDesc tempTxDesc;
  818. #endif
  819. count = txd_estimate(skb);
  820. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  821. ctx.ipv6 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IPV6));
  822. ctx.mss = skb_shinfo(skb)->gso_size;
  823. if (ctx.mss) {
  824. if (skb_header_cloned(skb)) {
  825. if (unlikely(pskb_expand_head(skb, 0, 0,
  826. GFP_ATOMIC) != 0)) {
  827. tq->stats.drop_tso++;
  828. goto drop_pkt;
  829. }
  830. tq->stats.copy_skb_header++;
  831. }
  832. vmxnet3_prepare_tso(skb, &ctx);
  833. } else {
  834. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  835. /* non-tso pkts must not use more than
  836. * VMXNET3_MAX_TXD_PER_PKT entries
  837. */
  838. if (skb_linearize(skb) != 0) {
  839. tq->stats.drop_too_many_frags++;
  840. goto drop_pkt;
  841. }
  842. tq->stats.linearized++;
  843. /* recalculate the # of descriptors to use */
  844. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  845. }
  846. }
  847. ret = vmxnet3_parse_hdr(skb, tq, &ctx, adapter);
  848. if (ret >= 0) {
  849. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  850. /* hdrs parsed, check against other limits */
  851. if (ctx.mss) {
  852. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  853. VMXNET3_MAX_TX_BUF_SIZE)) {
  854. tq->stats.drop_oversized_hdr++;
  855. goto drop_pkt;
  856. }
  857. } else {
  858. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  859. if (unlikely(ctx.eth_ip_hdr_size +
  860. skb->csum_offset >
  861. VMXNET3_MAX_CSUM_OFFSET)) {
  862. tq->stats.drop_oversized_hdr++;
  863. goto drop_pkt;
  864. }
  865. }
  866. }
  867. } else {
  868. tq->stats.drop_hdr_inspect_err++;
  869. goto drop_pkt;
  870. }
  871. spin_lock_irqsave(&tq->tx_lock, flags);
  872. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  873. tq->stats.tx_ring_full++;
  874. netdev_dbg(adapter->netdev,
  875. "tx queue stopped on %s, next2comp %u"
  876. " next2fill %u\n", adapter->netdev->name,
  877. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  878. vmxnet3_tq_stop(tq, adapter);
  879. spin_unlock_irqrestore(&tq->tx_lock, flags);
  880. return NETDEV_TX_BUSY;
  881. }
  882. vmxnet3_copy_hdr(skb, tq, &ctx, adapter);
  883. /* fill tx descs related to addr & len */
  884. if (vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter))
  885. goto unlock_drop_pkt;
  886. /* setup the EOP desc */
  887. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  888. /* setup the SOP desc */
  889. #ifdef __BIG_ENDIAN_BITFIELD
  890. gdesc = &tempTxDesc;
  891. gdesc->dword[2] = ctx.sop_txd->dword[2];
  892. gdesc->dword[3] = ctx.sop_txd->dword[3];
  893. #else
  894. gdesc = ctx.sop_txd;
  895. #endif
  896. if (ctx.mss) {
  897. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  898. gdesc->txd.om = VMXNET3_OM_TSO;
  899. gdesc->txd.msscof = ctx.mss;
  900. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  901. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  902. } else {
  903. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  904. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  905. gdesc->txd.om = VMXNET3_OM_CSUM;
  906. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  907. skb->csum_offset;
  908. } else {
  909. gdesc->txd.om = 0;
  910. gdesc->txd.msscof = 0;
  911. }
  912. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  913. }
  914. if (skb_vlan_tag_present(skb)) {
  915. gdesc->txd.ti = 1;
  916. gdesc->txd.tci = skb_vlan_tag_get(skb);
  917. }
  918. /* Ensure that the write to (&gdesc->txd)->gen will be observed after
  919. * all other writes to &gdesc->txd.
  920. */
  921. dma_wmb();
  922. /* finally flips the GEN bit of the SOP desc. */
  923. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  924. VMXNET3_TXD_GEN);
  925. #ifdef __BIG_ENDIAN_BITFIELD
  926. /* Finished updating in bitfields of Tx Desc, so write them in original
  927. * place.
  928. */
  929. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  930. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  931. gdesc = ctx.sop_txd;
  932. #endif
  933. netdev_dbg(adapter->netdev,
  934. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  935. (u32)(ctx.sop_txd -
  936. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  937. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  938. spin_unlock_irqrestore(&tq->tx_lock, flags);
  939. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  940. le32_to_cpu(tq->shared->txThreshold)) {
  941. tq->shared->txNumDeferred = 0;
  942. VMXNET3_WRITE_BAR0_REG(adapter,
  943. VMXNET3_REG_TXPROD + tq->qid * 8,
  944. tq->tx_ring.next2fill);
  945. }
  946. return NETDEV_TX_OK;
  947. unlock_drop_pkt:
  948. spin_unlock_irqrestore(&tq->tx_lock, flags);
  949. drop_pkt:
  950. tq->stats.drop_total++;
  951. dev_kfree_skb_any(skb);
  952. return NETDEV_TX_OK;
  953. }
  954. static netdev_tx_t
  955. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  956. {
  957. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  958. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  959. return vmxnet3_tq_xmit(skb,
  960. &adapter->tx_queue[skb->queue_mapping],
  961. adapter, netdev);
  962. }
  963. static void
  964. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  965. struct sk_buff *skb,
  966. union Vmxnet3_GenericDesc *gdesc)
  967. {
  968. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  969. if (gdesc->rcd.v4 &&
  970. (le32_to_cpu(gdesc->dword[3]) &
  971. VMXNET3_RCD_CSUM_OK) == VMXNET3_RCD_CSUM_OK) {
  972. skb->ip_summed = CHECKSUM_UNNECESSARY;
  973. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  974. BUG_ON(gdesc->rcd.frg);
  975. } else if (gdesc->rcd.v6 && (le32_to_cpu(gdesc->dword[3]) &
  976. (1 << VMXNET3_RCD_TUC_SHIFT))) {
  977. skb->ip_summed = CHECKSUM_UNNECESSARY;
  978. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  979. BUG_ON(gdesc->rcd.frg);
  980. } else {
  981. if (gdesc->rcd.csum) {
  982. skb->csum = htons(gdesc->rcd.csum);
  983. skb->ip_summed = CHECKSUM_PARTIAL;
  984. } else {
  985. skb_checksum_none_assert(skb);
  986. }
  987. }
  988. } else {
  989. skb_checksum_none_assert(skb);
  990. }
  991. }
  992. static void
  993. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  994. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  995. {
  996. rq->stats.drop_err++;
  997. if (!rcd->fcs)
  998. rq->stats.drop_fcs++;
  999. rq->stats.drop_total++;
  1000. /*
  1001. * We do not unmap and chain the rx buffer to the skb.
  1002. * We basically pretend this buffer is not used and will be recycled
  1003. * by vmxnet3_rq_alloc_rx_buf()
  1004. */
  1005. /*
  1006. * ctx->skb may be NULL if this is the first and the only one
  1007. * desc for the pkt
  1008. */
  1009. if (ctx->skb)
  1010. dev_kfree_skb_irq(ctx->skb);
  1011. ctx->skb = NULL;
  1012. }
  1013. static u32
  1014. vmxnet3_get_hdr_len(struct vmxnet3_adapter *adapter, struct sk_buff *skb,
  1015. union Vmxnet3_GenericDesc *gdesc)
  1016. {
  1017. u32 hlen, maplen;
  1018. union {
  1019. void *ptr;
  1020. struct ethhdr *eth;
  1021. struct iphdr *ipv4;
  1022. struct ipv6hdr *ipv6;
  1023. struct tcphdr *tcp;
  1024. } hdr;
  1025. BUG_ON(gdesc->rcd.tcp == 0);
  1026. maplen = skb_headlen(skb);
  1027. if (unlikely(sizeof(struct iphdr) + sizeof(struct tcphdr) > maplen))
  1028. return 0;
  1029. hdr.eth = eth_hdr(skb);
  1030. if (gdesc->rcd.v4) {
  1031. BUG_ON(hdr.eth->h_proto != htons(ETH_P_IP));
  1032. hdr.ptr += sizeof(struct ethhdr);
  1033. BUG_ON(hdr.ipv4->protocol != IPPROTO_TCP);
  1034. hlen = hdr.ipv4->ihl << 2;
  1035. hdr.ptr += hdr.ipv4->ihl << 2;
  1036. } else if (gdesc->rcd.v6) {
  1037. BUG_ON(hdr.eth->h_proto != htons(ETH_P_IPV6));
  1038. hdr.ptr += sizeof(struct ethhdr);
  1039. /* Use an estimated value, since we also need to handle
  1040. * TSO case.
  1041. */
  1042. if (hdr.ipv6->nexthdr != IPPROTO_TCP)
  1043. return sizeof(struct ipv6hdr) + sizeof(struct tcphdr);
  1044. hlen = sizeof(struct ipv6hdr);
  1045. hdr.ptr += sizeof(struct ipv6hdr);
  1046. } else {
  1047. /* Non-IP pkt, dont estimate header length */
  1048. return 0;
  1049. }
  1050. if (hlen + sizeof(struct tcphdr) > maplen)
  1051. return 0;
  1052. return (hlen + (hdr.tcp->doff << 2));
  1053. }
  1054. static int
  1055. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  1056. struct vmxnet3_adapter *adapter, int quota)
  1057. {
  1058. static const u32 rxprod_reg[2] = {
  1059. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  1060. };
  1061. u32 num_pkts = 0;
  1062. bool skip_page_frags = false;
  1063. struct Vmxnet3_RxCompDesc *rcd;
  1064. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  1065. u16 segCnt = 0, mss = 0;
  1066. #ifdef __BIG_ENDIAN_BITFIELD
  1067. struct Vmxnet3_RxDesc rxCmdDesc;
  1068. struct Vmxnet3_RxCompDesc rxComp;
  1069. #endif
  1070. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  1071. &rxComp);
  1072. while (rcd->gen == rq->comp_ring.gen) {
  1073. struct vmxnet3_rx_buf_info *rbi;
  1074. struct sk_buff *skb, *new_skb = NULL;
  1075. struct page *new_page = NULL;
  1076. dma_addr_t new_dma_addr;
  1077. int num_to_alloc;
  1078. struct Vmxnet3_RxDesc *rxd;
  1079. u32 idx, ring_idx;
  1080. struct vmxnet3_cmd_ring *ring = NULL;
  1081. if (num_pkts >= quota) {
  1082. /* we may stop even before we see the EOP desc of
  1083. * the current pkt
  1084. */
  1085. break;
  1086. }
  1087. /* Prevent any rcd field from being (speculatively) read before
  1088. * rcd->gen is read.
  1089. */
  1090. dma_rmb();
  1091. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2 &&
  1092. rcd->rqID != rq->dataRingQid);
  1093. idx = rcd->rxdIdx;
  1094. ring_idx = VMXNET3_GET_RING_IDX(adapter, rcd->rqID);
  1095. ring = rq->rx_ring + ring_idx;
  1096. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  1097. &rxCmdDesc);
  1098. rbi = rq->buf_info[ring_idx] + idx;
  1099. BUG_ON(rxd->addr != rbi->dma_addr ||
  1100. rxd->len != rbi->len);
  1101. if (unlikely(rcd->eop && rcd->err)) {
  1102. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  1103. goto rcd_done;
  1104. }
  1105. if (rcd->sop) { /* first buf of the pkt */
  1106. bool rxDataRingUsed;
  1107. u16 len;
  1108. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  1109. (rcd->rqID != rq->qid &&
  1110. rcd->rqID != rq->dataRingQid));
  1111. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  1112. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1113. if (unlikely(rcd->len == 0)) {
  1114. /* Pretend the rx buffer is skipped. */
  1115. BUG_ON(!(rcd->sop && rcd->eop));
  1116. netdev_dbg(adapter->netdev,
  1117. "rxRing[%u][%u] 0 length\n",
  1118. ring_idx, idx);
  1119. goto rcd_done;
  1120. }
  1121. skip_page_frags = false;
  1122. ctx->skb = rbi->skb;
  1123. rxDataRingUsed =
  1124. VMXNET3_RX_DATA_RING(adapter, rcd->rqID);
  1125. len = rxDataRingUsed ? rcd->len : rbi->len;
  1126. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1127. len);
  1128. if (new_skb == NULL) {
  1129. /* Skb allocation failed, do not handover this
  1130. * skb to stack. Reuse it. Drop the existing pkt
  1131. */
  1132. rq->stats.rx_buf_alloc_failure++;
  1133. ctx->skb = NULL;
  1134. rq->stats.drop_total++;
  1135. skip_page_frags = true;
  1136. goto rcd_done;
  1137. }
  1138. if (rxDataRingUsed) {
  1139. size_t sz;
  1140. BUG_ON(rcd->len > rq->data_ring.desc_size);
  1141. ctx->skb = new_skb;
  1142. sz = rcd->rxdIdx * rq->data_ring.desc_size;
  1143. memcpy(new_skb->data,
  1144. &rq->data_ring.base[sz], rcd->len);
  1145. } else {
  1146. ctx->skb = rbi->skb;
  1147. new_dma_addr =
  1148. dma_map_single(&adapter->pdev->dev,
  1149. new_skb->data, rbi->len,
  1150. PCI_DMA_FROMDEVICE);
  1151. if (dma_mapping_error(&adapter->pdev->dev,
  1152. new_dma_addr)) {
  1153. dev_kfree_skb(new_skb);
  1154. /* Skb allocation failed, do not
  1155. * handover this skb to stack. Reuse
  1156. * it. Drop the existing pkt.
  1157. */
  1158. rq->stats.rx_buf_alloc_failure++;
  1159. ctx->skb = NULL;
  1160. rq->stats.drop_total++;
  1161. skip_page_frags = true;
  1162. goto rcd_done;
  1163. }
  1164. dma_unmap_single(&adapter->pdev->dev,
  1165. rbi->dma_addr,
  1166. rbi->len,
  1167. PCI_DMA_FROMDEVICE);
  1168. /* Immediate refill */
  1169. rbi->skb = new_skb;
  1170. rbi->dma_addr = new_dma_addr;
  1171. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1172. rxd->len = rbi->len;
  1173. }
  1174. #ifdef VMXNET3_RSS
  1175. if (rcd->rssType != VMXNET3_RCD_RSS_TYPE_NONE &&
  1176. (adapter->netdev->features & NETIF_F_RXHASH))
  1177. skb_set_hash(ctx->skb,
  1178. le32_to_cpu(rcd->rssHash),
  1179. PKT_HASH_TYPE_L3);
  1180. #endif
  1181. skb_put(ctx->skb, rcd->len);
  1182. if (VMXNET3_VERSION_GE_2(adapter) &&
  1183. rcd->type == VMXNET3_CDTYPE_RXCOMP_LRO) {
  1184. struct Vmxnet3_RxCompDescExt *rcdlro;
  1185. rcdlro = (struct Vmxnet3_RxCompDescExt *)rcd;
  1186. segCnt = rcdlro->segCnt;
  1187. WARN_ON_ONCE(segCnt == 0);
  1188. mss = rcdlro->mss;
  1189. if (unlikely(segCnt <= 1))
  1190. segCnt = 0;
  1191. } else {
  1192. segCnt = 0;
  1193. }
  1194. } else {
  1195. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1196. /* non SOP buffer must be type 1 in most cases */
  1197. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1198. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1199. /* If an sop buffer was dropped, skip all
  1200. * following non-sop fragments. They will be reused.
  1201. */
  1202. if (skip_page_frags)
  1203. goto rcd_done;
  1204. if (rcd->len) {
  1205. new_page = alloc_page(GFP_ATOMIC);
  1206. /* Replacement page frag could not be allocated.
  1207. * Reuse this page. Drop the pkt and free the
  1208. * skb which contained this page as a frag. Skip
  1209. * processing all the following non-sop frags.
  1210. */
  1211. if (unlikely(!new_page)) {
  1212. rq->stats.rx_buf_alloc_failure++;
  1213. dev_kfree_skb(ctx->skb);
  1214. ctx->skb = NULL;
  1215. skip_page_frags = true;
  1216. goto rcd_done;
  1217. }
  1218. new_dma_addr = dma_map_page(&adapter->pdev->dev,
  1219. new_page,
  1220. 0, PAGE_SIZE,
  1221. PCI_DMA_FROMDEVICE);
  1222. if (dma_mapping_error(&adapter->pdev->dev,
  1223. new_dma_addr)) {
  1224. put_page(new_page);
  1225. rq->stats.rx_buf_alloc_failure++;
  1226. dev_kfree_skb(ctx->skb);
  1227. ctx->skb = NULL;
  1228. skip_page_frags = true;
  1229. goto rcd_done;
  1230. }
  1231. dma_unmap_page(&adapter->pdev->dev,
  1232. rbi->dma_addr, rbi->len,
  1233. PCI_DMA_FROMDEVICE);
  1234. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1235. /* Immediate refill */
  1236. rbi->page = new_page;
  1237. rbi->dma_addr = new_dma_addr;
  1238. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1239. rxd->len = rbi->len;
  1240. }
  1241. }
  1242. skb = ctx->skb;
  1243. if (rcd->eop) {
  1244. u32 mtu = adapter->netdev->mtu;
  1245. skb->len += skb->data_len;
  1246. vmxnet3_rx_csum(adapter, skb,
  1247. (union Vmxnet3_GenericDesc *)rcd);
  1248. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1249. if (!rcd->tcp || !adapter->lro)
  1250. goto not_lro;
  1251. if (segCnt != 0 && mss != 0) {
  1252. skb_shinfo(skb)->gso_type = rcd->v4 ?
  1253. SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
  1254. skb_shinfo(skb)->gso_size = mss;
  1255. skb_shinfo(skb)->gso_segs = segCnt;
  1256. } else if (segCnt != 0 || skb->len > mtu) {
  1257. u32 hlen;
  1258. hlen = vmxnet3_get_hdr_len(adapter, skb,
  1259. (union Vmxnet3_GenericDesc *)rcd);
  1260. if (hlen == 0)
  1261. goto not_lro;
  1262. skb_shinfo(skb)->gso_type =
  1263. rcd->v4 ? SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
  1264. if (segCnt != 0) {
  1265. skb_shinfo(skb)->gso_segs = segCnt;
  1266. skb_shinfo(skb)->gso_size =
  1267. DIV_ROUND_UP(skb->len -
  1268. hlen, segCnt);
  1269. } else {
  1270. skb_shinfo(skb)->gso_size = mtu - hlen;
  1271. }
  1272. }
  1273. not_lro:
  1274. if (unlikely(rcd->ts))
  1275. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rcd->tci);
  1276. if (adapter->netdev->features & NETIF_F_LRO)
  1277. netif_receive_skb(skb);
  1278. else
  1279. napi_gro_receive(&rq->napi, skb);
  1280. ctx->skb = NULL;
  1281. num_pkts++;
  1282. }
  1283. rcd_done:
  1284. /* device may have skipped some rx descs */
  1285. ring->next2comp = idx;
  1286. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1287. ring = rq->rx_ring + ring_idx;
  1288. /* Ensure that the writes to rxd->gen bits will be observed
  1289. * after all other writes to rxd objects.
  1290. */
  1291. dma_wmb();
  1292. while (num_to_alloc) {
  1293. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1294. &rxCmdDesc);
  1295. BUG_ON(!rxd->addr);
  1296. /* Recv desc is ready to be used by the device */
  1297. rxd->gen = ring->gen;
  1298. vmxnet3_cmd_ring_adv_next2fill(ring);
  1299. num_to_alloc--;
  1300. }
  1301. /* if needed, update the register */
  1302. if (unlikely(rq->shared->updateRxProd)) {
  1303. VMXNET3_WRITE_BAR0_REG(adapter,
  1304. rxprod_reg[ring_idx] + rq->qid * 8,
  1305. ring->next2fill);
  1306. }
  1307. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1308. vmxnet3_getRxComp(rcd,
  1309. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1310. }
  1311. return num_pkts;
  1312. }
  1313. static void
  1314. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1315. struct vmxnet3_adapter *adapter)
  1316. {
  1317. u32 i, ring_idx;
  1318. struct Vmxnet3_RxDesc *rxd;
  1319. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1320. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1321. #ifdef __BIG_ENDIAN_BITFIELD
  1322. struct Vmxnet3_RxDesc rxDesc;
  1323. #endif
  1324. vmxnet3_getRxDesc(rxd,
  1325. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1326. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1327. rq->buf_info[ring_idx][i].skb) {
  1328. dma_unmap_single(&adapter->pdev->dev, rxd->addr,
  1329. rxd->len, PCI_DMA_FROMDEVICE);
  1330. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1331. rq->buf_info[ring_idx][i].skb = NULL;
  1332. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1333. rq->buf_info[ring_idx][i].page) {
  1334. dma_unmap_page(&adapter->pdev->dev, rxd->addr,
  1335. rxd->len, PCI_DMA_FROMDEVICE);
  1336. put_page(rq->buf_info[ring_idx][i].page);
  1337. rq->buf_info[ring_idx][i].page = NULL;
  1338. }
  1339. }
  1340. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1341. rq->rx_ring[ring_idx].next2fill =
  1342. rq->rx_ring[ring_idx].next2comp = 0;
  1343. }
  1344. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1345. rq->comp_ring.next2proc = 0;
  1346. }
  1347. static void
  1348. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1349. {
  1350. int i;
  1351. for (i = 0; i < adapter->num_rx_queues; i++)
  1352. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1353. }
  1354. static void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1355. struct vmxnet3_adapter *adapter)
  1356. {
  1357. int i;
  1358. int j;
  1359. /* all rx buffers must have already been freed */
  1360. for (i = 0; i < 2; i++) {
  1361. if (rq->buf_info[i]) {
  1362. for (j = 0; j < rq->rx_ring[i].size; j++)
  1363. BUG_ON(rq->buf_info[i][j].page != NULL);
  1364. }
  1365. }
  1366. for (i = 0; i < 2; i++) {
  1367. if (rq->rx_ring[i].base) {
  1368. dma_free_coherent(&adapter->pdev->dev,
  1369. rq->rx_ring[i].size
  1370. * sizeof(struct Vmxnet3_RxDesc),
  1371. rq->rx_ring[i].base,
  1372. rq->rx_ring[i].basePA);
  1373. rq->rx_ring[i].base = NULL;
  1374. }
  1375. }
  1376. if (rq->data_ring.base) {
  1377. dma_free_coherent(&adapter->pdev->dev,
  1378. rq->rx_ring[0].size * rq->data_ring.desc_size,
  1379. rq->data_ring.base, rq->data_ring.basePA);
  1380. rq->data_ring.base = NULL;
  1381. }
  1382. if (rq->comp_ring.base) {
  1383. dma_free_coherent(&adapter->pdev->dev, rq->comp_ring.size
  1384. * sizeof(struct Vmxnet3_RxCompDesc),
  1385. rq->comp_ring.base, rq->comp_ring.basePA);
  1386. rq->comp_ring.base = NULL;
  1387. }
  1388. if (rq->buf_info[0]) {
  1389. size_t sz = sizeof(struct vmxnet3_rx_buf_info) *
  1390. (rq->rx_ring[0].size + rq->rx_ring[1].size);
  1391. dma_free_coherent(&adapter->pdev->dev, sz, rq->buf_info[0],
  1392. rq->buf_info_pa);
  1393. rq->buf_info[0] = rq->buf_info[1] = NULL;
  1394. }
  1395. }
  1396. static void
  1397. vmxnet3_rq_destroy_all_rxdataring(struct vmxnet3_adapter *adapter)
  1398. {
  1399. int i;
  1400. for (i = 0; i < adapter->num_rx_queues; i++) {
  1401. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1402. if (rq->data_ring.base) {
  1403. dma_free_coherent(&adapter->pdev->dev,
  1404. (rq->rx_ring[0].size *
  1405. rq->data_ring.desc_size),
  1406. rq->data_ring.base,
  1407. rq->data_ring.basePA);
  1408. rq->data_ring.base = NULL;
  1409. rq->data_ring.desc_size = 0;
  1410. }
  1411. }
  1412. }
  1413. static int
  1414. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1415. struct vmxnet3_adapter *adapter)
  1416. {
  1417. int i;
  1418. /* initialize buf_info */
  1419. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1420. /* 1st buf for a pkt is skbuff */
  1421. if (i % adapter->rx_buf_per_pkt == 0) {
  1422. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1423. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1424. } else { /* subsequent bufs for a pkt is frag */
  1425. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1426. rq->buf_info[0][i].len = PAGE_SIZE;
  1427. }
  1428. }
  1429. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1430. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1431. rq->buf_info[1][i].len = PAGE_SIZE;
  1432. }
  1433. /* reset internal state and allocate buffers for both rings */
  1434. for (i = 0; i < 2; i++) {
  1435. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1436. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1437. sizeof(struct Vmxnet3_RxDesc));
  1438. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1439. }
  1440. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1441. adapter) == 0) {
  1442. /* at least has 1 rx buffer for the 1st ring */
  1443. return -ENOMEM;
  1444. }
  1445. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1446. /* reset the comp ring */
  1447. rq->comp_ring.next2proc = 0;
  1448. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1449. sizeof(struct Vmxnet3_RxCompDesc));
  1450. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1451. /* reset rxctx */
  1452. rq->rx_ctx.skb = NULL;
  1453. /* stats are not reset */
  1454. return 0;
  1455. }
  1456. static int
  1457. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1458. {
  1459. int i, err = 0;
  1460. for (i = 0; i < adapter->num_rx_queues; i++) {
  1461. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1462. if (unlikely(err)) {
  1463. dev_err(&adapter->netdev->dev, "%s: failed to "
  1464. "initialize rx queue%i\n",
  1465. adapter->netdev->name, i);
  1466. break;
  1467. }
  1468. }
  1469. return err;
  1470. }
  1471. static int
  1472. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1473. {
  1474. int i;
  1475. size_t sz;
  1476. struct vmxnet3_rx_buf_info *bi;
  1477. for (i = 0; i < 2; i++) {
  1478. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1479. rq->rx_ring[i].base = dma_alloc_coherent(
  1480. &adapter->pdev->dev, sz,
  1481. &rq->rx_ring[i].basePA,
  1482. GFP_KERNEL);
  1483. if (!rq->rx_ring[i].base) {
  1484. netdev_err(adapter->netdev,
  1485. "failed to allocate rx ring %d\n", i);
  1486. goto err;
  1487. }
  1488. }
  1489. if ((adapter->rxdataring_enabled) && (rq->data_ring.desc_size != 0)) {
  1490. sz = rq->rx_ring[0].size * rq->data_ring.desc_size;
  1491. rq->data_ring.base =
  1492. dma_alloc_coherent(&adapter->pdev->dev, sz,
  1493. &rq->data_ring.basePA,
  1494. GFP_KERNEL);
  1495. if (!rq->data_ring.base) {
  1496. netdev_err(adapter->netdev,
  1497. "rx data ring will be disabled\n");
  1498. adapter->rxdataring_enabled = false;
  1499. }
  1500. } else {
  1501. rq->data_ring.base = NULL;
  1502. rq->data_ring.desc_size = 0;
  1503. }
  1504. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1505. rq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev, sz,
  1506. &rq->comp_ring.basePA,
  1507. GFP_KERNEL);
  1508. if (!rq->comp_ring.base) {
  1509. netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
  1510. goto err;
  1511. }
  1512. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1513. rq->rx_ring[1].size);
  1514. bi = dma_zalloc_coherent(&adapter->pdev->dev, sz, &rq->buf_info_pa,
  1515. GFP_KERNEL);
  1516. if (!bi)
  1517. goto err;
  1518. rq->buf_info[0] = bi;
  1519. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1520. return 0;
  1521. err:
  1522. vmxnet3_rq_destroy(rq, adapter);
  1523. return -ENOMEM;
  1524. }
  1525. static int
  1526. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1527. {
  1528. int i, err = 0;
  1529. adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
  1530. for (i = 0; i < adapter->num_rx_queues; i++) {
  1531. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1532. if (unlikely(err)) {
  1533. dev_err(&adapter->netdev->dev,
  1534. "%s: failed to create rx queue%i\n",
  1535. adapter->netdev->name, i);
  1536. goto err_out;
  1537. }
  1538. }
  1539. if (!adapter->rxdataring_enabled)
  1540. vmxnet3_rq_destroy_all_rxdataring(adapter);
  1541. return err;
  1542. err_out:
  1543. vmxnet3_rq_destroy_all(adapter);
  1544. return err;
  1545. }
  1546. /* Multiple queue aware polling function for tx and rx */
  1547. static int
  1548. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1549. {
  1550. int rcd_done = 0, i;
  1551. if (unlikely(adapter->shared->ecr))
  1552. vmxnet3_process_events(adapter);
  1553. for (i = 0; i < adapter->num_tx_queues; i++)
  1554. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1555. for (i = 0; i < adapter->num_rx_queues; i++)
  1556. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1557. adapter, budget);
  1558. return rcd_done;
  1559. }
  1560. static int
  1561. vmxnet3_poll(struct napi_struct *napi, int budget)
  1562. {
  1563. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1564. struct vmxnet3_rx_queue, napi);
  1565. int rxd_done;
  1566. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1567. if (rxd_done < budget) {
  1568. napi_complete(napi);
  1569. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1570. }
  1571. return rxd_done;
  1572. }
  1573. /*
  1574. * NAPI polling function for MSI-X mode with multiple Rx queues
  1575. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1576. */
  1577. static int
  1578. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1579. {
  1580. struct vmxnet3_rx_queue *rq = container_of(napi,
  1581. struct vmxnet3_rx_queue, napi);
  1582. struct vmxnet3_adapter *adapter = rq->adapter;
  1583. int rxd_done;
  1584. /* When sharing interrupt with corresponding tx queue, process
  1585. * tx completions in that queue as well
  1586. */
  1587. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1588. struct vmxnet3_tx_queue *tq =
  1589. &adapter->tx_queue[rq - adapter->rx_queue];
  1590. vmxnet3_tq_tx_complete(tq, adapter);
  1591. }
  1592. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1593. if (rxd_done < budget) {
  1594. napi_complete(napi);
  1595. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1596. }
  1597. return rxd_done;
  1598. }
  1599. #ifdef CONFIG_PCI_MSI
  1600. /*
  1601. * Handle completion interrupts on tx queues
  1602. * Returns whether or not the intr is handled
  1603. */
  1604. static irqreturn_t
  1605. vmxnet3_msix_tx(int irq, void *data)
  1606. {
  1607. struct vmxnet3_tx_queue *tq = data;
  1608. struct vmxnet3_adapter *adapter = tq->adapter;
  1609. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1610. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1611. /* Handle the case where only one irq is allocate for all tx queues */
  1612. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1613. int i;
  1614. for (i = 0; i < adapter->num_tx_queues; i++) {
  1615. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1616. vmxnet3_tq_tx_complete(txq, adapter);
  1617. }
  1618. } else {
  1619. vmxnet3_tq_tx_complete(tq, adapter);
  1620. }
  1621. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1622. return IRQ_HANDLED;
  1623. }
  1624. /*
  1625. * Handle completion interrupts on rx queues. Returns whether or not the
  1626. * intr is handled
  1627. */
  1628. static irqreturn_t
  1629. vmxnet3_msix_rx(int irq, void *data)
  1630. {
  1631. struct vmxnet3_rx_queue *rq = data;
  1632. struct vmxnet3_adapter *adapter = rq->adapter;
  1633. /* disable intr if needed */
  1634. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1635. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1636. napi_schedule(&rq->napi);
  1637. return IRQ_HANDLED;
  1638. }
  1639. /*
  1640. *----------------------------------------------------------------------------
  1641. *
  1642. * vmxnet3_msix_event --
  1643. *
  1644. * vmxnet3 msix event intr handler
  1645. *
  1646. * Result:
  1647. * whether or not the intr is handled
  1648. *
  1649. *----------------------------------------------------------------------------
  1650. */
  1651. static irqreturn_t
  1652. vmxnet3_msix_event(int irq, void *data)
  1653. {
  1654. struct net_device *dev = data;
  1655. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1656. /* disable intr if needed */
  1657. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1658. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1659. if (adapter->shared->ecr)
  1660. vmxnet3_process_events(adapter);
  1661. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1662. return IRQ_HANDLED;
  1663. }
  1664. #endif /* CONFIG_PCI_MSI */
  1665. /* Interrupt handler for vmxnet3 */
  1666. static irqreturn_t
  1667. vmxnet3_intr(int irq, void *dev_id)
  1668. {
  1669. struct net_device *dev = dev_id;
  1670. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1671. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1672. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1673. if (unlikely(icr == 0))
  1674. /* not ours */
  1675. return IRQ_NONE;
  1676. }
  1677. /* disable intr if needed */
  1678. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1679. vmxnet3_disable_all_intrs(adapter);
  1680. napi_schedule(&adapter->rx_queue[0].napi);
  1681. return IRQ_HANDLED;
  1682. }
  1683. #ifdef CONFIG_NET_POLL_CONTROLLER
  1684. /* netpoll callback. */
  1685. static void
  1686. vmxnet3_netpoll(struct net_device *netdev)
  1687. {
  1688. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1689. switch (adapter->intr.type) {
  1690. #ifdef CONFIG_PCI_MSI
  1691. case VMXNET3_IT_MSIX: {
  1692. int i;
  1693. for (i = 0; i < adapter->num_rx_queues; i++)
  1694. vmxnet3_msix_rx(0, &adapter->rx_queue[i]);
  1695. break;
  1696. }
  1697. #endif
  1698. case VMXNET3_IT_MSI:
  1699. default:
  1700. vmxnet3_intr(0, adapter->netdev);
  1701. break;
  1702. }
  1703. }
  1704. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1705. static int
  1706. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1707. {
  1708. struct vmxnet3_intr *intr = &adapter->intr;
  1709. int err = 0, i;
  1710. int vector = 0;
  1711. #ifdef CONFIG_PCI_MSI
  1712. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1713. for (i = 0; i < adapter->num_tx_queues; i++) {
  1714. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1715. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1716. adapter->netdev->name, vector);
  1717. err = request_irq(
  1718. intr->msix_entries[vector].vector,
  1719. vmxnet3_msix_tx, 0,
  1720. adapter->tx_queue[i].name,
  1721. &adapter->tx_queue[i]);
  1722. } else {
  1723. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1724. adapter->netdev->name, vector);
  1725. }
  1726. if (err) {
  1727. dev_err(&adapter->netdev->dev,
  1728. "Failed to request irq for MSIX, %s, "
  1729. "error %d\n",
  1730. adapter->tx_queue[i].name, err);
  1731. return err;
  1732. }
  1733. /* Handle the case where only 1 MSIx was allocated for
  1734. * all tx queues */
  1735. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1736. for (; i < adapter->num_tx_queues; i++)
  1737. adapter->tx_queue[i].comp_ring.intr_idx
  1738. = vector;
  1739. vector++;
  1740. break;
  1741. } else {
  1742. adapter->tx_queue[i].comp_ring.intr_idx
  1743. = vector++;
  1744. }
  1745. }
  1746. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1747. vector = 0;
  1748. for (i = 0; i < adapter->num_rx_queues; i++) {
  1749. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1750. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1751. adapter->netdev->name, vector);
  1752. else
  1753. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1754. adapter->netdev->name, vector);
  1755. err = request_irq(intr->msix_entries[vector].vector,
  1756. vmxnet3_msix_rx, 0,
  1757. adapter->rx_queue[i].name,
  1758. &(adapter->rx_queue[i]));
  1759. if (err) {
  1760. netdev_err(adapter->netdev,
  1761. "Failed to request irq for MSIX, "
  1762. "%s, error %d\n",
  1763. adapter->rx_queue[i].name, err);
  1764. return err;
  1765. }
  1766. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1767. }
  1768. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1769. adapter->netdev->name, vector);
  1770. err = request_irq(intr->msix_entries[vector].vector,
  1771. vmxnet3_msix_event, 0,
  1772. intr->event_msi_vector_name, adapter->netdev);
  1773. intr->event_intr_idx = vector;
  1774. } else if (intr->type == VMXNET3_IT_MSI) {
  1775. adapter->num_rx_queues = 1;
  1776. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1777. adapter->netdev->name, adapter->netdev);
  1778. } else {
  1779. #endif
  1780. adapter->num_rx_queues = 1;
  1781. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1782. IRQF_SHARED, adapter->netdev->name,
  1783. adapter->netdev);
  1784. #ifdef CONFIG_PCI_MSI
  1785. }
  1786. #endif
  1787. intr->num_intrs = vector + 1;
  1788. if (err) {
  1789. netdev_err(adapter->netdev,
  1790. "Failed to request irq (intr type:%d), error %d\n",
  1791. intr->type, err);
  1792. } else {
  1793. /* Number of rx queues will not change after this */
  1794. for (i = 0; i < adapter->num_rx_queues; i++) {
  1795. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1796. rq->qid = i;
  1797. rq->qid2 = i + adapter->num_rx_queues;
  1798. rq->dataRingQid = i + 2 * adapter->num_rx_queues;
  1799. }
  1800. /* init our intr settings */
  1801. for (i = 0; i < intr->num_intrs; i++)
  1802. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1803. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1804. adapter->intr.event_intr_idx = 0;
  1805. for (i = 0; i < adapter->num_tx_queues; i++)
  1806. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1807. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1808. }
  1809. netdev_info(adapter->netdev,
  1810. "intr type %u, mode %u, %u vectors allocated\n",
  1811. intr->type, intr->mask_mode, intr->num_intrs);
  1812. }
  1813. return err;
  1814. }
  1815. static void
  1816. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1817. {
  1818. struct vmxnet3_intr *intr = &adapter->intr;
  1819. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1820. switch (intr->type) {
  1821. #ifdef CONFIG_PCI_MSI
  1822. case VMXNET3_IT_MSIX:
  1823. {
  1824. int i, vector = 0;
  1825. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1826. for (i = 0; i < adapter->num_tx_queues; i++) {
  1827. free_irq(intr->msix_entries[vector++].vector,
  1828. &(adapter->tx_queue[i]));
  1829. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1830. break;
  1831. }
  1832. }
  1833. for (i = 0; i < adapter->num_rx_queues; i++) {
  1834. free_irq(intr->msix_entries[vector++].vector,
  1835. &(adapter->rx_queue[i]));
  1836. }
  1837. free_irq(intr->msix_entries[vector].vector,
  1838. adapter->netdev);
  1839. BUG_ON(vector >= intr->num_intrs);
  1840. break;
  1841. }
  1842. #endif
  1843. case VMXNET3_IT_MSI:
  1844. free_irq(adapter->pdev->irq, adapter->netdev);
  1845. break;
  1846. case VMXNET3_IT_INTX:
  1847. free_irq(adapter->pdev->irq, adapter->netdev);
  1848. break;
  1849. default:
  1850. BUG();
  1851. }
  1852. }
  1853. static void
  1854. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1855. {
  1856. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1857. u16 vid;
  1858. /* allow untagged pkts */
  1859. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1860. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1861. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1862. }
  1863. static int
  1864. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, __be16 proto, u16 vid)
  1865. {
  1866. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1867. if (!(netdev->flags & IFF_PROMISC)) {
  1868. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1869. unsigned long flags;
  1870. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1871. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1872. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1873. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1874. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1875. }
  1876. set_bit(vid, adapter->active_vlans);
  1877. return 0;
  1878. }
  1879. static int
  1880. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto, u16 vid)
  1881. {
  1882. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1883. if (!(netdev->flags & IFF_PROMISC)) {
  1884. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1885. unsigned long flags;
  1886. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1887. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1888. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1889. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1890. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1891. }
  1892. clear_bit(vid, adapter->active_vlans);
  1893. return 0;
  1894. }
  1895. static u8 *
  1896. vmxnet3_copy_mc(struct net_device *netdev)
  1897. {
  1898. u8 *buf = NULL;
  1899. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1900. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1901. if (sz <= 0xffff) {
  1902. /* We may be called with BH disabled */
  1903. buf = kmalloc(sz, GFP_ATOMIC);
  1904. if (buf) {
  1905. struct netdev_hw_addr *ha;
  1906. int i = 0;
  1907. netdev_for_each_mc_addr(ha, netdev)
  1908. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1909. ETH_ALEN);
  1910. }
  1911. }
  1912. return buf;
  1913. }
  1914. static void
  1915. vmxnet3_set_mc(struct net_device *netdev)
  1916. {
  1917. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1918. unsigned long flags;
  1919. struct Vmxnet3_RxFilterConf *rxConf =
  1920. &adapter->shared->devRead.rxFilterConf;
  1921. u8 *new_table = NULL;
  1922. dma_addr_t new_table_pa = 0;
  1923. bool new_table_pa_valid = false;
  1924. u32 new_mode = VMXNET3_RXM_UCAST;
  1925. if (netdev->flags & IFF_PROMISC) {
  1926. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1927. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1928. new_mode |= VMXNET3_RXM_PROMISC;
  1929. } else {
  1930. vmxnet3_restore_vlan(adapter);
  1931. }
  1932. if (netdev->flags & IFF_BROADCAST)
  1933. new_mode |= VMXNET3_RXM_BCAST;
  1934. if (netdev->flags & IFF_ALLMULTI)
  1935. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1936. else
  1937. if (!netdev_mc_empty(netdev)) {
  1938. new_table = vmxnet3_copy_mc(netdev);
  1939. if (new_table) {
  1940. size_t sz = netdev_mc_count(netdev) * ETH_ALEN;
  1941. rxConf->mfTableLen = cpu_to_le16(sz);
  1942. new_table_pa = dma_map_single(
  1943. &adapter->pdev->dev,
  1944. new_table,
  1945. sz,
  1946. PCI_DMA_TODEVICE);
  1947. if (!dma_mapping_error(&adapter->pdev->dev,
  1948. new_table_pa)) {
  1949. new_mode |= VMXNET3_RXM_MCAST;
  1950. new_table_pa_valid = true;
  1951. rxConf->mfTablePA = cpu_to_le64(
  1952. new_table_pa);
  1953. }
  1954. }
  1955. if (!new_table_pa_valid) {
  1956. netdev_info(netdev,
  1957. "failed to copy mcast list, setting ALL_MULTI\n");
  1958. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1959. }
  1960. }
  1961. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1962. rxConf->mfTableLen = 0;
  1963. rxConf->mfTablePA = 0;
  1964. }
  1965. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1966. if (new_mode != rxConf->rxMode) {
  1967. rxConf->rxMode = cpu_to_le32(new_mode);
  1968. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1969. VMXNET3_CMD_UPDATE_RX_MODE);
  1970. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1971. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1972. }
  1973. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1974. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1975. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1976. if (new_table_pa_valid)
  1977. dma_unmap_single(&adapter->pdev->dev, new_table_pa,
  1978. rxConf->mfTableLen, PCI_DMA_TODEVICE);
  1979. kfree(new_table);
  1980. }
  1981. void
  1982. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1983. {
  1984. int i;
  1985. for (i = 0; i < adapter->num_rx_queues; i++)
  1986. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1987. }
  1988. /*
  1989. * Set up driver_shared based on settings in adapter.
  1990. */
  1991. static void
  1992. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1993. {
  1994. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1995. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1996. struct Vmxnet3_TxQueueConf *tqc;
  1997. struct Vmxnet3_RxQueueConf *rqc;
  1998. int i;
  1999. memset(shared, 0, sizeof(*shared));
  2000. /* driver settings */
  2001. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  2002. devRead->misc.driverInfo.version = cpu_to_le32(
  2003. VMXNET3_DRIVER_VERSION_NUM);
  2004. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  2005. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  2006. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  2007. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  2008. *((u32 *)&devRead->misc.driverInfo.gos));
  2009. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  2010. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  2011. devRead->misc.ddPA = cpu_to_le64(adapter->adapter_pa);
  2012. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  2013. /* set up feature flags */
  2014. if (adapter->netdev->features & NETIF_F_RXCSUM)
  2015. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  2016. if (adapter->netdev->features & NETIF_F_LRO) {
  2017. devRead->misc.uptFeatures |= UPT1_F_LRO;
  2018. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  2019. }
  2020. if (adapter->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
  2021. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  2022. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  2023. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  2024. devRead->misc.queueDescLen = cpu_to_le32(
  2025. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  2026. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  2027. /* tx queue settings */
  2028. devRead->misc.numTxQueues = adapter->num_tx_queues;
  2029. for (i = 0; i < adapter->num_tx_queues; i++) {
  2030. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2031. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  2032. tqc = &adapter->tqd_start[i].conf;
  2033. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  2034. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  2035. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  2036. tqc->ddPA = cpu_to_le64(tq->buf_info_pa);
  2037. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  2038. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  2039. tqc->txDataRingDescSize = cpu_to_le32(tq->txdata_desc_size);
  2040. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  2041. tqc->ddLen = cpu_to_le32(
  2042. sizeof(struct vmxnet3_tx_buf_info) *
  2043. tqc->txRingSize);
  2044. tqc->intrIdx = tq->comp_ring.intr_idx;
  2045. }
  2046. /* rx queue settings */
  2047. devRead->misc.numRxQueues = adapter->num_rx_queues;
  2048. for (i = 0; i < adapter->num_rx_queues; i++) {
  2049. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2050. rqc = &adapter->rqd_start[i].conf;
  2051. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  2052. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  2053. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  2054. rqc->ddPA = cpu_to_le64(rq->buf_info_pa);
  2055. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  2056. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  2057. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  2058. rqc->ddLen = cpu_to_le32(
  2059. sizeof(struct vmxnet3_rx_buf_info) *
  2060. (rqc->rxRingSize[0] +
  2061. rqc->rxRingSize[1]));
  2062. rqc->intrIdx = rq->comp_ring.intr_idx;
  2063. if (VMXNET3_VERSION_GE_3(adapter)) {
  2064. rqc->rxDataRingBasePA =
  2065. cpu_to_le64(rq->data_ring.basePA);
  2066. rqc->rxDataRingDescSize =
  2067. cpu_to_le16(rq->data_ring.desc_size);
  2068. }
  2069. }
  2070. #ifdef VMXNET3_RSS
  2071. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  2072. if (adapter->rss) {
  2073. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  2074. devRead->misc.uptFeatures |= UPT1_F_RSS;
  2075. devRead->misc.numRxQueues = adapter->num_rx_queues;
  2076. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  2077. UPT1_RSS_HASH_TYPE_IPV4 |
  2078. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  2079. UPT1_RSS_HASH_TYPE_IPV6;
  2080. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  2081. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  2082. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  2083. netdev_rss_key_fill(rssConf->hashKey, sizeof(rssConf->hashKey));
  2084. for (i = 0; i < rssConf->indTableSize; i++)
  2085. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  2086. i, adapter->num_rx_queues);
  2087. devRead->rssConfDesc.confVer = 1;
  2088. devRead->rssConfDesc.confLen = cpu_to_le32(sizeof(*rssConf));
  2089. devRead->rssConfDesc.confPA =
  2090. cpu_to_le64(adapter->rss_conf_pa);
  2091. }
  2092. #endif /* VMXNET3_RSS */
  2093. /* intr settings */
  2094. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  2095. VMXNET3_IMM_AUTO;
  2096. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  2097. for (i = 0; i < adapter->intr.num_intrs; i++)
  2098. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  2099. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  2100. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  2101. /* rx filter settings */
  2102. devRead->rxFilterConf.rxMode = 0;
  2103. vmxnet3_restore_vlan(adapter);
  2104. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  2105. /* the rest are already zeroed */
  2106. }
  2107. static void
  2108. vmxnet3_init_coalesce(struct vmxnet3_adapter *adapter)
  2109. {
  2110. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2111. union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
  2112. unsigned long flags;
  2113. if (!VMXNET3_VERSION_GE_3(adapter))
  2114. return;
  2115. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2116. cmdInfo->varConf.confVer = 1;
  2117. cmdInfo->varConf.confLen =
  2118. cpu_to_le32(sizeof(*adapter->coal_conf));
  2119. cmdInfo->varConf.confPA = cpu_to_le64(adapter->coal_conf_pa);
  2120. if (adapter->default_coal_mode) {
  2121. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2122. VMXNET3_CMD_GET_COALESCE);
  2123. } else {
  2124. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2125. VMXNET3_CMD_SET_COALESCE);
  2126. }
  2127. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2128. }
  2129. int
  2130. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  2131. {
  2132. int err, i;
  2133. u32 ret;
  2134. unsigned long flags;
  2135. netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  2136. " ring sizes %u %u %u\n", adapter->netdev->name,
  2137. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  2138. adapter->tx_queue[0].tx_ring.size,
  2139. adapter->rx_queue[0].rx_ring[0].size,
  2140. adapter->rx_queue[0].rx_ring[1].size);
  2141. vmxnet3_tq_init_all(adapter);
  2142. err = vmxnet3_rq_init_all(adapter);
  2143. if (err) {
  2144. netdev_err(adapter->netdev,
  2145. "Failed to init rx queue error %d\n", err);
  2146. goto rq_err;
  2147. }
  2148. err = vmxnet3_request_irqs(adapter);
  2149. if (err) {
  2150. netdev_err(adapter->netdev,
  2151. "Failed to setup irq for error %d\n", err);
  2152. goto irq_err;
  2153. }
  2154. vmxnet3_setup_driver_shared(adapter);
  2155. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  2156. adapter->shared_pa));
  2157. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  2158. adapter->shared_pa));
  2159. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2160. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2161. VMXNET3_CMD_ACTIVATE_DEV);
  2162. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2163. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2164. if (ret != 0) {
  2165. netdev_err(adapter->netdev,
  2166. "Failed to activate dev: error %u\n", ret);
  2167. err = -EINVAL;
  2168. goto activate_err;
  2169. }
  2170. vmxnet3_init_coalesce(adapter);
  2171. for (i = 0; i < adapter->num_rx_queues; i++) {
  2172. VMXNET3_WRITE_BAR0_REG(adapter,
  2173. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  2174. adapter->rx_queue[i].rx_ring[0].next2fill);
  2175. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  2176. (i * VMXNET3_REG_ALIGN)),
  2177. adapter->rx_queue[i].rx_ring[1].next2fill);
  2178. }
  2179. /* Apply the rx filter settins last. */
  2180. vmxnet3_set_mc(adapter->netdev);
  2181. /*
  2182. * Check link state when first activating device. It will start the
  2183. * tx queue if the link is up.
  2184. */
  2185. vmxnet3_check_link(adapter, true);
  2186. for (i = 0; i < adapter->num_rx_queues; i++)
  2187. napi_enable(&adapter->rx_queue[i].napi);
  2188. vmxnet3_enable_all_intrs(adapter);
  2189. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2190. return 0;
  2191. activate_err:
  2192. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  2193. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  2194. vmxnet3_free_irqs(adapter);
  2195. irq_err:
  2196. rq_err:
  2197. /* free up buffers we allocated */
  2198. vmxnet3_rq_cleanup_all(adapter);
  2199. return err;
  2200. }
  2201. void
  2202. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  2203. {
  2204. unsigned long flags;
  2205. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2206. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  2207. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2208. }
  2209. int
  2210. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  2211. {
  2212. int i;
  2213. unsigned long flags;
  2214. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  2215. return 0;
  2216. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2217. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2218. VMXNET3_CMD_QUIESCE_DEV);
  2219. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2220. vmxnet3_disable_all_intrs(adapter);
  2221. for (i = 0; i < adapter->num_rx_queues; i++)
  2222. napi_disable(&adapter->rx_queue[i].napi);
  2223. netif_tx_disable(adapter->netdev);
  2224. adapter->link_speed = 0;
  2225. netif_carrier_off(adapter->netdev);
  2226. vmxnet3_tq_cleanup_all(adapter);
  2227. vmxnet3_rq_cleanup_all(adapter);
  2228. vmxnet3_free_irqs(adapter);
  2229. return 0;
  2230. }
  2231. static void
  2232. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2233. {
  2234. u32 tmp;
  2235. tmp = *(u32 *)mac;
  2236. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  2237. tmp = (mac[5] << 8) | mac[4];
  2238. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  2239. }
  2240. static int
  2241. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  2242. {
  2243. struct sockaddr *addr = p;
  2244. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2245. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  2246. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  2247. return 0;
  2248. }
  2249. /* ==================== initialization and cleanup routines ============ */
  2250. static int
  2251. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter)
  2252. {
  2253. int err;
  2254. unsigned long mmio_start, mmio_len;
  2255. struct pci_dev *pdev = adapter->pdev;
  2256. err = pci_enable_device(pdev);
  2257. if (err) {
  2258. dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
  2259. return err;
  2260. }
  2261. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  2262. vmxnet3_driver_name);
  2263. if (err) {
  2264. dev_err(&pdev->dev,
  2265. "Failed to request region for adapter: error %d\n", err);
  2266. goto err_enable_device;
  2267. }
  2268. pci_set_master(pdev);
  2269. mmio_start = pci_resource_start(pdev, 0);
  2270. mmio_len = pci_resource_len(pdev, 0);
  2271. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  2272. if (!adapter->hw_addr0) {
  2273. dev_err(&pdev->dev, "Failed to map bar0\n");
  2274. err = -EIO;
  2275. goto err_ioremap;
  2276. }
  2277. mmio_start = pci_resource_start(pdev, 1);
  2278. mmio_len = pci_resource_len(pdev, 1);
  2279. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  2280. if (!adapter->hw_addr1) {
  2281. dev_err(&pdev->dev, "Failed to map bar1\n");
  2282. err = -EIO;
  2283. goto err_bar1;
  2284. }
  2285. return 0;
  2286. err_bar1:
  2287. iounmap(adapter->hw_addr0);
  2288. err_ioremap:
  2289. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2290. err_enable_device:
  2291. pci_disable_device(pdev);
  2292. return err;
  2293. }
  2294. static void
  2295. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2296. {
  2297. BUG_ON(!adapter->pdev);
  2298. iounmap(adapter->hw_addr0);
  2299. iounmap(adapter->hw_addr1);
  2300. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2301. pci_disable_device(adapter->pdev);
  2302. }
  2303. static void
  2304. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2305. {
  2306. size_t sz, i, ring0_size, ring1_size, comp_size;
  2307. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2308. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2309. VMXNET3_MAX_ETH_HDR_SIZE) {
  2310. adapter->skb_buf_size = adapter->netdev->mtu +
  2311. VMXNET3_MAX_ETH_HDR_SIZE;
  2312. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2313. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2314. adapter->rx_buf_per_pkt = 1;
  2315. } else {
  2316. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2317. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2318. VMXNET3_MAX_ETH_HDR_SIZE;
  2319. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2320. }
  2321. /*
  2322. * for simplicity, force the ring0 size to be a multiple of
  2323. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2324. */
  2325. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2326. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2327. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2328. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2329. sz * sz);
  2330. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2331. ring1_size = (ring1_size + sz - 1) / sz * sz;
  2332. ring1_size = min_t(u32, ring1_size, VMXNET3_RX_RING2_MAX_SIZE /
  2333. sz * sz);
  2334. comp_size = ring0_size + ring1_size;
  2335. for (i = 0; i < adapter->num_rx_queues; i++) {
  2336. rq = &adapter->rx_queue[i];
  2337. rq->rx_ring[0].size = ring0_size;
  2338. rq->rx_ring[1].size = ring1_size;
  2339. rq->comp_ring.size = comp_size;
  2340. }
  2341. }
  2342. int
  2343. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2344. u32 rx_ring_size, u32 rx_ring2_size,
  2345. u16 txdata_desc_size, u16 rxdata_desc_size)
  2346. {
  2347. int err = 0, i;
  2348. for (i = 0; i < adapter->num_tx_queues; i++) {
  2349. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2350. tq->tx_ring.size = tx_ring_size;
  2351. tq->data_ring.size = tx_ring_size;
  2352. tq->comp_ring.size = tx_ring_size;
  2353. tq->txdata_desc_size = txdata_desc_size;
  2354. tq->shared = &adapter->tqd_start[i].ctrl;
  2355. tq->stopped = true;
  2356. tq->adapter = adapter;
  2357. tq->qid = i;
  2358. err = vmxnet3_tq_create(tq, adapter);
  2359. /*
  2360. * Too late to change num_tx_queues. We cannot do away with
  2361. * lesser number of queues than what we asked for
  2362. */
  2363. if (err)
  2364. goto queue_err;
  2365. }
  2366. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2367. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2368. vmxnet3_adjust_rx_ring_size(adapter);
  2369. adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
  2370. for (i = 0; i < adapter->num_rx_queues; i++) {
  2371. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2372. /* qid and qid2 for rx queues will be assigned later when num
  2373. * of rx queues is finalized after allocating intrs */
  2374. rq->shared = &adapter->rqd_start[i].ctrl;
  2375. rq->adapter = adapter;
  2376. rq->data_ring.desc_size = rxdata_desc_size;
  2377. err = vmxnet3_rq_create(rq, adapter);
  2378. if (err) {
  2379. if (i == 0) {
  2380. netdev_err(adapter->netdev,
  2381. "Could not allocate any rx queues. "
  2382. "Aborting.\n");
  2383. goto queue_err;
  2384. } else {
  2385. netdev_info(adapter->netdev,
  2386. "Number of rx queues changed "
  2387. "to : %d.\n", i);
  2388. adapter->num_rx_queues = i;
  2389. err = 0;
  2390. break;
  2391. }
  2392. }
  2393. }
  2394. if (!adapter->rxdataring_enabled)
  2395. vmxnet3_rq_destroy_all_rxdataring(adapter);
  2396. return err;
  2397. queue_err:
  2398. vmxnet3_tq_destroy_all(adapter);
  2399. return err;
  2400. }
  2401. static int
  2402. vmxnet3_open(struct net_device *netdev)
  2403. {
  2404. struct vmxnet3_adapter *adapter;
  2405. int err, i;
  2406. adapter = netdev_priv(netdev);
  2407. for (i = 0; i < adapter->num_tx_queues; i++)
  2408. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2409. if (VMXNET3_VERSION_GE_3(adapter)) {
  2410. unsigned long flags;
  2411. u16 txdata_desc_size;
  2412. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2413. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2414. VMXNET3_CMD_GET_TXDATA_DESC_SIZE);
  2415. txdata_desc_size = VMXNET3_READ_BAR1_REG(adapter,
  2416. VMXNET3_REG_CMD);
  2417. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2418. if ((txdata_desc_size < VMXNET3_TXDATA_DESC_MIN_SIZE) ||
  2419. (txdata_desc_size > VMXNET3_TXDATA_DESC_MAX_SIZE) ||
  2420. (txdata_desc_size & VMXNET3_TXDATA_DESC_SIZE_MASK)) {
  2421. adapter->txdata_desc_size =
  2422. sizeof(struct Vmxnet3_TxDataDesc);
  2423. } else {
  2424. adapter->txdata_desc_size = txdata_desc_size;
  2425. }
  2426. } else {
  2427. adapter->txdata_desc_size = sizeof(struct Vmxnet3_TxDataDesc);
  2428. }
  2429. err = vmxnet3_create_queues(adapter,
  2430. adapter->tx_ring_size,
  2431. adapter->rx_ring_size,
  2432. adapter->rx_ring2_size,
  2433. adapter->txdata_desc_size,
  2434. adapter->rxdata_desc_size);
  2435. if (err)
  2436. goto queue_err;
  2437. err = vmxnet3_activate_dev(adapter);
  2438. if (err)
  2439. goto activate_err;
  2440. return 0;
  2441. activate_err:
  2442. vmxnet3_rq_destroy_all(adapter);
  2443. vmxnet3_tq_destroy_all(adapter);
  2444. queue_err:
  2445. return err;
  2446. }
  2447. static int
  2448. vmxnet3_close(struct net_device *netdev)
  2449. {
  2450. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2451. /*
  2452. * Reset_work may be in the middle of resetting the device, wait for its
  2453. * completion.
  2454. */
  2455. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2456. msleep(1);
  2457. vmxnet3_quiesce_dev(adapter);
  2458. vmxnet3_rq_destroy_all(adapter);
  2459. vmxnet3_tq_destroy_all(adapter);
  2460. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2461. return 0;
  2462. }
  2463. void
  2464. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2465. {
  2466. int i;
  2467. /*
  2468. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2469. * vmxnet3_close() will deadlock.
  2470. */
  2471. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2472. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2473. for (i = 0; i < adapter->num_rx_queues; i++)
  2474. napi_enable(&adapter->rx_queue[i].napi);
  2475. /*
  2476. * Need to clear the quiesce bit to ensure that vmxnet3_close
  2477. * can quiesce the device properly
  2478. */
  2479. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2480. dev_close(adapter->netdev);
  2481. }
  2482. static int
  2483. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2484. {
  2485. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2486. int err = 0;
  2487. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2488. return -EINVAL;
  2489. netdev->mtu = new_mtu;
  2490. /*
  2491. * Reset_work may be in the middle of resetting the device, wait for its
  2492. * completion.
  2493. */
  2494. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2495. msleep(1);
  2496. if (netif_running(netdev)) {
  2497. vmxnet3_quiesce_dev(adapter);
  2498. vmxnet3_reset_dev(adapter);
  2499. /* we need to re-create the rx queue based on the new mtu */
  2500. vmxnet3_rq_destroy_all(adapter);
  2501. vmxnet3_adjust_rx_ring_size(adapter);
  2502. err = vmxnet3_rq_create_all(adapter);
  2503. if (err) {
  2504. netdev_err(netdev,
  2505. "failed to re-create rx queues, "
  2506. " error %d. Closing it.\n", err);
  2507. goto out;
  2508. }
  2509. err = vmxnet3_activate_dev(adapter);
  2510. if (err) {
  2511. netdev_err(netdev,
  2512. "failed to re-activate, error %d. "
  2513. "Closing it\n", err);
  2514. goto out;
  2515. }
  2516. }
  2517. out:
  2518. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2519. if (err)
  2520. vmxnet3_force_close(adapter);
  2521. return err;
  2522. }
  2523. static void
  2524. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2525. {
  2526. struct net_device *netdev = adapter->netdev;
  2527. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2528. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
  2529. NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2530. NETIF_F_LRO;
  2531. if (dma64)
  2532. netdev->hw_features |= NETIF_F_HIGHDMA;
  2533. netdev->vlan_features = netdev->hw_features &
  2534. ~(NETIF_F_HW_VLAN_CTAG_TX |
  2535. NETIF_F_HW_VLAN_CTAG_RX);
  2536. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_CTAG_FILTER;
  2537. }
  2538. static void
  2539. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2540. {
  2541. u32 tmp;
  2542. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2543. *(u32 *)mac = tmp;
  2544. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2545. mac[4] = tmp & 0xff;
  2546. mac[5] = (tmp >> 8) & 0xff;
  2547. }
  2548. #ifdef CONFIG_PCI_MSI
  2549. /*
  2550. * Enable MSIx vectors.
  2551. * Returns :
  2552. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2553. * were enabled.
  2554. * number of vectors which were enabled otherwise (this number is greater
  2555. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2556. */
  2557. static int
  2558. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter, int nvec)
  2559. {
  2560. int ret = pci_enable_msix_range(adapter->pdev,
  2561. adapter->intr.msix_entries, nvec, nvec);
  2562. if (ret == -ENOSPC && nvec > VMXNET3_LINUX_MIN_MSIX_VECT) {
  2563. dev_err(&adapter->netdev->dev,
  2564. "Failed to enable %d MSI-X, trying %d\n",
  2565. nvec, VMXNET3_LINUX_MIN_MSIX_VECT);
  2566. ret = pci_enable_msix_range(adapter->pdev,
  2567. adapter->intr.msix_entries,
  2568. VMXNET3_LINUX_MIN_MSIX_VECT,
  2569. VMXNET3_LINUX_MIN_MSIX_VECT);
  2570. }
  2571. if (ret < 0) {
  2572. dev_err(&adapter->netdev->dev,
  2573. "Failed to enable MSI-X, error: %d\n", ret);
  2574. }
  2575. return ret;
  2576. }
  2577. #endif /* CONFIG_PCI_MSI */
  2578. static void
  2579. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2580. {
  2581. u32 cfg;
  2582. unsigned long flags;
  2583. /* intr settings */
  2584. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2585. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2586. VMXNET3_CMD_GET_CONF_INTR);
  2587. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2588. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2589. adapter->intr.type = cfg & 0x3;
  2590. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2591. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2592. adapter->intr.type = VMXNET3_IT_MSIX;
  2593. }
  2594. #ifdef CONFIG_PCI_MSI
  2595. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2596. int i, nvec;
  2597. nvec = adapter->share_intr == VMXNET3_INTR_TXSHARE ?
  2598. 1 : adapter->num_tx_queues;
  2599. nvec += adapter->share_intr == VMXNET3_INTR_BUDDYSHARE ?
  2600. 0 : adapter->num_rx_queues;
  2601. nvec += 1; /* for link event */
  2602. nvec = nvec > VMXNET3_LINUX_MIN_MSIX_VECT ?
  2603. nvec : VMXNET3_LINUX_MIN_MSIX_VECT;
  2604. for (i = 0; i < nvec; i++)
  2605. adapter->intr.msix_entries[i].entry = i;
  2606. nvec = vmxnet3_acquire_msix_vectors(adapter, nvec);
  2607. if (nvec < 0)
  2608. goto msix_err;
  2609. /* If we cannot allocate one MSIx vector per queue
  2610. * then limit the number of rx queues to 1
  2611. */
  2612. if (nvec == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2613. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2614. || adapter->num_rx_queues != 1) {
  2615. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2616. netdev_err(adapter->netdev,
  2617. "Number of rx queues : 1\n");
  2618. adapter->num_rx_queues = 1;
  2619. }
  2620. }
  2621. adapter->intr.num_intrs = nvec;
  2622. return;
  2623. msix_err:
  2624. /* If we cannot allocate MSIx vectors use only one rx queue */
  2625. dev_info(&adapter->pdev->dev,
  2626. "Failed to enable MSI-X, error %d. "
  2627. "Limiting #rx queues to 1, try MSI.\n", nvec);
  2628. adapter->intr.type = VMXNET3_IT_MSI;
  2629. }
  2630. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2631. if (!pci_enable_msi(adapter->pdev)) {
  2632. adapter->num_rx_queues = 1;
  2633. adapter->intr.num_intrs = 1;
  2634. return;
  2635. }
  2636. }
  2637. #endif /* CONFIG_PCI_MSI */
  2638. adapter->num_rx_queues = 1;
  2639. dev_info(&adapter->netdev->dev,
  2640. "Using INTx interrupt, #Rx queues: 1.\n");
  2641. adapter->intr.type = VMXNET3_IT_INTX;
  2642. /* INT-X related setting */
  2643. adapter->intr.num_intrs = 1;
  2644. }
  2645. static void
  2646. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2647. {
  2648. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2649. pci_disable_msix(adapter->pdev);
  2650. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2651. pci_disable_msi(adapter->pdev);
  2652. else
  2653. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2654. }
  2655. static void
  2656. vmxnet3_tx_timeout(struct net_device *netdev)
  2657. {
  2658. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2659. adapter->tx_timeout_count++;
  2660. netdev_err(adapter->netdev, "tx hang\n");
  2661. schedule_work(&adapter->work);
  2662. }
  2663. static void
  2664. vmxnet3_reset_work(struct work_struct *data)
  2665. {
  2666. struct vmxnet3_adapter *adapter;
  2667. adapter = container_of(data, struct vmxnet3_adapter, work);
  2668. /* if another thread is resetting the device, no need to proceed */
  2669. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2670. return;
  2671. /* if the device is closed, we must leave it alone */
  2672. rtnl_lock();
  2673. if (netif_running(adapter->netdev)) {
  2674. netdev_notice(adapter->netdev, "resetting\n");
  2675. vmxnet3_quiesce_dev(adapter);
  2676. vmxnet3_reset_dev(adapter);
  2677. vmxnet3_activate_dev(adapter);
  2678. } else {
  2679. netdev_info(adapter->netdev, "already closed\n");
  2680. }
  2681. rtnl_unlock();
  2682. netif_wake_queue(adapter->netdev);
  2683. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2684. }
  2685. static int
  2686. vmxnet3_probe_device(struct pci_dev *pdev,
  2687. const struct pci_device_id *id)
  2688. {
  2689. static const struct net_device_ops vmxnet3_netdev_ops = {
  2690. .ndo_open = vmxnet3_open,
  2691. .ndo_stop = vmxnet3_close,
  2692. .ndo_start_xmit = vmxnet3_xmit_frame,
  2693. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2694. .ndo_change_mtu = vmxnet3_change_mtu,
  2695. .ndo_set_features = vmxnet3_set_features,
  2696. .ndo_get_stats64 = vmxnet3_get_stats64,
  2697. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2698. .ndo_set_rx_mode = vmxnet3_set_mc,
  2699. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2700. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2701. #ifdef CONFIG_NET_POLL_CONTROLLER
  2702. .ndo_poll_controller = vmxnet3_netpoll,
  2703. #endif
  2704. };
  2705. int err;
  2706. bool dma64;
  2707. u32 ver;
  2708. struct net_device *netdev;
  2709. struct vmxnet3_adapter *adapter;
  2710. u8 mac[ETH_ALEN];
  2711. int size;
  2712. int num_tx_queues;
  2713. int num_rx_queues;
  2714. if (!pci_msi_enabled())
  2715. enable_mq = 0;
  2716. #ifdef VMXNET3_RSS
  2717. if (enable_mq)
  2718. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2719. (int)num_online_cpus());
  2720. else
  2721. #endif
  2722. num_rx_queues = 1;
  2723. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2724. if (enable_mq)
  2725. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2726. (int)num_online_cpus());
  2727. else
  2728. num_tx_queues = 1;
  2729. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2730. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2731. max(num_tx_queues, num_rx_queues));
  2732. dev_info(&pdev->dev,
  2733. "# of Tx queues : %d, # of Rx queues : %d\n",
  2734. num_tx_queues, num_rx_queues);
  2735. if (!netdev)
  2736. return -ENOMEM;
  2737. pci_set_drvdata(pdev, netdev);
  2738. adapter = netdev_priv(netdev);
  2739. adapter->netdev = netdev;
  2740. adapter->pdev = pdev;
  2741. adapter->tx_ring_size = VMXNET3_DEF_TX_RING_SIZE;
  2742. adapter->rx_ring_size = VMXNET3_DEF_RX_RING_SIZE;
  2743. adapter->rx_ring2_size = VMXNET3_DEF_RX_RING2_SIZE;
  2744. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  2745. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  2746. dev_err(&pdev->dev,
  2747. "pci_set_consistent_dma_mask failed\n");
  2748. err = -EIO;
  2749. goto err_set_mask;
  2750. }
  2751. dma64 = true;
  2752. } else {
  2753. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  2754. dev_err(&pdev->dev,
  2755. "pci_set_dma_mask failed\n");
  2756. err = -EIO;
  2757. goto err_set_mask;
  2758. }
  2759. dma64 = false;
  2760. }
  2761. spin_lock_init(&adapter->cmd_lock);
  2762. adapter->adapter_pa = dma_map_single(&adapter->pdev->dev, adapter,
  2763. sizeof(struct vmxnet3_adapter),
  2764. PCI_DMA_TODEVICE);
  2765. if (dma_mapping_error(&adapter->pdev->dev, adapter->adapter_pa)) {
  2766. dev_err(&pdev->dev, "Failed to map dma\n");
  2767. err = -EFAULT;
  2768. goto err_set_mask;
  2769. }
  2770. adapter->shared = dma_alloc_coherent(
  2771. &adapter->pdev->dev,
  2772. sizeof(struct Vmxnet3_DriverShared),
  2773. &adapter->shared_pa, GFP_KERNEL);
  2774. if (!adapter->shared) {
  2775. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2776. err = -ENOMEM;
  2777. goto err_alloc_shared;
  2778. }
  2779. adapter->num_rx_queues = num_rx_queues;
  2780. adapter->num_tx_queues = num_tx_queues;
  2781. adapter->rx_buf_per_pkt = 1;
  2782. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2783. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2784. adapter->tqd_start = dma_alloc_coherent(&adapter->pdev->dev, size,
  2785. &adapter->queue_desc_pa,
  2786. GFP_KERNEL);
  2787. if (!adapter->tqd_start) {
  2788. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2789. err = -ENOMEM;
  2790. goto err_alloc_queue_desc;
  2791. }
  2792. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2793. adapter->num_tx_queues);
  2794. adapter->pm_conf = dma_alloc_coherent(&adapter->pdev->dev,
  2795. sizeof(struct Vmxnet3_PMConf),
  2796. &adapter->pm_conf_pa,
  2797. GFP_KERNEL);
  2798. if (adapter->pm_conf == NULL) {
  2799. err = -ENOMEM;
  2800. goto err_alloc_pm;
  2801. }
  2802. #ifdef VMXNET3_RSS
  2803. adapter->rss_conf = dma_alloc_coherent(&adapter->pdev->dev,
  2804. sizeof(struct UPT1_RSSConf),
  2805. &adapter->rss_conf_pa,
  2806. GFP_KERNEL);
  2807. if (adapter->rss_conf == NULL) {
  2808. err = -ENOMEM;
  2809. goto err_alloc_rss;
  2810. }
  2811. #endif /* VMXNET3_RSS */
  2812. err = vmxnet3_alloc_pci_resources(adapter);
  2813. if (err < 0)
  2814. goto err_alloc_pci;
  2815. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2816. if (ver & (1 << VMXNET3_REV_3)) {
  2817. VMXNET3_WRITE_BAR1_REG(adapter,
  2818. VMXNET3_REG_VRRS,
  2819. 1 << VMXNET3_REV_3);
  2820. adapter->version = VMXNET3_REV_3 + 1;
  2821. } else if (ver & (1 << VMXNET3_REV_2)) {
  2822. VMXNET3_WRITE_BAR1_REG(adapter,
  2823. VMXNET3_REG_VRRS,
  2824. 1 << VMXNET3_REV_2);
  2825. adapter->version = VMXNET3_REV_2 + 1;
  2826. } else if (ver & (1 << VMXNET3_REV_1)) {
  2827. VMXNET3_WRITE_BAR1_REG(adapter,
  2828. VMXNET3_REG_VRRS,
  2829. 1 << VMXNET3_REV_1);
  2830. adapter->version = VMXNET3_REV_1 + 1;
  2831. } else {
  2832. dev_err(&pdev->dev,
  2833. "Incompatible h/w version (0x%x) for adapter\n", ver);
  2834. err = -EBUSY;
  2835. goto err_ver;
  2836. }
  2837. dev_dbg(&pdev->dev, "Using device version %d\n", adapter->version);
  2838. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2839. if (ver & 1) {
  2840. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2841. } else {
  2842. dev_err(&pdev->dev,
  2843. "Incompatible upt version (0x%x) for adapter\n", ver);
  2844. err = -EBUSY;
  2845. goto err_ver;
  2846. }
  2847. if (VMXNET3_VERSION_GE_3(adapter)) {
  2848. adapter->coal_conf =
  2849. dma_alloc_coherent(&adapter->pdev->dev,
  2850. sizeof(struct Vmxnet3_CoalesceScheme)
  2851. ,
  2852. &adapter->coal_conf_pa,
  2853. GFP_KERNEL);
  2854. if (!adapter->coal_conf) {
  2855. err = -ENOMEM;
  2856. goto err_ver;
  2857. }
  2858. memset(adapter->coal_conf, 0, sizeof(*adapter->coal_conf));
  2859. adapter->coal_conf->coalMode = VMXNET3_COALESCE_DISABLED;
  2860. adapter->default_coal_mode = true;
  2861. }
  2862. SET_NETDEV_DEV(netdev, &pdev->dev);
  2863. vmxnet3_declare_features(adapter, dma64);
  2864. adapter->rxdata_desc_size = VMXNET3_VERSION_GE_3(adapter) ?
  2865. VMXNET3_DEF_RXDATA_DESC_SIZE : 0;
  2866. if (adapter->num_tx_queues == adapter->num_rx_queues)
  2867. adapter->share_intr = VMXNET3_INTR_BUDDYSHARE;
  2868. else
  2869. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2870. vmxnet3_alloc_intr_resources(adapter);
  2871. #ifdef VMXNET3_RSS
  2872. if (adapter->num_rx_queues > 1 &&
  2873. adapter->intr.type == VMXNET3_IT_MSIX) {
  2874. adapter->rss = true;
  2875. netdev->hw_features |= NETIF_F_RXHASH;
  2876. netdev->features |= NETIF_F_RXHASH;
  2877. dev_dbg(&pdev->dev, "RSS is enabled.\n");
  2878. } else {
  2879. adapter->rss = false;
  2880. }
  2881. #endif
  2882. vmxnet3_read_mac_addr(adapter, mac);
  2883. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2884. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2885. vmxnet3_set_ethtool_ops(netdev);
  2886. netdev->watchdog_timeo = 5 * HZ;
  2887. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2888. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2889. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2890. int i;
  2891. for (i = 0; i < adapter->num_rx_queues; i++) {
  2892. netif_napi_add(adapter->netdev,
  2893. &adapter->rx_queue[i].napi,
  2894. vmxnet3_poll_rx_only, 64);
  2895. }
  2896. } else {
  2897. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2898. vmxnet3_poll, 64);
  2899. }
  2900. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2901. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2902. netif_carrier_off(netdev);
  2903. err = register_netdev(netdev);
  2904. if (err) {
  2905. dev_err(&pdev->dev, "Failed to register adapter\n");
  2906. goto err_register;
  2907. }
  2908. vmxnet3_check_link(adapter, false);
  2909. return 0;
  2910. err_register:
  2911. if (VMXNET3_VERSION_GE_3(adapter)) {
  2912. dma_free_coherent(&adapter->pdev->dev,
  2913. sizeof(struct Vmxnet3_CoalesceScheme),
  2914. adapter->coal_conf, adapter->coal_conf_pa);
  2915. }
  2916. vmxnet3_free_intr_resources(adapter);
  2917. err_ver:
  2918. vmxnet3_free_pci_resources(adapter);
  2919. err_alloc_pci:
  2920. #ifdef VMXNET3_RSS
  2921. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  2922. adapter->rss_conf, adapter->rss_conf_pa);
  2923. err_alloc_rss:
  2924. #endif
  2925. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  2926. adapter->pm_conf, adapter->pm_conf_pa);
  2927. err_alloc_pm:
  2928. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  2929. adapter->queue_desc_pa);
  2930. err_alloc_queue_desc:
  2931. dma_free_coherent(&adapter->pdev->dev,
  2932. sizeof(struct Vmxnet3_DriverShared),
  2933. adapter->shared, adapter->shared_pa);
  2934. err_alloc_shared:
  2935. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  2936. sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
  2937. err_set_mask:
  2938. free_netdev(netdev);
  2939. return err;
  2940. }
  2941. static void
  2942. vmxnet3_remove_device(struct pci_dev *pdev)
  2943. {
  2944. struct net_device *netdev = pci_get_drvdata(pdev);
  2945. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2946. int size = 0;
  2947. int num_rx_queues;
  2948. #ifdef VMXNET3_RSS
  2949. if (enable_mq)
  2950. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2951. (int)num_online_cpus());
  2952. else
  2953. #endif
  2954. num_rx_queues = 1;
  2955. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2956. cancel_work_sync(&adapter->work);
  2957. unregister_netdev(netdev);
  2958. vmxnet3_free_intr_resources(adapter);
  2959. vmxnet3_free_pci_resources(adapter);
  2960. if (VMXNET3_VERSION_GE_3(adapter)) {
  2961. dma_free_coherent(&adapter->pdev->dev,
  2962. sizeof(struct Vmxnet3_CoalesceScheme),
  2963. adapter->coal_conf, adapter->coal_conf_pa);
  2964. }
  2965. #ifdef VMXNET3_RSS
  2966. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  2967. adapter->rss_conf, adapter->rss_conf_pa);
  2968. #endif
  2969. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  2970. adapter->pm_conf, adapter->pm_conf_pa);
  2971. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2972. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2973. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  2974. adapter->queue_desc_pa);
  2975. dma_free_coherent(&adapter->pdev->dev,
  2976. sizeof(struct Vmxnet3_DriverShared),
  2977. adapter->shared, adapter->shared_pa);
  2978. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  2979. sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
  2980. free_netdev(netdev);
  2981. }
  2982. static void vmxnet3_shutdown_device(struct pci_dev *pdev)
  2983. {
  2984. struct net_device *netdev = pci_get_drvdata(pdev);
  2985. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2986. unsigned long flags;
  2987. /* Reset_work may be in the middle of resetting the device, wait for its
  2988. * completion.
  2989. */
  2990. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2991. msleep(1);
  2992. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED,
  2993. &adapter->state)) {
  2994. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2995. return;
  2996. }
  2997. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2998. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2999. VMXNET3_CMD_QUIESCE_DEV);
  3000. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3001. vmxnet3_disable_all_intrs(adapter);
  3002. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3003. }
  3004. #ifdef CONFIG_PM
  3005. static int
  3006. vmxnet3_suspend(struct device *device)
  3007. {
  3008. struct pci_dev *pdev = to_pci_dev(device);
  3009. struct net_device *netdev = pci_get_drvdata(pdev);
  3010. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3011. struct Vmxnet3_PMConf *pmConf;
  3012. struct ethhdr *ehdr;
  3013. struct arphdr *ahdr;
  3014. u8 *arpreq;
  3015. struct in_device *in_dev;
  3016. struct in_ifaddr *ifa;
  3017. unsigned long flags;
  3018. int i = 0;
  3019. if (!netif_running(netdev))
  3020. return 0;
  3021. for (i = 0; i < adapter->num_rx_queues; i++)
  3022. napi_disable(&adapter->rx_queue[i].napi);
  3023. vmxnet3_disable_all_intrs(adapter);
  3024. vmxnet3_free_irqs(adapter);
  3025. vmxnet3_free_intr_resources(adapter);
  3026. netif_device_detach(netdev);
  3027. netif_tx_stop_all_queues(netdev);
  3028. /* Create wake-up filters. */
  3029. pmConf = adapter->pm_conf;
  3030. memset(pmConf, 0, sizeof(*pmConf));
  3031. if (adapter->wol & WAKE_UCAST) {
  3032. pmConf->filters[i].patternSize = ETH_ALEN;
  3033. pmConf->filters[i].maskSize = 1;
  3034. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  3035. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  3036. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  3037. i++;
  3038. }
  3039. if (adapter->wol & WAKE_ARP) {
  3040. in_dev = in_dev_get(netdev);
  3041. if (!in_dev)
  3042. goto skip_arp;
  3043. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  3044. if (!ifa)
  3045. goto skip_arp;
  3046. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  3047. sizeof(struct arphdr) + /* ARP header */
  3048. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  3049. 2 * sizeof(u32); /*2 IPv4 addresses */
  3050. pmConf->filters[i].maskSize =
  3051. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  3052. /* ETH_P_ARP in Ethernet header. */
  3053. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  3054. ehdr->h_proto = htons(ETH_P_ARP);
  3055. /* ARPOP_REQUEST in ARP header. */
  3056. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  3057. ahdr->ar_op = htons(ARPOP_REQUEST);
  3058. arpreq = (u8 *)(ahdr + 1);
  3059. /* The Unicast IPv4 address in 'tip' field. */
  3060. arpreq += 2 * ETH_ALEN + sizeof(u32);
  3061. *(u32 *)arpreq = ifa->ifa_address;
  3062. /* The mask for the relevant bits. */
  3063. pmConf->filters[i].mask[0] = 0x00;
  3064. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  3065. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  3066. pmConf->filters[i].mask[3] = 0x00;
  3067. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  3068. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  3069. in_dev_put(in_dev);
  3070. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  3071. i++;
  3072. }
  3073. skip_arp:
  3074. if (adapter->wol & WAKE_MAGIC)
  3075. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  3076. pmConf->numFilters = i;
  3077. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  3078. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  3079. *pmConf));
  3080. adapter->shared->devRead.pmConfDesc.confPA =
  3081. cpu_to_le64(adapter->pm_conf_pa);
  3082. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3083. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3084. VMXNET3_CMD_UPDATE_PMCFG);
  3085. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3086. pci_save_state(pdev);
  3087. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  3088. adapter->wol);
  3089. pci_disable_device(pdev);
  3090. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  3091. return 0;
  3092. }
  3093. static int
  3094. vmxnet3_resume(struct device *device)
  3095. {
  3096. int err;
  3097. unsigned long flags;
  3098. struct pci_dev *pdev = to_pci_dev(device);
  3099. struct net_device *netdev = pci_get_drvdata(pdev);
  3100. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3101. if (!netif_running(netdev))
  3102. return 0;
  3103. pci_set_power_state(pdev, PCI_D0);
  3104. pci_restore_state(pdev);
  3105. err = pci_enable_device_mem(pdev);
  3106. if (err != 0)
  3107. return err;
  3108. pci_enable_wake(pdev, PCI_D0, 0);
  3109. vmxnet3_alloc_intr_resources(adapter);
  3110. /* During hibernate and suspend, device has to be reinitialized as the
  3111. * device state need not be preserved.
  3112. */
  3113. /* Need not check adapter state as other reset tasks cannot run during
  3114. * device resume.
  3115. */
  3116. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3117. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3118. VMXNET3_CMD_QUIESCE_DEV);
  3119. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3120. vmxnet3_tq_cleanup_all(adapter);
  3121. vmxnet3_rq_cleanup_all(adapter);
  3122. vmxnet3_reset_dev(adapter);
  3123. err = vmxnet3_activate_dev(adapter);
  3124. if (err != 0) {
  3125. netdev_err(netdev,
  3126. "failed to re-activate on resume, error: %d", err);
  3127. vmxnet3_force_close(adapter);
  3128. return err;
  3129. }
  3130. netif_device_attach(netdev);
  3131. return 0;
  3132. }
  3133. static const struct dev_pm_ops vmxnet3_pm_ops = {
  3134. .suspend = vmxnet3_suspend,
  3135. .resume = vmxnet3_resume,
  3136. .freeze = vmxnet3_suspend,
  3137. .restore = vmxnet3_resume,
  3138. };
  3139. #endif
  3140. static struct pci_driver vmxnet3_driver = {
  3141. .name = vmxnet3_driver_name,
  3142. .id_table = vmxnet3_pciid_table,
  3143. .probe = vmxnet3_probe_device,
  3144. .remove = vmxnet3_remove_device,
  3145. .shutdown = vmxnet3_shutdown_device,
  3146. #ifdef CONFIG_PM
  3147. .driver.pm = &vmxnet3_pm_ops,
  3148. #endif
  3149. };
  3150. static int __init
  3151. vmxnet3_init_module(void)
  3152. {
  3153. pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
  3154. VMXNET3_DRIVER_VERSION_REPORT);
  3155. return pci_register_driver(&vmxnet3_driver);
  3156. }
  3157. module_init(vmxnet3_init_module);
  3158. static void
  3159. vmxnet3_exit_module(void)
  3160. {
  3161. pci_unregister_driver(&vmxnet3_driver);
  3162. }
  3163. module_exit(vmxnet3_exit_module);
  3164. MODULE_AUTHOR("VMware, Inc.");
  3165. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  3166. MODULE_LICENSE("GPL v2");
  3167. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);