nps_enet.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. /*
  2. * Copyright(c) 2015 EZchip Technologies.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * The full GNU General Public License is included in this distribution in
  14. * the file called "COPYING".
  15. */
  16. #ifndef _NPS_ENET_H
  17. #define _NPS_ENET_H
  18. /* default values */
  19. #define NPS_ENET_NAPI_POLL_WEIGHT 0x2
  20. #define NPS_ENET_MAX_FRAME_LENGTH 0x3FFF
  21. #define NPS_ENET_GE_MAC_CFG_0_TX_FC_RETR 0x7
  22. #define NPS_ENET_GE_MAC_CFG_0_RX_IFG 0x5
  23. #define NPS_ENET_GE_MAC_CFG_0_TX_IFG 0xC
  24. #define NPS_ENET_GE_MAC_CFG_0_TX_PR_LEN 0x7
  25. #define NPS_ENET_GE_MAC_CFG_2_STAT_EN 0x3
  26. #define NPS_ENET_GE_MAC_CFG_3_RX_IFG_TH 0x14
  27. #define NPS_ENET_GE_MAC_CFG_3_MAX_LEN 0x3FFC
  28. #define NPS_ENET_ENABLE 1
  29. #define NPS_ENET_DISABLE 0
  30. /* register definitions */
  31. #define NPS_ENET_REG_TX_CTL 0x800
  32. #define NPS_ENET_REG_TX_BUF 0x808
  33. #define NPS_ENET_REG_RX_CTL 0x810
  34. #define NPS_ENET_REG_RX_BUF 0x818
  35. #define NPS_ENET_REG_BUF_INT_ENABLE 0x8C0
  36. #define NPS_ENET_REG_GE_MAC_CFG_0 0x1000
  37. #define NPS_ENET_REG_GE_MAC_CFG_1 0x1004
  38. #define NPS_ENET_REG_GE_MAC_CFG_2 0x1008
  39. #define NPS_ENET_REG_GE_MAC_CFG_3 0x100C
  40. #define NPS_ENET_REG_GE_RST 0x1400
  41. #define NPS_ENET_REG_PHASE_FIFO_CTL 0x1404
  42. /* Tx control register masks and shifts */
  43. #define TX_CTL_NT_MASK 0x7FF
  44. #define TX_CTL_NT_SHIFT 0
  45. #define TX_CTL_ET_MASK 0x4000
  46. #define TX_CTL_ET_SHIFT 14
  47. #define TX_CTL_CT_MASK 0x8000
  48. #define TX_CTL_CT_SHIFT 15
  49. /* Rx control register masks and shifts */
  50. #define RX_CTL_NR_MASK 0x7FF
  51. #define RX_CTL_NR_SHIFT 0
  52. #define RX_CTL_CRC_MASK 0x2000
  53. #define RX_CTL_CRC_SHIFT 13
  54. #define RX_CTL_ER_MASK 0x4000
  55. #define RX_CTL_ER_SHIFT 14
  56. #define RX_CTL_CR_MASK 0x8000
  57. #define RX_CTL_CR_SHIFT 15
  58. /* Interrupt enable for data buffer events register masks and shifts */
  59. #define RX_RDY_MASK 0x1
  60. #define RX_RDY_SHIFT 0
  61. #define TX_DONE_MASK 0x2
  62. #define TX_DONE_SHIFT 1
  63. /* Gbps Eth MAC Configuration 0 register masks and shifts */
  64. #define CFG_0_RX_EN_MASK 0x1
  65. #define CFG_0_RX_EN_SHIFT 0
  66. #define CFG_0_TX_EN_MASK 0x2
  67. #define CFG_0_TX_EN_SHIFT 1
  68. #define CFG_0_TX_FC_EN_MASK 0x4
  69. #define CFG_0_TX_FC_EN_SHIFT 2
  70. #define CFG_0_TX_PAD_EN_MASK 0x8
  71. #define CFG_0_TX_PAD_EN_SHIFT 3
  72. #define CFG_0_TX_CRC_EN_MASK 0x10
  73. #define CFG_0_TX_CRC_EN_SHIFT 4
  74. #define CFG_0_RX_FC_EN_MASK 0x20
  75. #define CFG_0_RX_FC_EN_SHIFT 5
  76. #define CFG_0_RX_CRC_STRIP_MASK 0x40
  77. #define CFG_0_RX_CRC_STRIP_SHIFT 6
  78. #define CFG_0_RX_CRC_IGNORE_MASK 0x80
  79. #define CFG_0_RX_CRC_IGNORE_SHIFT 7
  80. #define CFG_0_RX_LENGTH_CHECK_EN_MASK 0x100
  81. #define CFG_0_RX_LENGTH_CHECK_EN_SHIFT 8
  82. #define CFG_0_TX_FC_RETR_MASK 0xE00
  83. #define CFG_0_TX_FC_RETR_SHIFT 9
  84. #define CFG_0_RX_IFG_MASK 0xF000
  85. #define CFG_0_RX_IFG_SHIFT 12
  86. #define CFG_0_TX_IFG_MASK 0x3F0000
  87. #define CFG_0_TX_IFG_SHIFT 16
  88. #define CFG_0_RX_PR_CHECK_EN_MASK 0x400000
  89. #define CFG_0_RX_PR_CHECK_EN_SHIFT 22
  90. #define CFG_0_NIB_MODE_MASK 0x800000
  91. #define CFG_0_NIB_MODE_SHIFT 23
  92. #define CFG_0_TX_IFG_NIB_MASK 0xF000000
  93. #define CFG_0_TX_IFG_NIB_SHIFT 24
  94. #define CFG_0_TX_PR_LEN_MASK 0xF0000000
  95. #define CFG_0_TX_PR_LEN_SHIFT 28
  96. /* Gbps Eth MAC Configuration 1 register masks and shifts */
  97. #define CFG_1_OCTET_0_MASK 0x000000FF
  98. #define CFG_1_OCTET_0_SHIFT 0
  99. #define CFG_1_OCTET_1_MASK 0x0000FF00
  100. #define CFG_1_OCTET_1_SHIFT 8
  101. #define CFG_1_OCTET_2_MASK 0x00FF0000
  102. #define CFG_1_OCTET_2_SHIFT 16
  103. #define CFG_1_OCTET_3_MASK 0xFF000000
  104. #define CFG_1_OCTET_3_SHIFT 24
  105. /* Gbps Eth MAC Configuration 2 register masks and shifts */
  106. #define CFG_2_OCTET_4_MASK 0x000000FF
  107. #define CFG_2_OCTET_4_SHIFT 0
  108. #define CFG_2_OCTET_5_MASK 0x0000FF00
  109. #define CFG_2_OCTET_5_SHIFT 8
  110. #define CFG_2_DISK_MC_MASK 0x00100000
  111. #define CFG_2_DISK_MC_SHIFT 20
  112. #define CFG_2_DISK_BC_MASK 0x00200000
  113. #define CFG_2_DISK_BC_SHIFT 21
  114. #define CFG_2_DISK_DA_MASK 0x00400000
  115. #define CFG_2_DISK_DA_SHIFT 22
  116. #define CFG_2_STAT_EN_MASK 0x3000000
  117. #define CFG_2_STAT_EN_SHIFT 24
  118. #define CFG_2_TRANSMIT_FLUSH_EN_MASK 0x80000000
  119. #define CFG_2_TRANSMIT_FLUSH_EN_SHIFT 31
  120. /* Gbps Eth MAC Configuration 3 register masks and shifts */
  121. #define CFG_3_TM_HD_MODE_MASK 0x1
  122. #define CFG_3_TM_HD_MODE_SHIFT 0
  123. #define CFG_3_RX_CBFC_EN_MASK 0x2
  124. #define CFG_3_RX_CBFC_EN_SHIFT 1
  125. #define CFG_3_RX_CBFC_REDIR_EN_MASK 0x4
  126. #define CFG_3_RX_CBFC_REDIR_EN_SHIFT 2
  127. #define CFG_3_REDIRECT_CBFC_SEL_MASK 0x18
  128. #define CFG_3_REDIRECT_CBFC_SEL_SHIFT 3
  129. #define CFG_3_CF_DROP_MASK 0x20
  130. #define CFG_3_CF_DROP_SHIFT 5
  131. #define CFG_3_CF_TIMEOUT_MASK 0x3C0
  132. #define CFG_3_CF_TIMEOUT_SHIFT 6
  133. #define CFG_3_RX_IFG_TH_MASK 0x7C00
  134. #define CFG_3_RX_IFG_TH_SHIFT 10
  135. #define CFG_3_TX_CBFC_EN_MASK 0x8000
  136. #define CFG_3_TX_CBFC_EN_SHIFT 15
  137. #define CFG_3_MAX_LEN_MASK 0x3FFF0000
  138. #define CFG_3_MAX_LEN_SHIFT 16
  139. #define CFG_3_EXT_OOB_CBFC_SEL_MASK 0xC0000000
  140. #define CFG_3_EXT_OOB_CBFC_SEL_SHIFT 30
  141. /* GE MAC, PCS reset control register masks and shifts */
  142. #define RST_SPCS_MASK 0x1
  143. #define RST_SPCS_SHIFT 0
  144. #define RST_GMAC_0_MASK 0x100
  145. #define RST_GMAC_0_SHIFT 8
  146. /* Tx phase sync FIFO control register masks and shifts */
  147. #define PHASE_FIFO_CTL_RST_MASK 0x1
  148. #define PHASE_FIFO_CTL_RST_SHIFT 0
  149. #define PHASE_FIFO_CTL_INIT_MASK 0x2
  150. #define PHASE_FIFO_CTL_INIT_SHIFT 1
  151. /**
  152. * struct nps_enet_priv - Storage of ENET's private information.
  153. * @regs_base: Base address of ENET memory-mapped control registers.
  154. * @irq: For RX/TX IRQ number.
  155. * @tx_skb: socket buffer of sent frame.
  156. * @napi: Structure for NAPI.
  157. */
  158. struct nps_enet_priv {
  159. void __iomem *regs_base;
  160. s32 irq;
  161. struct sk_buff *tx_skb;
  162. struct napi_struct napi;
  163. u32 ge_mac_cfg_2_value;
  164. u32 ge_mac_cfg_3_value;
  165. };
  166. /**
  167. * nps_reg_set - Sets ENET register with provided value.
  168. * @priv: Pointer to EZchip ENET private data structure.
  169. * @reg: Register offset from base address.
  170. * @value: Value to set in register.
  171. */
  172. static inline void nps_enet_reg_set(struct nps_enet_priv *priv,
  173. s32 reg, s32 value)
  174. {
  175. iowrite32be(value, priv->regs_base + reg);
  176. }
  177. /**
  178. * nps_reg_get - Gets value of specified ENET register.
  179. * @priv: Pointer to EZchip ENET private data structure.
  180. * @reg: Register offset from base address.
  181. *
  182. * returns: Value of requested register.
  183. */
  184. static inline u32 nps_enet_reg_get(struct nps_enet_priv *priv, s32 reg)
  185. {
  186. return ioread32be(priv->regs_base + reg);
  187. }
  188. #endif /* _NPS_ENET_H */