thunder_bgx.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * Copyright (C) 2015 Cavium, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. */
  8. #ifndef THUNDER_BGX_H
  9. #define THUNDER_BGX_H
  10. /* PCI device ID */
  11. #define PCI_DEVICE_ID_THUNDER_BGX 0xA026
  12. #define PCI_DEVICE_ID_THUNDER_RGX 0xA054
  13. /* Subsystem device IDs */
  14. #define PCI_SUBSYS_DEVID_88XX_BGX 0xA126
  15. #define PCI_SUBSYS_DEVID_81XX_BGX 0xA226
  16. #define PCI_SUBSYS_DEVID_83XX_BGX 0xA326
  17. #define MAX_BGX_THUNDER 8 /* Max 2 nodes, 4 per node */
  18. #define MAX_BGX_PER_CN88XX 2
  19. #define MAX_BGX_PER_CN81XX 3 /* 2 BGXs + 1 RGX */
  20. #define MAX_BGX_PER_CN83XX 4
  21. #define MAX_BGX_PER_NODE 4
  22. #define MAX_LMAC_PER_BGX 4
  23. #define MAX_BGX_CHANS_PER_LMAC 16
  24. #define MAX_DMAC_PER_LMAC 8
  25. #define MAX_FRAME_SIZE 9216
  26. #define BGX_ID_MASK 0x3
  27. #define MAX_DMAC_PER_LMAC_TNS_BYPASS_MODE 2
  28. /* Registers */
  29. #define BGX_CMRX_CFG 0x00
  30. #define CMR_PKT_TX_EN BIT_ULL(13)
  31. #define CMR_PKT_RX_EN BIT_ULL(14)
  32. #define CMR_EN BIT_ULL(15)
  33. #define BGX_CMR_GLOBAL_CFG 0x08
  34. #define CMR_GLOBAL_CFG_FCS_STRIP BIT_ULL(6)
  35. #define BGX_CMRX_RX_ID_MAP 0x60
  36. #define BGX_CMRX_RX_STAT0 0x70
  37. #define BGX_CMRX_RX_STAT1 0x78
  38. #define BGX_CMRX_RX_STAT2 0x80
  39. #define BGX_CMRX_RX_STAT3 0x88
  40. #define BGX_CMRX_RX_STAT4 0x90
  41. #define BGX_CMRX_RX_STAT5 0x98
  42. #define BGX_CMRX_RX_STAT6 0xA0
  43. #define BGX_CMRX_RX_STAT7 0xA8
  44. #define BGX_CMRX_RX_STAT8 0xB0
  45. #define BGX_CMRX_RX_STAT9 0xB8
  46. #define BGX_CMRX_RX_STAT10 0xC0
  47. #define BGX_CMRX_RX_BP_DROP 0xC8
  48. #define BGX_CMRX_RX_DMAC_CTL 0x0E8
  49. #define BGX_CMRX_RX_FIFO_LEN 0x108
  50. #define BGX_CMR_RX_DMACX_CAM 0x200
  51. #define RX_DMACX_CAM_EN BIT_ULL(48)
  52. #define RX_DMACX_CAM_LMACID(x) (x << 49)
  53. #define RX_DMAC_COUNT 32
  54. #define BGX_CMR_RX_STREERING 0x300
  55. #define RX_TRAFFIC_STEER_RULE_COUNT 8
  56. #define BGX_CMR_CHAN_MSK_AND 0x450
  57. #define BGX_CMR_BIST_STATUS 0x460
  58. #define BGX_CMR_RX_LMACS 0x468
  59. #define BGX_CMRX_TX_FIFO_LEN 0x518
  60. #define BGX_CMRX_TX_STAT0 0x600
  61. #define BGX_CMRX_TX_STAT1 0x608
  62. #define BGX_CMRX_TX_STAT2 0x610
  63. #define BGX_CMRX_TX_STAT3 0x618
  64. #define BGX_CMRX_TX_STAT4 0x620
  65. #define BGX_CMRX_TX_STAT5 0x628
  66. #define BGX_CMRX_TX_STAT6 0x630
  67. #define BGX_CMRX_TX_STAT7 0x638
  68. #define BGX_CMRX_TX_STAT8 0x640
  69. #define BGX_CMRX_TX_STAT9 0x648
  70. #define BGX_CMRX_TX_STAT10 0x650
  71. #define BGX_CMRX_TX_STAT11 0x658
  72. #define BGX_CMRX_TX_STAT12 0x660
  73. #define BGX_CMRX_TX_STAT13 0x668
  74. #define BGX_CMRX_TX_STAT14 0x670
  75. #define BGX_CMRX_TX_STAT15 0x678
  76. #define BGX_CMRX_TX_STAT16 0x680
  77. #define BGX_CMRX_TX_STAT17 0x688
  78. #define BGX_CMR_TX_LMACS 0x1000
  79. #define BGX_SPUX_CONTROL1 0x10000
  80. #define SPU_CTL_LOW_POWER BIT_ULL(11)
  81. #define SPU_CTL_LOOPBACK BIT_ULL(14)
  82. #define SPU_CTL_RESET BIT_ULL(15)
  83. #define BGX_SPUX_STATUS1 0x10008
  84. #define SPU_STATUS1_RCV_LNK BIT_ULL(2)
  85. #define BGX_SPUX_STATUS2 0x10020
  86. #define SPU_STATUS2_RCVFLT BIT_ULL(10)
  87. #define BGX_SPUX_BX_STATUS 0x10028
  88. #define SPU_BX_STATUS_RX_ALIGN BIT_ULL(12)
  89. #define BGX_SPUX_BR_STATUS1 0x10030
  90. #define SPU_BR_STATUS_BLK_LOCK BIT_ULL(0)
  91. #define SPU_BR_STATUS_RCV_LNK BIT_ULL(12)
  92. #define BGX_SPUX_BR_PMD_CRTL 0x10068
  93. #define SPU_PMD_CRTL_TRAIN_EN BIT_ULL(1)
  94. #define BGX_SPUX_BR_PMD_LP_CUP 0x10078
  95. #define BGX_SPUX_BR_PMD_LD_CUP 0x10088
  96. #define BGX_SPUX_BR_PMD_LD_REP 0x10090
  97. #define BGX_SPUX_FEC_CONTROL 0x100A0
  98. #define SPU_FEC_CTL_FEC_EN BIT_ULL(0)
  99. #define SPU_FEC_CTL_ERR_EN BIT_ULL(1)
  100. #define BGX_SPUX_AN_CONTROL 0x100C8
  101. #define SPU_AN_CTL_AN_EN BIT_ULL(12)
  102. #define SPU_AN_CTL_XNP_EN BIT_ULL(13)
  103. #define BGX_SPUX_AN_ADV 0x100D8
  104. #define BGX_SPUX_MISC_CONTROL 0x10218
  105. #define SPU_MISC_CTL_INTLV_RDISP BIT_ULL(10)
  106. #define SPU_MISC_CTL_RX_DIS BIT_ULL(12)
  107. #define BGX_SPUX_INT 0x10220 /* +(0..3) << 20 */
  108. #define BGX_SPUX_INT_W1S 0x10228
  109. #define BGX_SPUX_INT_ENA_W1C 0x10230
  110. #define BGX_SPUX_INT_ENA_W1S 0x10238
  111. #define BGX_SPU_DBG_CONTROL 0x10300
  112. #define SPU_DBG_CTL_AN_ARB_LINK_CHK_EN BIT_ULL(18)
  113. #define SPU_DBG_CTL_AN_NONCE_MCT_DIS BIT_ULL(29)
  114. #define BGX_SMUX_RX_INT 0x20000
  115. #define BGX_SMUX_RX_JABBER 0x20030
  116. #define BGX_SMUX_RX_CTL 0x20048
  117. #define SMU_RX_CTL_STATUS (3ull << 0)
  118. #define BGX_SMUX_TX_APPEND 0x20100
  119. #define SMU_TX_APPEND_FCS_D BIT_ULL(2)
  120. #define BGX_SMUX_TX_MIN_PKT 0x20118
  121. #define BGX_SMUX_TX_INT 0x20140
  122. #define BGX_SMUX_TX_CTL 0x20178
  123. #define SMU_TX_CTL_DIC_EN BIT_ULL(0)
  124. #define SMU_TX_CTL_UNI_EN BIT_ULL(1)
  125. #define SMU_TX_CTL_LNK_STATUS (3ull << 4)
  126. #define BGX_SMUX_TX_THRESH 0x20180
  127. #define BGX_SMUX_CTL 0x20200
  128. #define SMU_CTL_RX_IDLE BIT_ULL(0)
  129. #define SMU_CTL_TX_IDLE BIT_ULL(1)
  130. #define BGX_GMP_PCS_MRX_CTL 0x30000
  131. #define PCS_MRX_CTL_RST_AN BIT_ULL(9)
  132. #define PCS_MRX_CTL_PWR_DN BIT_ULL(11)
  133. #define PCS_MRX_CTL_AN_EN BIT_ULL(12)
  134. #define PCS_MRX_CTL_LOOPBACK1 BIT_ULL(14)
  135. #define PCS_MRX_CTL_RESET BIT_ULL(15)
  136. #define BGX_GMP_PCS_MRX_STATUS 0x30008
  137. #define PCS_MRX_STATUS_LINK BIT_ULL(2)
  138. #define PCS_MRX_STATUS_AN_CPT BIT_ULL(5)
  139. #define BGX_GMP_PCS_ANX_ADV 0x30010
  140. #define BGX_GMP_PCS_ANX_AN_RESULTS 0x30020
  141. #define BGX_GMP_PCS_LINKX_TIMER 0x30040
  142. #define PCS_LINKX_TIMER_COUNT 0x1E84
  143. #define BGX_GMP_PCS_SGM_AN_ADV 0x30068
  144. #define BGX_GMP_PCS_MISCX_CTL 0x30078
  145. #define PCS_MISC_CTL_MODE BIT_ULL(8)
  146. #define PCS_MISC_CTL_DISP_EN BIT_ULL(13)
  147. #define PCS_MISC_CTL_GMX_ENO BIT_ULL(11)
  148. #define PCS_MISC_CTL_SAMP_PT_MASK 0x7Full
  149. #define BGX_GMP_GMI_PRTX_CFG 0x38020
  150. #define GMI_PORT_CFG_SPEED BIT_ULL(1)
  151. #define GMI_PORT_CFG_DUPLEX BIT_ULL(2)
  152. #define GMI_PORT_CFG_SLOT_TIME BIT_ULL(3)
  153. #define GMI_PORT_CFG_SPEED_MSB BIT_ULL(8)
  154. #define BGX_GMP_GMI_RXX_JABBER 0x38038
  155. #define BGX_GMP_GMI_TXX_THRESH 0x38210
  156. #define BGX_GMP_GMI_TXX_APPEND 0x38218
  157. #define BGX_GMP_GMI_TXX_SLOT 0x38220
  158. #define BGX_GMP_GMI_TXX_BURST 0x38228
  159. #define BGX_GMP_GMI_TXX_MIN_PKT 0x38240
  160. #define BGX_GMP_GMI_TXX_SGMII_CTL 0x38300
  161. #define BGX_MSIX_VEC_0_29_ADDR 0x400000 /* +(0..29) << 4 */
  162. #define BGX_MSIX_VEC_0_29_CTL 0x400008
  163. #define BGX_MSIX_PBA_0 0x4F0000
  164. /* MSI-X interrupts */
  165. #define BGX_MSIX_VECTORS 30
  166. #define BGX_LMAC_VEC_OFFSET 7
  167. #define BGX_MSIX_VEC_SHIFT 4
  168. #define CMRX_INT 0
  169. #define SPUX_INT 1
  170. #define SMUX_RX_INT 2
  171. #define SMUX_TX_INT 3
  172. #define GMPX_PCS_INT 4
  173. #define GMPX_GMI_RX_INT 5
  174. #define GMPX_GMI_TX_INT 6
  175. #define CMR_MEM_INT 28
  176. #define SPU_MEM_INT 29
  177. #define LMAC_INTR_LINK_UP BIT(0)
  178. #define LMAC_INTR_LINK_DOWN BIT(1)
  179. /* RX_DMAC_CTL configuration*/
  180. enum MCAST_MODE {
  181. MCAST_MODE_REJECT,
  182. MCAST_MODE_ACCEPT,
  183. MCAST_MODE_CAM_FILTER,
  184. RSVD
  185. };
  186. #define BCAST_ACCEPT 1
  187. #define CAM_ACCEPT 1
  188. void octeon_mdiobus_force_mod_depencency(void);
  189. void bgx_lmac_rx_tx_enable(int node, int bgx_idx, int lmacid, bool enable);
  190. void bgx_add_dmac_addr(u64 dmac, int node, int bgx_idx, int lmac);
  191. unsigned bgx_get_map(int node);
  192. int bgx_get_lmac_count(int node, int bgx);
  193. const u8 *bgx_get_lmac_mac(int node, int bgx_idx, int lmacid);
  194. void bgx_set_lmac_mac(int node, int bgx_idx, int lmacid, const u8 *mac);
  195. void bgx_get_lmac_link_state(int node, int bgx_idx, int lmacid, void *status);
  196. void bgx_lmac_internal_loopback(int node, int bgx_idx,
  197. int lmac_idx, bool enable);
  198. void xcv_init_hw(void);
  199. void xcv_setup_link(bool link_up, int link_speed);
  200. u64 bgx_get_rx_stats(int node, int bgx_idx, int lmac, int idx);
  201. u64 bgx_get_tx_stats(int node, int bgx_idx, int lmac, int idx);
  202. #define BGX_RX_STATS_COUNT 11
  203. #define BGX_TX_STATS_COUNT 18
  204. struct bgx_stats {
  205. u64 rx_stats[BGX_RX_STATS_COUNT];
  206. u64 tx_stats[BGX_TX_STATS_COUNT];
  207. };
  208. enum LMAC_TYPE {
  209. BGX_MODE_SGMII = 0, /* 1 lane, 1.250 Gbaud */
  210. BGX_MODE_XAUI = 1, /* 4 lanes, 3.125 Gbaud */
  211. BGX_MODE_DXAUI = 1, /* 4 lanes, 6.250 Gbaud */
  212. BGX_MODE_RXAUI = 2, /* 2 lanes, 6.250 Gbaud */
  213. BGX_MODE_XFI = 3, /* 1 lane, 10.3125 Gbaud */
  214. BGX_MODE_XLAUI = 4, /* 4 lanes, 10.3125 Gbaud */
  215. BGX_MODE_10G_KR = 3,/* 1 lane, 10.3125 Gbaud */
  216. BGX_MODE_40G_KR = 4,/* 4 lanes, 10.3125 Gbaud */
  217. BGX_MODE_RGMII = 5,
  218. BGX_MODE_QSGMII = 6,
  219. BGX_MODE_INVALID = 7,
  220. };
  221. #endif /* THUNDER_BGX_H */