atl1c.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605
  1. /*
  2. * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #ifndef _ATL1C_H_
  22. #define _ATL1C_H_
  23. #include <linux/interrupt.h>
  24. #include <linux/types.h>
  25. #include <linux/errno.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ioport.h>
  32. #include <linux/slab.h>
  33. #include <linux/list.h>
  34. #include <linux/delay.h>
  35. #include <linux/sched.h>
  36. #include <linux/in.h>
  37. #include <linux/ip.h>
  38. #include <linux/ipv6.h>
  39. #include <linux/udp.h>
  40. #include <linux/mii.h>
  41. #include <linux/io.h>
  42. #include <linux/vmalloc.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/tcp.h>
  45. #include <linux/ethtool.h>
  46. #include <linux/if_vlan.h>
  47. #include <linux/workqueue.h>
  48. #include <net/checksum.h>
  49. #include <net/ip6_checksum.h>
  50. #include "atl1c_hw.h"
  51. /* Wake Up Filter Control */
  52. #define AT_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
  53. #define AT_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
  54. #define AT_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
  55. #define AT_WUFC_MC 0x00000008 /* Multicast Wakeup Enable */
  56. #define AT_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
  57. #define AT_VLAN_TO_TAG(_vlan, _tag) \
  58. _tag = ((((_vlan) >> 8) & 0xFF) |\
  59. (((_vlan) & 0xFF) << 8))
  60. #define AT_TAG_TO_VLAN(_tag, _vlan) \
  61. _vlan = ((((_tag) >> 8) & 0xFF) |\
  62. (((_tag) & 0xFF) << 8))
  63. #define SPEED_0 0xffff
  64. #define HALF_DUPLEX 1
  65. #define FULL_DUPLEX 2
  66. #define AT_RX_BUF_SIZE (ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN)
  67. #define MAX_JUMBO_FRAME_SIZE (6*1024)
  68. #define AT_MAX_RECEIVE_QUEUE 4
  69. #define AT_DEF_RECEIVE_QUEUE 1
  70. #define AT_MAX_TRANSMIT_QUEUE 2
  71. #define AT_DMA_HI_ADDR_MASK 0xffffffff00000000ULL
  72. #define AT_DMA_LO_ADDR_MASK 0x00000000ffffffffULL
  73. #define AT_TX_WATCHDOG (5 * HZ)
  74. #define AT_MAX_INT_WORK 5
  75. #define AT_TWSI_EEPROM_TIMEOUT 100
  76. #define AT_HW_MAX_IDLE_DELAY 10
  77. #define AT_SUSPEND_LINK_TIMEOUT 100
  78. #define AT_ASPM_L0S_TIMER 6
  79. #define AT_ASPM_L1_TIMER 12
  80. #define AT_LCKDET_TIMER 12
  81. #define ATL1C_PCIE_L0S_L1_DISABLE 0x01
  82. #define ATL1C_PCIE_PHY_RESET 0x02
  83. #define ATL1C_ASPM_L0s_ENABLE 0x0001
  84. #define ATL1C_ASPM_L1_ENABLE 0x0002
  85. #define AT_REGS_LEN (74 * sizeof(u32))
  86. #define AT_EEPROM_LEN 512
  87. #define ATL1C_GET_DESC(R, i, type) (&(((type *)((R)->desc))[i]))
  88. #define ATL1C_RFD_DESC(R, i) ATL1C_GET_DESC(R, i, struct atl1c_rx_free_desc)
  89. #define ATL1C_TPD_DESC(R, i) ATL1C_GET_DESC(R, i, struct atl1c_tpd_desc)
  90. #define ATL1C_RRD_DESC(R, i) ATL1C_GET_DESC(R, i, struct atl1c_recv_ret_status)
  91. /* tpd word 1 bit 0:7 General Checksum task offload */
  92. #define TPD_L4HDR_OFFSET_MASK 0x00FF
  93. #define TPD_L4HDR_OFFSET_SHIFT 0
  94. /* tpd word 1 bit 0:7 Large Send task offload (IPv4/IPV6) */
  95. #define TPD_TCPHDR_OFFSET_MASK 0x00FF
  96. #define TPD_TCPHDR_OFFSET_SHIFT 0
  97. /* tpd word 1 bit 0:7 Custom Checksum task offload */
  98. #define TPD_PLOADOFFSET_MASK 0x00FF
  99. #define TPD_PLOADOFFSET_SHIFT 0
  100. /* tpd word 1 bit 8:17 */
  101. #define TPD_CCSUM_EN_MASK 0x0001
  102. #define TPD_CCSUM_EN_SHIFT 8
  103. #define TPD_IP_CSUM_MASK 0x0001
  104. #define TPD_IP_CSUM_SHIFT 9
  105. #define TPD_TCP_CSUM_MASK 0x0001
  106. #define TPD_TCP_CSUM_SHIFT 10
  107. #define TPD_UDP_CSUM_MASK 0x0001
  108. #define TPD_UDP_CSUM_SHIFT 11
  109. #define TPD_LSO_EN_MASK 0x0001 /* TCP Large Send Offload */
  110. #define TPD_LSO_EN_SHIFT 12
  111. #define TPD_LSO_VER_MASK 0x0001
  112. #define TPD_LSO_VER_SHIFT 13 /* 0 : ipv4; 1 : ipv4/ipv6 */
  113. #define TPD_CON_VTAG_MASK 0x0001
  114. #define TPD_CON_VTAG_SHIFT 14
  115. #define TPD_INS_VTAG_MASK 0x0001
  116. #define TPD_INS_VTAG_SHIFT 15
  117. #define TPD_IPV4_PACKET_MASK 0x0001 /* valid when LSO VER is 1 */
  118. #define TPD_IPV4_PACKET_SHIFT 16
  119. #define TPD_ETH_TYPE_MASK 0x0001
  120. #define TPD_ETH_TYPE_SHIFT 17 /* 0 : 802.3 frame; 1 : Ethernet */
  121. /* tpd word 18:25 Custom Checksum task offload */
  122. #define TPD_CCSUM_OFFSET_MASK 0x00FF
  123. #define TPD_CCSUM_OFFSET_SHIFT 18
  124. #define TPD_CCSUM_EPAD_MASK 0x0001
  125. #define TPD_CCSUM_EPAD_SHIFT 30
  126. /* tpd word 18:30 Large Send task offload (IPv4/IPV6) */
  127. #define TPD_MSS_MASK 0x1FFF
  128. #define TPD_MSS_SHIFT 18
  129. #define TPD_EOP_MASK 0x0001
  130. #define TPD_EOP_SHIFT 31
  131. struct atl1c_tpd_desc {
  132. __le16 buffer_len; /* include 4-byte CRC */
  133. __le16 vlan_tag;
  134. __le32 word1;
  135. __le64 buffer_addr;
  136. };
  137. struct atl1c_tpd_ext_desc {
  138. u32 reservd_0;
  139. __le32 word1;
  140. __le32 pkt_len;
  141. u32 reservd_1;
  142. };
  143. /* rrs word 0 bit 0:31 */
  144. #define RRS_RX_CSUM_MASK 0xFFFF
  145. #define RRS_RX_CSUM_SHIFT 0
  146. #define RRS_RX_RFD_CNT_MASK 0x000F
  147. #define RRS_RX_RFD_CNT_SHIFT 16
  148. #define RRS_RX_RFD_INDEX_MASK 0x0FFF
  149. #define RRS_RX_RFD_INDEX_SHIFT 20
  150. /* rrs flag bit 0:16 */
  151. #define RRS_HEAD_LEN_MASK 0x00FF
  152. #define RRS_HEAD_LEN_SHIFT 0
  153. #define RRS_HDS_TYPE_MASK 0x0003
  154. #define RRS_HDS_TYPE_SHIFT 8
  155. #define RRS_CPU_NUM_MASK 0x0003
  156. #define RRS_CPU_NUM_SHIFT 10
  157. #define RRS_HASH_FLG_MASK 0x000F
  158. #define RRS_HASH_FLG_SHIFT 12
  159. #define RRS_HDS_TYPE_HEAD 1
  160. #define RRS_HDS_TYPE_DATA 2
  161. #define RRS_IS_NO_HDS_TYPE(flag) \
  162. ((((flag) >> (RRS_HDS_TYPE_SHIFT)) & RRS_HDS_TYPE_MASK) == 0)
  163. #define RRS_IS_HDS_HEAD(flag) \
  164. ((((flag) >> (RRS_HDS_TYPE_SHIFT)) & RRS_HDS_TYPE_MASK) == \
  165. RRS_HDS_TYPE_HEAD)
  166. #define RRS_IS_HDS_DATA(flag) \
  167. ((((flag) >> (RRS_HDS_TYPE_SHIFT)) & RRS_HDS_TYPE_MASK) == \
  168. RRS_HDS_TYPE_DATA)
  169. /* rrs word 3 bit 0:31 */
  170. #define RRS_PKT_SIZE_MASK 0x3FFF
  171. #define RRS_PKT_SIZE_SHIFT 0
  172. #define RRS_ERR_L4_CSUM_MASK 0x0001
  173. #define RRS_ERR_L4_CSUM_SHIFT 14
  174. #define RRS_ERR_IP_CSUM_MASK 0x0001
  175. #define RRS_ERR_IP_CSUM_SHIFT 15
  176. #define RRS_VLAN_INS_MASK 0x0001
  177. #define RRS_VLAN_INS_SHIFT 16
  178. #define RRS_PROT_ID_MASK 0x0007
  179. #define RRS_PROT_ID_SHIFT 17
  180. #define RRS_RX_ERR_SUM_MASK 0x0001
  181. #define RRS_RX_ERR_SUM_SHIFT 20
  182. #define RRS_RX_ERR_CRC_MASK 0x0001
  183. #define RRS_RX_ERR_CRC_SHIFT 21
  184. #define RRS_RX_ERR_FAE_MASK 0x0001
  185. #define RRS_RX_ERR_FAE_SHIFT 22
  186. #define RRS_RX_ERR_TRUNC_MASK 0x0001
  187. #define RRS_RX_ERR_TRUNC_SHIFT 23
  188. #define RRS_RX_ERR_RUNC_MASK 0x0001
  189. #define RRS_RX_ERR_RUNC_SHIFT 24
  190. #define RRS_RX_ERR_ICMP_MASK 0x0001
  191. #define RRS_RX_ERR_ICMP_SHIFT 25
  192. #define RRS_PACKET_BCAST_MASK 0x0001
  193. #define RRS_PACKET_BCAST_SHIFT 26
  194. #define RRS_PACKET_MCAST_MASK 0x0001
  195. #define RRS_PACKET_MCAST_SHIFT 27
  196. #define RRS_PACKET_TYPE_MASK 0x0001
  197. #define RRS_PACKET_TYPE_SHIFT 28
  198. #define RRS_FIFO_FULL_MASK 0x0001
  199. #define RRS_FIFO_FULL_SHIFT 29
  200. #define RRS_802_3_LEN_ERR_MASK 0x0001
  201. #define RRS_802_3_LEN_ERR_SHIFT 30
  202. #define RRS_RXD_UPDATED_MASK 0x0001
  203. #define RRS_RXD_UPDATED_SHIFT 31
  204. #define RRS_ERR_L4_CSUM 0x00004000
  205. #define RRS_ERR_IP_CSUM 0x00008000
  206. #define RRS_VLAN_INS 0x00010000
  207. #define RRS_RX_ERR_SUM 0x00100000
  208. #define RRS_RX_ERR_CRC 0x00200000
  209. #define RRS_802_3_LEN_ERR 0x40000000
  210. #define RRS_RXD_UPDATED 0x80000000
  211. #define RRS_PACKET_TYPE_802_3 1
  212. #define RRS_PACKET_TYPE_ETH 0
  213. #define RRS_PACKET_IS_ETH(word) \
  214. ((((word) >> RRS_PACKET_TYPE_SHIFT) & RRS_PACKET_TYPE_MASK) == \
  215. RRS_PACKET_TYPE_ETH)
  216. #define RRS_RXD_IS_VALID(word) \
  217. ((((word) >> RRS_RXD_UPDATED_SHIFT) & RRS_RXD_UPDATED_MASK) == 1)
  218. #define RRS_PACKET_PROT_IS_IPV4_ONLY(word) \
  219. ((((word) >> RRS_PROT_ID_SHIFT) & RRS_PROT_ID_MASK) == 1)
  220. #define RRS_PACKET_PROT_IS_IPV6_ONLY(word) \
  221. ((((word) >> RRS_PROT_ID_SHIFT) & RRS_PROT_ID_MASK) == 6)
  222. struct atl1c_recv_ret_status {
  223. __le32 word0;
  224. __le32 rss_hash;
  225. __le16 vlan_tag;
  226. __le16 flag;
  227. __le32 word3;
  228. };
  229. /* RFD descriptor */
  230. struct atl1c_rx_free_desc {
  231. __le64 buffer_addr;
  232. };
  233. /* DMA Order Settings */
  234. enum atl1c_dma_order {
  235. atl1c_dma_ord_in = 1,
  236. atl1c_dma_ord_enh = 2,
  237. atl1c_dma_ord_out = 4
  238. };
  239. enum atl1c_dma_rcb {
  240. atl1c_rcb_64 = 0,
  241. atl1c_rcb_128 = 1
  242. };
  243. enum atl1c_mac_speed {
  244. atl1c_mac_speed_0 = 0,
  245. atl1c_mac_speed_10_100 = 1,
  246. atl1c_mac_speed_1000 = 2
  247. };
  248. enum atl1c_dma_req_block {
  249. atl1c_dma_req_128 = 0,
  250. atl1c_dma_req_256 = 1,
  251. atl1c_dma_req_512 = 2,
  252. atl1c_dma_req_1024 = 3,
  253. atl1c_dma_req_2048 = 4,
  254. atl1c_dma_req_4096 = 5
  255. };
  256. enum atl1c_nic_type {
  257. athr_l1c = 0,
  258. athr_l2c = 1,
  259. athr_l2c_b,
  260. athr_l2c_b2,
  261. athr_l1d,
  262. athr_l1d_2,
  263. };
  264. enum atl1c_trans_queue {
  265. atl1c_trans_normal = 0,
  266. atl1c_trans_high = 1
  267. };
  268. struct atl1c_hw_stats {
  269. /* rx */
  270. unsigned long rx_ok; /* The number of good packet received. */
  271. unsigned long rx_bcast; /* The number of good broadcast packet received. */
  272. unsigned long rx_mcast; /* The number of good multicast packet received. */
  273. unsigned long rx_pause; /* The number of Pause packet received. */
  274. unsigned long rx_ctrl; /* The number of Control packet received other than Pause frame. */
  275. unsigned long rx_fcs_err; /* The number of packets with bad FCS. */
  276. unsigned long rx_len_err; /* The number of packets with mismatch of length field and actual size. */
  277. unsigned long rx_byte_cnt; /* The number of bytes of good packet received. FCS is NOT included. */
  278. unsigned long rx_runt; /* The number of packets received that are less than 64 byte long and with good FCS. */
  279. unsigned long rx_frag; /* The number of packets received that are less than 64 byte long and with bad FCS. */
  280. unsigned long rx_sz_64; /* The number of good and bad packets received that are 64 byte long. */
  281. unsigned long rx_sz_65_127; /* The number of good and bad packets received that are between 65 and 127-byte long. */
  282. unsigned long rx_sz_128_255; /* The number of good and bad packets received that are between 128 and 255-byte long. */
  283. unsigned long rx_sz_256_511; /* The number of good and bad packets received that are between 256 and 511-byte long. */
  284. unsigned long rx_sz_512_1023; /* The number of good and bad packets received that are between 512 and 1023-byte long. */
  285. unsigned long rx_sz_1024_1518; /* The number of good and bad packets received that are between 1024 and 1518-byte long. */
  286. unsigned long rx_sz_1519_max; /* The number of good and bad packets received that are between 1519-byte and MTU. */
  287. unsigned long rx_sz_ov; /* The number of good and bad packets received that are more than MTU size truncated by Selene. */
  288. unsigned long rx_rxf_ov; /* The number of frame dropped due to occurrence of RX FIFO overflow. */
  289. unsigned long rx_rrd_ov; /* The number of frame dropped due to occurrence of RRD overflow. */
  290. unsigned long rx_align_err; /* Alignment Error */
  291. unsigned long rx_bcast_byte_cnt; /* The byte count of broadcast packet received, excluding FCS. */
  292. unsigned long rx_mcast_byte_cnt; /* The byte count of multicast packet received, excluding FCS. */
  293. unsigned long rx_err_addr; /* The number of packets dropped due to address filtering. */
  294. /* tx */
  295. unsigned long tx_ok; /* The number of good packet transmitted. */
  296. unsigned long tx_bcast; /* The number of good broadcast packet transmitted. */
  297. unsigned long tx_mcast; /* The number of good multicast packet transmitted. */
  298. unsigned long tx_pause; /* The number of Pause packet transmitted. */
  299. unsigned long tx_exc_defer; /* The number of packets transmitted with excessive deferral. */
  300. unsigned long tx_ctrl; /* The number of packets transmitted is a control frame, excluding Pause frame. */
  301. unsigned long tx_defer; /* The number of packets transmitted that is deferred. */
  302. unsigned long tx_byte_cnt; /* The number of bytes of data transmitted. FCS is NOT included. */
  303. unsigned long tx_sz_64; /* The number of good and bad packets transmitted that are 64 byte long. */
  304. unsigned long tx_sz_65_127; /* The number of good and bad packets transmitted that are between 65 and 127-byte long. */
  305. unsigned long tx_sz_128_255; /* The number of good and bad packets transmitted that are between 128 and 255-byte long. */
  306. unsigned long tx_sz_256_511; /* The number of good and bad packets transmitted that are between 256 and 511-byte long. */
  307. unsigned long tx_sz_512_1023; /* The number of good and bad packets transmitted that are between 512 and 1023-byte long. */
  308. unsigned long tx_sz_1024_1518; /* The number of good and bad packets transmitted that are between 1024 and 1518-byte long. */
  309. unsigned long tx_sz_1519_max; /* The number of good and bad packets transmitted that are between 1519-byte and MTU. */
  310. unsigned long tx_1_col; /* The number of packets subsequently transmitted successfully with a single prior collision. */
  311. unsigned long tx_2_col; /* The number of packets subsequently transmitted successfully with multiple prior collisions. */
  312. unsigned long tx_late_col; /* The number of packets transmitted with late collisions. */
  313. unsigned long tx_abort_col; /* The number of transmit packets aborted due to excessive collisions. */
  314. unsigned long tx_underrun; /* The number of transmit packets aborted due to transmit FIFO underrun, or TRD FIFO underrun */
  315. unsigned long tx_rd_eop; /* The number of times that read beyond the EOP into the next frame area when TRD was not written timely */
  316. unsigned long tx_len_err; /* The number of transmit packets with length field does NOT match the actual frame size. */
  317. unsigned long tx_trunc; /* The number of transmit packets truncated due to size exceeding MTU. */
  318. unsigned long tx_bcast_byte; /* The byte count of broadcast packet transmitted, excluding FCS. */
  319. unsigned long tx_mcast_byte; /* The byte count of multicast packet transmitted, excluding FCS. */
  320. };
  321. struct atl1c_hw {
  322. u8 __iomem *hw_addr; /* inner register address */
  323. struct atl1c_adapter *adapter;
  324. enum atl1c_nic_type nic_type;
  325. enum atl1c_dma_order dma_order;
  326. enum atl1c_dma_rcb rcb_value;
  327. enum atl1c_dma_req_block dmar_block;
  328. u16 device_id;
  329. u16 vendor_id;
  330. u16 subsystem_id;
  331. u16 subsystem_vendor_id;
  332. u8 revision_id;
  333. u16 phy_id1;
  334. u16 phy_id2;
  335. u32 intr_mask;
  336. u8 preamble_len;
  337. u16 max_frame_size;
  338. u16 min_frame_size;
  339. enum atl1c_mac_speed mac_speed;
  340. bool mac_duplex;
  341. bool hibernate;
  342. u16 media_type;
  343. #define MEDIA_TYPE_AUTO_SENSOR 0
  344. #define MEDIA_TYPE_100M_FULL 1
  345. #define MEDIA_TYPE_100M_HALF 2
  346. #define MEDIA_TYPE_10M_FULL 3
  347. #define MEDIA_TYPE_10M_HALF 4
  348. u16 autoneg_advertised;
  349. u16 mii_autoneg_adv_reg;
  350. u16 mii_1000t_ctrl_reg;
  351. u16 tx_imt; /* TX Interrupt Moderator timer ( 2us resolution) */
  352. u16 rx_imt; /* RX Interrupt Moderator timer ( 2us resolution) */
  353. u16 ict; /* Interrupt Clear timer (2us resolution) */
  354. u16 ctrl_flags;
  355. #define ATL1C_INTR_CLEAR_ON_READ 0x0001
  356. #define ATL1C_INTR_MODRT_ENABLE 0x0002
  357. #define ATL1C_CMB_ENABLE 0x0004
  358. #define ATL1C_SMB_ENABLE 0x0010
  359. #define ATL1C_TXQ_MODE_ENHANCE 0x0020
  360. #define ATL1C_RX_IPV6_CHKSUM 0x0040
  361. #define ATL1C_ASPM_L0S_SUPPORT 0x0080
  362. #define ATL1C_ASPM_L1_SUPPORT 0x0100
  363. #define ATL1C_ASPM_CTRL_MON 0x0200
  364. #define ATL1C_HIB_DISABLE 0x0400
  365. #define ATL1C_APS_MODE_ENABLE 0x0800
  366. #define ATL1C_LINK_EXT_SYNC 0x1000
  367. #define ATL1C_CLK_GATING_EN 0x2000
  368. #define ATL1C_FPGA_VERSION 0x8000
  369. u16 link_cap_flags;
  370. #define ATL1C_LINK_CAP_1000M 0x0001
  371. u32 smb_timer;
  372. u16 rrd_thresh; /* Threshold of number of RRD produced to trigger
  373. interrupt request */
  374. u16 tpd_thresh;
  375. u8 tpd_burst; /* Number of TPD to prefetch in cache-aligned burst. */
  376. u8 rfd_burst;
  377. u32 base_cpu;
  378. u32 indirect_tab;
  379. u8 mac_addr[ETH_ALEN];
  380. u8 perm_mac_addr[ETH_ALEN];
  381. bool phy_configured;
  382. bool re_autoneg;
  383. bool emi_ca;
  384. bool msi_lnkpatch; /* link patch for specific platforms */
  385. };
  386. /*
  387. * atl1c_ring_header represents a single, contiguous block of DMA space
  388. * mapped for the three descriptor rings (tpd, rfd, rrd) described below
  389. */
  390. struct atl1c_ring_header {
  391. void *desc; /* virtual address */
  392. dma_addr_t dma; /* physical address*/
  393. unsigned int size; /* length in bytes */
  394. };
  395. /*
  396. * atl1c_buffer is wrapper around a pointer to a socket buffer
  397. * so a DMA handle can be stored along with the skb
  398. */
  399. struct atl1c_buffer {
  400. struct sk_buff *skb; /* socket buffer */
  401. u16 length; /* rx buffer length */
  402. u16 flags; /* information of buffer */
  403. #define ATL1C_BUFFER_FREE 0x0001
  404. #define ATL1C_BUFFER_BUSY 0x0002
  405. #define ATL1C_BUFFER_STATE_MASK 0x0003
  406. #define ATL1C_PCIMAP_SINGLE 0x0004
  407. #define ATL1C_PCIMAP_PAGE 0x0008
  408. #define ATL1C_PCIMAP_TYPE_MASK 0x000C
  409. #define ATL1C_PCIMAP_TODEVICE 0x0010
  410. #define ATL1C_PCIMAP_FROMDEVICE 0x0020
  411. #define ATL1C_PCIMAP_DIRECTION_MASK 0x0030
  412. dma_addr_t dma;
  413. };
  414. #define ATL1C_SET_BUFFER_STATE(buff, state) do { \
  415. ((buff)->flags) &= ~ATL1C_BUFFER_STATE_MASK; \
  416. ((buff)->flags) |= (state); \
  417. } while (0)
  418. #define ATL1C_SET_PCIMAP_TYPE(buff, type, direction) do { \
  419. ((buff)->flags) &= ~ATL1C_PCIMAP_TYPE_MASK; \
  420. ((buff)->flags) |= (type); \
  421. ((buff)->flags) &= ~ATL1C_PCIMAP_DIRECTION_MASK; \
  422. ((buff)->flags) |= (direction); \
  423. } while (0)
  424. /* transimit packet descriptor (tpd) ring */
  425. struct atl1c_tpd_ring {
  426. void *desc; /* descriptor ring virtual address */
  427. dma_addr_t dma; /* descriptor ring physical address */
  428. u16 size; /* descriptor ring length in bytes */
  429. u16 count; /* number of descriptors in the ring */
  430. u16 next_to_use;
  431. atomic_t next_to_clean;
  432. struct atl1c_buffer *buffer_info;
  433. };
  434. /* receive free descriptor (rfd) ring */
  435. struct atl1c_rfd_ring {
  436. void *desc; /* descriptor ring virtual address */
  437. dma_addr_t dma; /* descriptor ring physical address */
  438. u16 size; /* descriptor ring length in bytes */
  439. u16 count; /* number of descriptors in the ring */
  440. u16 next_to_use;
  441. u16 next_to_clean;
  442. struct atl1c_buffer *buffer_info;
  443. };
  444. /* receive return descriptor (rrd) ring */
  445. struct atl1c_rrd_ring {
  446. void *desc; /* descriptor ring virtual address */
  447. dma_addr_t dma; /* descriptor ring physical address */
  448. u16 size; /* descriptor ring length in bytes */
  449. u16 count; /* number of descriptors in the ring */
  450. u16 next_to_use;
  451. u16 next_to_clean;
  452. };
  453. /* board specific private data structure */
  454. struct atl1c_adapter {
  455. struct net_device *netdev;
  456. struct pci_dev *pdev;
  457. struct napi_struct napi;
  458. struct page *rx_page;
  459. unsigned int rx_page_offset;
  460. unsigned int rx_frag_size;
  461. struct atl1c_hw hw;
  462. struct atl1c_hw_stats hw_stats;
  463. struct mii_if_info mii; /* MII interface info */
  464. u16 rx_buffer_len;
  465. unsigned long flags;
  466. #define __AT_TESTING 0x0001
  467. #define __AT_RESETTING 0x0002
  468. #define __AT_DOWN 0x0003
  469. unsigned long work_event;
  470. #define ATL1C_WORK_EVENT_RESET 0
  471. #define ATL1C_WORK_EVENT_LINK_CHANGE 1
  472. u32 msg_enable;
  473. bool have_msi;
  474. u32 wol;
  475. u16 link_speed;
  476. u16 link_duplex;
  477. spinlock_t mdio_lock;
  478. atomic_t irq_sem;
  479. struct work_struct common_task;
  480. struct timer_list watchdog_timer;
  481. struct timer_list phy_config_timer;
  482. /* All Descriptor memory */
  483. struct atl1c_ring_header ring_header;
  484. struct atl1c_tpd_ring tpd_ring[AT_MAX_TRANSMIT_QUEUE];
  485. struct atl1c_rfd_ring rfd_ring;
  486. struct atl1c_rrd_ring rrd_ring;
  487. u32 bd_number; /* board number;*/
  488. };
  489. #define AT_WRITE_REG(a, reg, value) ( \
  490. writel((value), ((a)->hw_addr + reg)))
  491. #define AT_WRITE_FLUSH(a) (\
  492. readl((a)->hw_addr))
  493. #define AT_READ_REG(a, reg, pdata) do { \
  494. if (unlikely((a)->hibernate)) { \
  495. readl((a)->hw_addr + reg); \
  496. *(u32 *)pdata = readl((a)->hw_addr + reg); \
  497. } else { \
  498. *(u32 *)pdata = readl((a)->hw_addr + reg); \
  499. } \
  500. } while (0)
  501. #define AT_WRITE_REGB(a, reg, value) (\
  502. writeb((value), ((a)->hw_addr + reg)))
  503. #define AT_READ_REGB(a, reg) (\
  504. readb((a)->hw_addr + reg))
  505. #define AT_WRITE_REGW(a, reg, value) (\
  506. writew((value), ((a)->hw_addr + reg)))
  507. #define AT_READ_REGW(a, reg, pdata) do { \
  508. if (unlikely((a)->hibernate)) { \
  509. readw((a)->hw_addr + reg); \
  510. *(u16 *)pdata = readw((a)->hw_addr + reg); \
  511. } else { \
  512. *(u16 *)pdata = readw((a)->hw_addr + reg); \
  513. } \
  514. } while (0)
  515. #define AT_WRITE_REG_ARRAY(a, reg, offset, value) ( \
  516. writel((value), (((a)->hw_addr + reg) + ((offset) << 2))))
  517. #define AT_READ_REG_ARRAY(a, reg, offset) ( \
  518. readl(((a)->hw_addr + reg) + ((offset) << 2)))
  519. extern char atl1c_driver_name[];
  520. extern char atl1c_driver_version[];
  521. void atl1c_reinit_locked(struct atl1c_adapter *adapter);
  522. s32 atl1c_reset_hw(struct atl1c_hw *hw);
  523. void atl1c_set_ethtool_ops(struct net_device *netdev);
  524. #endif /* _ATL1C_H_ */