sun4i-emac.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968
  1. /*
  2. * Allwinner EMAC Fast Ethernet driver for Linux.
  3. *
  4. * Copyright 2012-2013 Stefan Roese <sr@denx.de>
  5. * Copyright 2013 Maxime Ripard <maxime.ripard@free-electrons.com>
  6. *
  7. * Based on the Linux driver provided by Allwinner:
  8. * Copyright (C) 1997 Sten Wang
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/gpio.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/irq.h>
  20. #include <linux/mii.h>
  21. #include <linux/module.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_mdio.h>
  26. #include <linux/of_net.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/phy.h>
  30. #include <linux/soc/sunxi/sunxi_sram.h>
  31. #include "sun4i-emac.h"
  32. #define DRV_NAME "sun4i-emac"
  33. #define DRV_VERSION "1.02"
  34. #define EMAC_MAX_FRAME_LEN 0x0600
  35. /* Transmit timeout, default 5 seconds. */
  36. static int watchdog = 5000;
  37. module_param(watchdog, int, 0400);
  38. MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
  39. /* EMAC register address locking.
  40. *
  41. * The EMAC uses an address register to control where data written
  42. * to the data register goes. This means that the address register
  43. * must be preserved over interrupts or similar calls.
  44. *
  45. * During interrupt and other critical calls, a spinlock is used to
  46. * protect the system, but the calls themselves save the address
  47. * in the address register in case they are interrupting another
  48. * access to the device.
  49. *
  50. * For general accesses a lock is provided so that calls which are
  51. * allowed to sleep are serialised so that the address register does
  52. * not need to be saved. This lock also serves to serialise access
  53. * to the EEPROM and PHY access registers which are shared between
  54. * these two devices.
  55. */
  56. /* The driver supports the original EMACE, and now the two newer
  57. * devices, EMACA and EMACB.
  58. */
  59. struct emac_board_info {
  60. struct clk *clk;
  61. struct device *dev;
  62. struct platform_device *pdev;
  63. spinlock_t lock;
  64. void __iomem *membase;
  65. u32 msg_enable;
  66. struct net_device *ndev;
  67. struct sk_buff *skb_last;
  68. u16 tx_fifo_stat;
  69. int emacrx_completed_flag;
  70. struct device_node *phy_node;
  71. unsigned int link;
  72. unsigned int speed;
  73. unsigned int duplex;
  74. phy_interface_t phy_interface;
  75. };
  76. static void emac_update_speed(struct net_device *dev)
  77. {
  78. struct emac_board_info *db = netdev_priv(dev);
  79. unsigned int reg_val;
  80. /* set EMAC SPEED, depend on PHY */
  81. reg_val = readl(db->membase + EMAC_MAC_SUPP_REG);
  82. reg_val &= ~(0x1 << 8);
  83. if (db->speed == SPEED_100)
  84. reg_val |= 1 << 8;
  85. writel(reg_val, db->membase + EMAC_MAC_SUPP_REG);
  86. }
  87. static void emac_update_duplex(struct net_device *dev)
  88. {
  89. struct emac_board_info *db = netdev_priv(dev);
  90. unsigned int reg_val;
  91. /* set duplex depend on phy */
  92. reg_val = readl(db->membase + EMAC_MAC_CTL1_REG);
  93. reg_val &= ~EMAC_MAC_CTL1_DUPLEX_EN;
  94. if (db->duplex)
  95. reg_val |= EMAC_MAC_CTL1_DUPLEX_EN;
  96. writel(reg_val, db->membase + EMAC_MAC_CTL1_REG);
  97. }
  98. static void emac_handle_link_change(struct net_device *dev)
  99. {
  100. struct emac_board_info *db = netdev_priv(dev);
  101. struct phy_device *phydev = dev->phydev;
  102. unsigned long flags;
  103. int status_change = 0;
  104. if (phydev->link) {
  105. if (db->speed != phydev->speed) {
  106. spin_lock_irqsave(&db->lock, flags);
  107. db->speed = phydev->speed;
  108. emac_update_speed(dev);
  109. spin_unlock_irqrestore(&db->lock, flags);
  110. status_change = 1;
  111. }
  112. if (db->duplex != phydev->duplex) {
  113. spin_lock_irqsave(&db->lock, flags);
  114. db->duplex = phydev->duplex;
  115. emac_update_duplex(dev);
  116. spin_unlock_irqrestore(&db->lock, flags);
  117. status_change = 1;
  118. }
  119. }
  120. if (phydev->link != db->link) {
  121. if (!phydev->link) {
  122. db->speed = 0;
  123. db->duplex = -1;
  124. }
  125. db->link = phydev->link;
  126. status_change = 1;
  127. }
  128. if (status_change)
  129. phy_print_status(phydev);
  130. }
  131. static int emac_mdio_probe(struct net_device *dev)
  132. {
  133. struct emac_board_info *db = netdev_priv(dev);
  134. struct phy_device *phydev;
  135. /* to-do: PHY interrupts are currently not supported */
  136. /* attach the mac to the phy */
  137. phydev = of_phy_connect(db->ndev, db->phy_node,
  138. &emac_handle_link_change, 0,
  139. db->phy_interface);
  140. if (!phydev) {
  141. netdev_err(db->ndev, "could not find the PHY\n");
  142. return -ENODEV;
  143. }
  144. /* mask with MAC supported features */
  145. phydev->supported &= PHY_BASIC_FEATURES;
  146. phydev->advertising = phydev->supported;
  147. db->link = 0;
  148. db->speed = 0;
  149. db->duplex = -1;
  150. return 0;
  151. }
  152. static void emac_mdio_remove(struct net_device *dev)
  153. {
  154. phy_disconnect(dev->phydev);
  155. }
  156. static void emac_reset(struct emac_board_info *db)
  157. {
  158. dev_dbg(db->dev, "resetting device\n");
  159. /* RESET device */
  160. writel(0, db->membase + EMAC_CTL_REG);
  161. udelay(200);
  162. writel(EMAC_CTL_RESET, db->membase + EMAC_CTL_REG);
  163. udelay(200);
  164. }
  165. static void emac_outblk_32bit(void __iomem *reg, void *data, int count)
  166. {
  167. writesl(reg, data, round_up(count, 4) / 4);
  168. }
  169. static void emac_inblk_32bit(void __iomem *reg, void *data, int count)
  170. {
  171. readsl(reg, data, round_up(count, 4) / 4);
  172. }
  173. static int emac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  174. {
  175. struct phy_device *phydev = dev->phydev;
  176. if (!netif_running(dev))
  177. return -EINVAL;
  178. if (!phydev)
  179. return -ENODEV;
  180. return phy_mii_ioctl(phydev, rq, cmd);
  181. }
  182. /* ethtool ops */
  183. static void emac_get_drvinfo(struct net_device *dev,
  184. struct ethtool_drvinfo *info)
  185. {
  186. strlcpy(info->driver, DRV_NAME, sizeof(DRV_NAME));
  187. strlcpy(info->version, DRV_VERSION, sizeof(DRV_VERSION));
  188. strlcpy(info->bus_info, dev_name(&dev->dev), sizeof(info->bus_info));
  189. }
  190. static const struct ethtool_ops emac_ethtool_ops = {
  191. .get_drvinfo = emac_get_drvinfo,
  192. .get_link = ethtool_op_get_link,
  193. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  194. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  195. };
  196. static unsigned int emac_setup(struct net_device *ndev)
  197. {
  198. struct emac_board_info *db = netdev_priv(ndev);
  199. unsigned int reg_val;
  200. /* set up TX */
  201. reg_val = readl(db->membase + EMAC_TX_MODE_REG);
  202. writel(reg_val | EMAC_TX_MODE_ABORTED_FRAME_EN,
  203. db->membase + EMAC_TX_MODE_REG);
  204. /* set MAC */
  205. /* set MAC CTL0 */
  206. reg_val = readl(db->membase + EMAC_MAC_CTL0_REG);
  207. writel(reg_val | EMAC_MAC_CTL0_RX_FLOW_CTL_EN |
  208. EMAC_MAC_CTL0_TX_FLOW_CTL_EN,
  209. db->membase + EMAC_MAC_CTL0_REG);
  210. /* set MAC CTL1 */
  211. reg_val = readl(db->membase + EMAC_MAC_CTL1_REG);
  212. reg_val |= EMAC_MAC_CTL1_LEN_CHECK_EN;
  213. reg_val |= EMAC_MAC_CTL1_CRC_EN;
  214. reg_val |= EMAC_MAC_CTL1_PAD_EN;
  215. writel(reg_val, db->membase + EMAC_MAC_CTL1_REG);
  216. /* set up IPGT */
  217. writel(EMAC_MAC_IPGT_FULL_DUPLEX, db->membase + EMAC_MAC_IPGT_REG);
  218. /* set up IPGR */
  219. writel((EMAC_MAC_IPGR_IPG1 << 8) | EMAC_MAC_IPGR_IPG2,
  220. db->membase + EMAC_MAC_IPGR_REG);
  221. /* set up Collison window */
  222. writel((EMAC_MAC_CLRT_COLLISION_WINDOW << 8) | EMAC_MAC_CLRT_RM,
  223. db->membase + EMAC_MAC_CLRT_REG);
  224. /* set up Max Frame Length */
  225. writel(EMAC_MAX_FRAME_LEN,
  226. db->membase + EMAC_MAC_MAXF_REG);
  227. return 0;
  228. }
  229. static void emac_set_rx_mode(struct net_device *ndev)
  230. {
  231. struct emac_board_info *db = netdev_priv(ndev);
  232. unsigned int reg_val;
  233. /* set up RX */
  234. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  235. if (ndev->flags & IFF_PROMISC)
  236. reg_val |= EMAC_RX_CTL_PASS_ALL_EN;
  237. else
  238. reg_val &= ~EMAC_RX_CTL_PASS_ALL_EN;
  239. writel(reg_val | EMAC_RX_CTL_PASS_LEN_OOR_EN |
  240. EMAC_RX_CTL_ACCEPT_UNICAST_EN | EMAC_RX_CTL_DA_FILTER_EN |
  241. EMAC_RX_CTL_ACCEPT_MULTICAST_EN |
  242. EMAC_RX_CTL_ACCEPT_BROADCAST_EN,
  243. db->membase + EMAC_RX_CTL_REG);
  244. }
  245. static unsigned int emac_powerup(struct net_device *ndev)
  246. {
  247. struct emac_board_info *db = netdev_priv(ndev);
  248. unsigned int reg_val;
  249. /* initial EMAC */
  250. /* flush RX FIFO */
  251. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  252. reg_val |= 0x8;
  253. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  254. udelay(1);
  255. /* initial MAC */
  256. /* soft reset MAC */
  257. reg_val = readl(db->membase + EMAC_MAC_CTL0_REG);
  258. reg_val &= ~EMAC_MAC_CTL0_SOFT_RESET;
  259. writel(reg_val, db->membase + EMAC_MAC_CTL0_REG);
  260. /* set MII clock */
  261. reg_val = readl(db->membase + EMAC_MAC_MCFG_REG);
  262. reg_val &= (~(0xf << 2));
  263. reg_val |= (0xD << 2);
  264. writel(reg_val, db->membase + EMAC_MAC_MCFG_REG);
  265. /* clear RX counter */
  266. writel(0x0, db->membase + EMAC_RX_FBC_REG);
  267. /* disable all interrupt and clear interrupt status */
  268. writel(0, db->membase + EMAC_INT_CTL_REG);
  269. reg_val = readl(db->membase + EMAC_INT_STA_REG);
  270. writel(reg_val, db->membase + EMAC_INT_STA_REG);
  271. udelay(1);
  272. /* set up EMAC */
  273. emac_setup(ndev);
  274. /* set mac_address to chip */
  275. writel(ndev->dev_addr[0] << 16 | ndev->dev_addr[1] << 8 | ndev->
  276. dev_addr[2], db->membase + EMAC_MAC_A1_REG);
  277. writel(ndev->dev_addr[3] << 16 | ndev->dev_addr[4] << 8 | ndev->
  278. dev_addr[5], db->membase + EMAC_MAC_A0_REG);
  279. mdelay(1);
  280. return 0;
  281. }
  282. static int emac_set_mac_address(struct net_device *dev, void *p)
  283. {
  284. struct sockaddr *addr = p;
  285. struct emac_board_info *db = netdev_priv(dev);
  286. if (netif_running(dev))
  287. return -EBUSY;
  288. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  289. writel(dev->dev_addr[0] << 16 | dev->dev_addr[1] << 8 | dev->
  290. dev_addr[2], db->membase + EMAC_MAC_A1_REG);
  291. writel(dev->dev_addr[3] << 16 | dev->dev_addr[4] << 8 | dev->
  292. dev_addr[5], db->membase + EMAC_MAC_A0_REG);
  293. return 0;
  294. }
  295. /* Initialize emac board */
  296. static void emac_init_device(struct net_device *dev)
  297. {
  298. struct emac_board_info *db = netdev_priv(dev);
  299. unsigned long flags;
  300. unsigned int reg_val;
  301. spin_lock_irqsave(&db->lock, flags);
  302. emac_update_speed(dev);
  303. emac_update_duplex(dev);
  304. /* enable RX/TX */
  305. reg_val = readl(db->membase + EMAC_CTL_REG);
  306. writel(reg_val | EMAC_CTL_RESET | EMAC_CTL_TX_EN | EMAC_CTL_RX_EN,
  307. db->membase + EMAC_CTL_REG);
  308. /* enable RX/TX0/RX Hlevel interrup */
  309. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  310. reg_val |= (0xf << 0) | (0x01 << 8);
  311. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  312. spin_unlock_irqrestore(&db->lock, flags);
  313. }
  314. /* Our watchdog timed out. Called by the networking layer */
  315. static void emac_timeout(struct net_device *dev)
  316. {
  317. struct emac_board_info *db = netdev_priv(dev);
  318. unsigned long flags;
  319. if (netif_msg_timer(db))
  320. dev_err(db->dev, "tx time out.\n");
  321. /* Save previous register address */
  322. spin_lock_irqsave(&db->lock, flags);
  323. netif_stop_queue(dev);
  324. emac_reset(db);
  325. emac_init_device(dev);
  326. /* We can accept TX packets again */
  327. netif_trans_update(dev);
  328. netif_wake_queue(dev);
  329. /* Restore previous register address */
  330. spin_unlock_irqrestore(&db->lock, flags);
  331. }
  332. /* Hardware start transmission.
  333. * Send a packet to media from the upper layer.
  334. */
  335. static int emac_start_xmit(struct sk_buff *skb, struct net_device *dev)
  336. {
  337. struct emac_board_info *db = netdev_priv(dev);
  338. unsigned long channel;
  339. unsigned long flags;
  340. channel = db->tx_fifo_stat & 3;
  341. if (channel == 3)
  342. return 1;
  343. channel = (channel == 1 ? 1 : 0);
  344. spin_lock_irqsave(&db->lock, flags);
  345. writel(channel, db->membase + EMAC_TX_INS_REG);
  346. emac_outblk_32bit(db->membase + EMAC_TX_IO_DATA_REG,
  347. skb->data, skb->len);
  348. dev->stats.tx_bytes += skb->len;
  349. db->tx_fifo_stat |= 1 << channel;
  350. /* TX control: First packet immediately send, second packet queue */
  351. if (channel == 0) {
  352. /* set TX len */
  353. writel(skb->len, db->membase + EMAC_TX_PL0_REG);
  354. /* start translate from fifo to phy */
  355. writel(readl(db->membase + EMAC_TX_CTL0_REG) | 1,
  356. db->membase + EMAC_TX_CTL0_REG);
  357. /* save the time stamp */
  358. netif_trans_update(dev);
  359. } else if (channel == 1) {
  360. /* set TX len */
  361. writel(skb->len, db->membase + EMAC_TX_PL1_REG);
  362. /* start translate from fifo to phy */
  363. writel(readl(db->membase + EMAC_TX_CTL1_REG) | 1,
  364. db->membase + EMAC_TX_CTL1_REG);
  365. /* save the time stamp */
  366. netif_trans_update(dev);
  367. }
  368. if ((db->tx_fifo_stat & 3) == 3) {
  369. /* Second packet */
  370. netif_stop_queue(dev);
  371. }
  372. spin_unlock_irqrestore(&db->lock, flags);
  373. /* free this SKB */
  374. dev_consume_skb_any(skb);
  375. return NETDEV_TX_OK;
  376. }
  377. /* EMAC interrupt handler
  378. * receive the packet to upper layer, free the transmitted packet
  379. */
  380. static void emac_tx_done(struct net_device *dev, struct emac_board_info *db,
  381. unsigned int tx_status)
  382. {
  383. /* One packet sent complete */
  384. db->tx_fifo_stat &= ~(tx_status & 3);
  385. if (3 == (tx_status & 3))
  386. dev->stats.tx_packets += 2;
  387. else
  388. dev->stats.tx_packets++;
  389. if (netif_msg_tx_done(db))
  390. dev_dbg(db->dev, "tx done, NSR %02x\n", tx_status);
  391. netif_wake_queue(dev);
  392. }
  393. /* Received a packet and pass to upper layer
  394. */
  395. static void emac_rx(struct net_device *dev)
  396. {
  397. struct emac_board_info *db = netdev_priv(dev);
  398. struct sk_buff *skb;
  399. u8 *rdptr;
  400. bool good_packet;
  401. static int rxlen_last;
  402. unsigned int reg_val;
  403. u32 rxhdr, rxstatus, rxcount, rxlen;
  404. /* Check packet ready or not */
  405. while (1) {
  406. /* race warning: the first packet might arrive with
  407. * the interrupts disabled, but the second will fix
  408. * it
  409. */
  410. rxcount = readl(db->membase + EMAC_RX_FBC_REG);
  411. if (netif_msg_rx_status(db))
  412. dev_dbg(db->dev, "RXCount: %x\n", rxcount);
  413. if ((db->skb_last != NULL) && (rxlen_last > 0)) {
  414. dev->stats.rx_bytes += rxlen_last;
  415. /* Pass to upper layer */
  416. db->skb_last->protocol = eth_type_trans(db->skb_last,
  417. dev);
  418. netif_rx(db->skb_last);
  419. dev->stats.rx_packets++;
  420. db->skb_last = NULL;
  421. rxlen_last = 0;
  422. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  423. reg_val &= ~EMAC_RX_CTL_DMA_EN;
  424. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  425. }
  426. if (!rxcount) {
  427. db->emacrx_completed_flag = 1;
  428. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  429. reg_val |= (0xf << 0) | (0x01 << 8);
  430. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  431. /* had one stuck? */
  432. rxcount = readl(db->membase + EMAC_RX_FBC_REG);
  433. if (!rxcount)
  434. return;
  435. }
  436. reg_val = readl(db->membase + EMAC_RX_IO_DATA_REG);
  437. if (netif_msg_rx_status(db))
  438. dev_dbg(db->dev, "receive header: %x\n", reg_val);
  439. if (reg_val != EMAC_UNDOCUMENTED_MAGIC) {
  440. /* disable RX */
  441. reg_val = readl(db->membase + EMAC_CTL_REG);
  442. writel(reg_val & ~EMAC_CTL_RX_EN,
  443. db->membase + EMAC_CTL_REG);
  444. /* Flush RX FIFO */
  445. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  446. writel(reg_val | (1 << 3),
  447. db->membase + EMAC_RX_CTL_REG);
  448. do {
  449. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  450. } while (reg_val & (1 << 3));
  451. /* enable RX */
  452. reg_val = readl(db->membase + EMAC_CTL_REG);
  453. writel(reg_val | EMAC_CTL_RX_EN,
  454. db->membase + EMAC_CTL_REG);
  455. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  456. reg_val |= (0xf << 0) | (0x01 << 8);
  457. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  458. db->emacrx_completed_flag = 1;
  459. return;
  460. }
  461. /* A packet ready now & Get status/length */
  462. good_packet = true;
  463. emac_inblk_32bit(db->membase + EMAC_RX_IO_DATA_REG,
  464. &rxhdr, sizeof(rxhdr));
  465. if (netif_msg_rx_status(db))
  466. dev_dbg(db->dev, "rxhdr: %x\n", *((int *)(&rxhdr)));
  467. rxlen = EMAC_RX_IO_DATA_LEN(rxhdr);
  468. rxstatus = EMAC_RX_IO_DATA_STATUS(rxhdr);
  469. if (netif_msg_rx_status(db))
  470. dev_dbg(db->dev, "RX: status %02x, length %04x\n",
  471. rxstatus, rxlen);
  472. /* Packet Status check */
  473. if (rxlen < 0x40) {
  474. good_packet = false;
  475. if (netif_msg_rx_err(db))
  476. dev_dbg(db->dev, "RX: Bad Packet (runt)\n");
  477. }
  478. if (unlikely(!(rxstatus & EMAC_RX_IO_DATA_STATUS_OK))) {
  479. good_packet = false;
  480. if (rxstatus & EMAC_RX_IO_DATA_STATUS_CRC_ERR) {
  481. if (netif_msg_rx_err(db))
  482. dev_dbg(db->dev, "crc error\n");
  483. dev->stats.rx_crc_errors++;
  484. }
  485. if (rxstatus & EMAC_RX_IO_DATA_STATUS_LEN_ERR) {
  486. if (netif_msg_rx_err(db))
  487. dev_dbg(db->dev, "length error\n");
  488. dev->stats.rx_length_errors++;
  489. }
  490. }
  491. /* Move data from EMAC */
  492. if (good_packet) {
  493. skb = netdev_alloc_skb(dev, rxlen + 4);
  494. if (!skb)
  495. continue;
  496. skb_reserve(skb, 2);
  497. rdptr = (u8 *) skb_put(skb, rxlen - 4);
  498. /* Read received packet from RX SRAM */
  499. if (netif_msg_rx_status(db))
  500. dev_dbg(db->dev, "RxLen %x\n", rxlen);
  501. emac_inblk_32bit(db->membase + EMAC_RX_IO_DATA_REG,
  502. rdptr, rxlen);
  503. dev->stats.rx_bytes += rxlen;
  504. /* Pass to upper layer */
  505. skb->protocol = eth_type_trans(skb, dev);
  506. netif_rx(skb);
  507. dev->stats.rx_packets++;
  508. }
  509. }
  510. }
  511. static irqreturn_t emac_interrupt(int irq, void *dev_id)
  512. {
  513. struct net_device *dev = dev_id;
  514. struct emac_board_info *db = netdev_priv(dev);
  515. int int_status;
  516. unsigned long flags;
  517. unsigned int reg_val;
  518. /* A real interrupt coming */
  519. /* holders of db->lock must always block IRQs */
  520. spin_lock_irqsave(&db->lock, flags);
  521. /* Disable all interrupts */
  522. writel(0, db->membase + EMAC_INT_CTL_REG);
  523. /* Got EMAC interrupt status */
  524. /* Got ISR */
  525. int_status = readl(db->membase + EMAC_INT_STA_REG);
  526. /* Clear ISR status */
  527. writel(int_status, db->membase + EMAC_INT_STA_REG);
  528. if (netif_msg_intr(db))
  529. dev_dbg(db->dev, "emac interrupt %02x\n", int_status);
  530. /* Received the coming packet */
  531. if ((int_status & 0x100) && (db->emacrx_completed_flag == 1)) {
  532. /* carrier lost */
  533. db->emacrx_completed_flag = 0;
  534. emac_rx(dev);
  535. }
  536. /* Transmit Interrupt check */
  537. if (int_status & (0x01 | 0x02))
  538. emac_tx_done(dev, db, int_status);
  539. if (int_status & (0x04 | 0x08))
  540. netdev_info(dev, " ab : %x\n", int_status);
  541. /* Re-enable interrupt mask */
  542. if (db->emacrx_completed_flag == 1) {
  543. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  544. reg_val |= (0xf << 0) | (0x01 << 8);
  545. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  546. }
  547. spin_unlock_irqrestore(&db->lock, flags);
  548. return IRQ_HANDLED;
  549. }
  550. #ifdef CONFIG_NET_POLL_CONTROLLER
  551. /*
  552. * Used by netconsole
  553. */
  554. static void emac_poll_controller(struct net_device *dev)
  555. {
  556. disable_irq(dev->irq);
  557. emac_interrupt(dev->irq, dev);
  558. enable_irq(dev->irq);
  559. }
  560. #endif
  561. /* Open the interface.
  562. * The interface is opened whenever "ifconfig" actives it.
  563. */
  564. static int emac_open(struct net_device *dev)
  565. {
  566. struct emac_board_info *db = netdev_priv(dev);
  567. int ret;
  568. if (netif_msg_ifup(db))
  569. dev_dbg(db->dev, "enabling %s\n", dev->name);
  570. if (request_irq(dev->irq, &emac_interrupt, 0, dev->name, dev))
  571. return -EAGAIN;
  572. /* Initialize EMAC board */
  573. emac_reset(db);
  574. emac_init_device(dev);
  575. ret = emac_mdio_probe(dev);
  576. if (ret < 0) {
  577. free_irq(dev->irq, dev);
  578. netdev_err(dev, "cannot probe MDIO bus\n");
  579. return ret;
  580. }
  581. phy_start(dev->phydev);
  582. netif_start_queue(dev);
  583. return 0;
  584. }
  585. static void emac_shutdown(struct net_device *dev)
  586. {
  587. unsigned int reg_val;
  588. struct emac_board_info *db = netdev_priv(dev);
  589. /* Disable all interrupt */
  590. writel(0, db->membase + EMAC_INT_CTL_REG);
  591. /* clear interrupt status */
  592. reg_val = readl(db->membase + EMAC_INT_STA_REG);
  593. writel(reg_val, db->membase + EMAC_INT_STA_REG);
  594. /* Disable RX/TX */
  595. reg_val = readl(db->membase + EMAC_CTL_REG);
  596. reg_val &= ~(EMAC_CTL_TX_EN | EMAC_CTL_RX_EN | EMAC_CTL_RESET);
  597. writel(reg_val, db->membase + EMAC_CTL_REG);
  598. }
  599. /* Stop the interface.
  600. * The interface is stopped when it is brought.
  601. */
  602. static int emac_stop(struct net_device *ndev)
  603. {
  604. struct emac_board_info *db = netdev_priv(ndev);
  605. if (netif_msg_ifdown(db))
  606. dev_dbg(db->dev, "shutting down %s\n", ndev->name);
  607. netif_stop_queue(ndev);
  608. netif_carrier_off(ndev);
  609. phy_stop(ndev->phydev);
  610. emac_mdio_remove(ndev);
  611. emac_shutdown(ndev);
  612. free_irq(ndev->irq, ndev);
  613. return 0;
  614. }
  615. static const struct net_device_ops emac_netdev_ops = {
  616. .ndo_open = emac_open,
  617. .ndo_stop = emac_stop,
  618. .ndo_start_xmit = emac_start_xmit,
  619. .ndo_tx_timeout = emac_timeout,
  620. .ndo_set_rx_mode = emac_set_rx_mode,
  621. .ndo_do_ioctl = emac_ioctl,
  622. .ndo_change_mtu = eth_change_mtu,
  623. .ndo_validate_addr = eth_validate_addr,
  624. .ndo_set_mac_address = emac_set_mac_address,
  625. #ifdef CONFIG_NET_POLL_CONTROLLER
  626. .ndo_poll_controller = emac_poll_controller,
  627. #endif
  628. };
  629. /* Search EMAC board, allocate space and register it
  630. */
  631. static int emac_probe(struct platform_device *pdev)
  632. {
  633. struct device_node *np = pdev->dev.of_node;
  634. struct emac_board_info *db;
  635. struct net_device *ndev;
  636. int ret = 0;
  637. const char *mac_addr;
  638. ndev = alloc_etherdev(sizeof(struct emac_board_info));
  639. if (!ndev) {
  640. dev_err(&pdev->dev, "could not allocate device.\n");
  641. return -ENOMEM;
  642. }
  643. SET_NETDEV_DEV(ndev, &pdev->dev);
  644. db = netdev_priv(ndev);
  645. memset(db, 0, sizeof(*db));
  646. db->dev = &pdev->dev;
  647. db->ndev = ndev;
  648. db->pdev = pdev;
  649. spin_lock_init(&db->lock);
  650. db->membase = of_iomap(np, 0);
  651. if (!db->membase) {
  652. dev_err(&pdev->dev, "failed to remap registers\n");
  653. ret = -ENOMEM;
  654. goto out;
  655. }
  656. /* fill in parameters for net-dev structure */
  657. ndev->base_addr = (unsigned long)db->membase;
  658. ndev->irq = irq_of_parse_and_map(np, 0);
  659. if (ndev->irq == -ENXIO) {
  660. netdev_err(ndev, "No irq resource\n");
  661. ret = ndev->irq;
  662. goto out_iounmap;
  663. }
  664. db->clk = devm_clk_get(&pdev->dev, NULL);
  665. if (IS_ERR(db->clk)) {
  666. ret = PTR_ERR(db->clk);
  667. goto out_iounmap;
  668. }
  669. ret = clk_prepare_enable(db->clk);
  670. if (ret) {
  671. dev_err(&pdev->dev, "Error couldn't enable clock (%d)\n", ret);
  672. goto out_iounmap;
  673. }
  674. ret = sunxi_sram_claim(&pdev->dev);
  675. if (ret) {
  676. dev_err(&pdev->dev, "Error couldn't map SRAM to device\n");
  677. goto out_clk_disable_unprepare;
  678. }
  679. db->phy_node = of_parse_phandle(np, "phy", 0);
  680. if (!db->phy_node) {
  681. dev_err(&pdev->dev, "no associated PHY\n");
  682. ret = -ENODEV;
  683. goto out_release_sram;
  684. }
  685. /* Read MAC-address from DT */
  686. mac_addr = of_get_mac_address(np);
  687. if (mac_addr)
  688. memcpy(ndev->dev_addr, mac_addr, ETH_ALEN);
  689. /* Check if the MAC address is valid, if not get a random one */
  690. if (!is_valid_ether_addr(ndev->dev_addr)) {
  691. eth_hw_addr_random(ndev);
  692. dev_warn(&pdev->dev, "using random MAC address %pM\n",
  693. ndev->dev_addr);
  694. }
  695. db->emacrx_completed_flag = 1;
  696. emac_powerup(ndev);
  697. emac_reset(db);
  698. ndev->netdev_ops = &emac_netdev_ops;
  699. ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
  700. ndev->ethtool_ops = &emac_ethtool_ops;
  701. platform_set_drvdata(pdev, ndev);
  702. /* Carrier starts down, phylib will bring it up */
  703. netif_carrier_off(ndev);
  704. ret = register_netdev(ndev);
  705. if (ret) {
  706. dev_err(&pdev->dev, "Registering netdev failed!\n");
  707. ret = -ENODEV;
  708. goto out_release_sram;
  709. }
  710. dev_info(&pdev->dev, "%s: at %p, IRQ %d MAC: %pM\n",
  711. ndev->name, db->membase, ndev->irq, ndev->dev_addr);
  712. return 0;
  713. out_release_sram:
  714. sunxi_sram_release(&pdev->dev);
  715. out_clk_disable_unprepare:
  716. clk_disable_unprepare(db->clk);
  717. out_iounmap:
  718. iounmap(db->membase);
  719. out:
  720. dev_err(db->dev, "not found (%d).\n", ret);
  721. free_netdev(ndev);
  722. return ret;
  723. }
  724. static int emac_remove(struct platform_device *pdev)
  725. {
  726. struct net_device *ndev = platform_get_drvdata(pdev);
  727. struct emac_board_info *db = netdev_priv(ndev);
  728. unregister_netdev(ndev);
  729. sunxi_sram_release(&pdev->dev);
  730. clk_disable_unprepare(db->clk);
  731. iounmap(db->membase);
  732. free_netdev(ndev);
  733. dev_dbg(&pdev->dev, "released and freed device\n");
  734. return 0;
  735. }
  736. static int emac_suspend(struct platform_device *dev, pm_message_t state)
  737. {
  738. struct net_device *ndev = platform_get_drvdata(dev);
  739. netif_carrier_off(ndev);
  740. netif_device_detach(ndev);
  741. emac_shutdown(ndev);
  742. return 0;
  743. }
  744. static int emac_resume(struct platform_device *dev)
  745. {
  746. struct net_device *ndev = platform_get_drvdata(dev);
  747. struct emac_board_info *db = netdev_priv(ndev);
  748. emac_reset(db);
  749. emac_init_device(ndev);
  750. netif_device_attach(ndev);
  751. return 0;
  752. }
  753. static const struct of_device_id emac_of_match[] = {
  754. {.compatible = "allwinner,sun4i-a10-emac",},
  755. /* Deprecated */
  756. {.compatible = "allwinner,sun4i-emac",},
  757. {},
  758. };
  759. MODULE_DEVICE_TABLE(of, emac_of_match);
  760. static struct platform_driver emac_driver = {
  761. .driver = {
  762. .name = "sun4i-emac",
  763. .of_match_table = emac_of_match,
  764. },
  765. .probe = emac_probe,
  766. .remove = emac_remove,
  767. .suspend = emac_suspend,
  768. .resume = emac_resume,
  769. };
  770. module_platform_driver(emac_driver);
  771. MODULE_AUTHOR("Stefan Roese <sr@denx.de>");
  772. MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
  773. MODULE_DESCRIPTION("Allwinner A10 emac network driver");
  774. MODULE_LICENSE("GPL");