vsp1_regs.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. /*
  2. * vsp1_regs.h -- R-Car VSP1 Registers Definitions
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. *
  6. * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2
  10. * as published by the Free Software Foundation.
  11. */
  12. #ifndef __VSP1_REGS_H__
  13. #define __VSP1_REGS_H__
  14. /* -----------------------------------------------------------------------------
  15. * General Control Registers
  16. */
  17. #define VI6_CMD(n) (0x0000 + (n) * 4)
  18. #define VI6_CMD_STRCMD (1 << 0)
  19. #define VI6_CLK_DCSWT 0x0018
  20. #define VI6_CLK_DCSWT_CSTPW_MASK (0xff << 8)
  21. #define VI6_CLK_DCSWT_CSTPW_SHIFT 8
  22. #define VI6_CLK_DCSWT_CSTRW_MASK (0xff << 0)
  23. #define VI6_CLK_DCSWT_CSTRW_SHIFT 0
  24. #define VI6_SRESET 0x0028
  25. #define VI6_SRESET_SRTS(n) (1 << (n))
  26. #define VI6_STATUS 0x0038
  27. #define VI6_STATUS_SYS_ACT(n) (1 << ((n) + 8))
  28. #define VI6_WPF_IRQ_ENB(n) (0x0048 + (n) * 12)
  29. #define VI6_WFP_IRQ_ENB_DFEE (1 << 1)
  30. #define VI6_WFP_IRQ_ENB_FREE (1 << 0)
  31. #define VI6_WPF_IRQ_STA(n) (0x004c + (n) * 12)
  32. #define VI6_WFP_IRQ_STA_DFE (1 << 1)
  33. #define VI6_WFP_IRQ_STA_FRE (1 << 0)
  34. #define VI6_DISP_IRQ_ENB 0x0078
  35. #define VI6_DISP_IRQ_ENB_DSTE (1 << 8)
  36. #define VI6_DISP_IRQ_ENB_MAEE (1 << 5)
  37. #define VI6_DISP_IRQ_ENB_LNEE(n) (1 << (n))
  38. #define VI6_DISP_IRQ_STA 0x007c
  39. #define VI6_DISP_IRQ_STA_DST (1 << 8)
  40. #define VI6_DISP_IRQ_STA_MAE (1 << 5)
  41. #define VI6_DISP_IRQ_STA_LNE(n) (1 << (n))
  42. #define VI6_WPF_LINE_COUNT(n) (0x0084 + (n) * 4)
  43. #define VI6_WPF_LINE_COUNT_MASK (0x1fffff << 0)
  44. /* -----------------------------------------------------------------------------
  45. * Display List Control Registers
  46. */
  47. #define VI6_DL_CTRL 0x0100
  48. #define VI6_DL_CTRL_AR_WAIT_MASK (0xffff << 16)
  49. #define VI6_DL_CTRL_AR_WAIT_SHIFT 16
  50. #define VI6_DL_CTRL_DC2 (1 << 12)
  51. #define VI6_DL_CTRL_DC1 (1 << 8)
  52. #define VI6_DL_CTRL_DC0 (1 << 4)
  53. #define VI6_DL_CTRL_CFM0 (1 << 2)
  54. #define VI6_DL_CTRL_NH0 (1 << 1)
  55. #define VI6_DL_CTRL_DLE (1 << 0)
  56. #define VI6_DL_HDR_ADDR(n) (0x0104 + (n) * 4)
  57. #define VI6_DL_SWAP 0x0114
  58. #define VI6_DL_SWAP_LWS (1 << 2)
  59. #define VI6_DL_SWAP_WDS (1 << 1)
  60. #define VI6_DL_SWAP_BTS (1 << 0)
  61. #define VI6_DL_EXT_CTRL 0x011c
  62. #define VI6_DL_EXT_CTRL_NWE (1 << 16)
  63. #define VI6_DL_EXT_CTRL_POLINT_MASK (0x3f << 8)
  64. #define VI6_DL_EXT_CTRL_POLINT_SHIFT 8
  65. #define VI6_DL_EXT_CTRL_DLPRI (1 << 5)
  66. #define VI6_DL_EXT_CTRL_EXPRI (1 << 4)
  67. #define VI6_DL_EXT_CTRL_EXT (1 << 0)
  68. #define VI6_DL_BODY_SIZE 0x0120
  69. #define VI6_DL_BODY_SIZE_UPD (1 << 24)
  70. #define VI6_DL_BODY_SIZE_BS_MASK (0x1ffff << 0)
  71. #define VI6_DL_BODY_SIZE_BS_SHIFT 0
  72. /* -----------------------------------------------------------------------------
  73. * RPF Control Registers
  74. */
  75. #define VI6_RPF_OFFSET 0x100
  76. #define VI6_RPF_SRC_BSIZE 0x0300
  77. #define VI6_RPF_SRC_BSIZE_BHSIZE_MASK (0x1fff << 16)
  78. #define VI6_RPF_SRC_BSIZE_BHSIZE_SHIFT 16
  79. #define VI6_RPF_SRC_BSIZE_BVSIZE_MASK (0x1fff << 0)
  80. #define VI6_RPF_SRC_BSIZE_BVSIZE_SHIFT 0
  81. #define VI6_RPF_SRC_ESIZE 0x0304
  82. #define VI6_RPF_SRC_ESIZE_EHSIZE_MASK (0x1fff << 16)
  83. #define VI6_RPF_SRC_ESIZE_EHSIZE_SHIFT 16
  84. #define VI6_RPF_SRC_ESIZE_EVSIZE_MASK (0x1fff << 0)
  85. #define VI6_RPF_SRC_ESIZE_EVSIZE_SHIFT 0
  86. #define VI6_RPF_INFMT 0x0308
  87. #define VI6_RPF_INFMT_VIR (1 << 28)
  88. #define VI6_RPF_INFMT_CIPM (1 << 16)
  89. #define VI6_RPF_INFMT_SPYCS (1 << 15)
  90. #define VI6_RPF_INFMT_SPUVS (1 << 14)
  91. #define VI6_RPF_INFMT_CEXT_ZERO (0 << 12)
  92. #define VI6_RPF_INFMT_CEXT_EXT (1 << 12)
  93. #define VI6_RPF_INFMT_CEXT_ONE (2 << 12)
  94. #define VI6_RPF_INFMT_CEXT_MASK (3 << 12)
  95. #define VI6_RPF_INFMT_RDTM_BT601 (0 << 9)
  96. #define VI6_RPF_INFMT_RDTM_BT601_EXT (1 << 9)
  97. #define VI6_RPF_INFMT_RDTM_BT709 (2 << 9)
  98. #define VI6_RPF_INFMT_RDTM_BT709_EXT (3 << 9)
  99. #define VI6_RPF_INFMT_RDTM_MASK (7 << 9)
  100. #define VI6_RPF_INFMT_CSC (1 << 8)
  101. #define VI6_RPF_INFMT_RDFMT_MASK (0x7f << 0)
  102. #define VI6_RPF_INFMT_RDFMT_SHIFT 0
  103. #define VI6_RPF_DSWAP 0x030c
  104. #define VI6_RPF_DSWAP_A_LLS (1 << 11)
  105. #define VI6_RPF_DSWAP_A_LWS (1 << 10)
  106. #define VI6_RPF_DSWAP_A_WDS (1 << 9)
  107. #define VI6_RPF_DSWAP_A_BTS (1 << 8)
  108. #define VI6_RPF_DSWAP_P_LLS (1 << 3)
  109. #define VI6_RPF_DSWAP_P_LWS (1 << 2)
  110. #define VI6_RPF_DSWAP_P_WDS (1 << 1)
  111. #define VI6_RPF_DSWAP_P_BTS (1 << 0)
  112. #define VI6_RPF_LOC 0x0310
  113. #define VI6_RPF_LOC_HCOORD_MASK (0x1fff << 16)
  114. #define VI6_RPF_LOC_HCOORD_SHIFT 16
  115. #define VI6_RPF_LOC_VCOORD_MASK (0x1fff << 0)
  116. #define VI6_RPF_LOC_VCOORD_SHIFT 0
  117. #define VI6_RPF_ALPH_SEL 0x0314
  118. #define VI6_RPF_ALPH_SEL_ASEL_PACKED (0 << 28)
  119. #define VI6_RPF_ALPH_SEL_ASEL_8B_PLANE (1 << 28)
  120. #define VI6_RPF_ALPH_SEL_ASEL_SELECT (2 << 28)
  121. #define VI6_RPF_ALPH_SEL_ASEL_1B_PLANE (3 << 28)
  122. #define VI6_RPF_ALPH_SEL_ASEL_FIXED (4 << 28)
  123. #define VI6_RPF_ALPH_SEL_ASEL_MASK (7 << 28)
  124. #define VI6_RPF_ALPH_SEL_ASEL_SHIFT 28
  125. #define VI6_RPF_ALPH_SEL_IROP_MASK (0xf << 24)
  126. #define VI6_RPF_ALPH_SEL_IROP_SHIFT 24
  127. #define VI6_RPF_ALPH_SEL_BSEL (1 << 23)
  128. #define VI6_RPF_ALPH_SEL_AEXT_ZERO (0 << 18)
  129. #define VI6_RPF_ALPH_SEL_AEXT_EXT (1 << 18)
  130. #define VI6_RPF_ALPH_SEL_AEXT_ONE (2 << 18)
  131. #define VI6_RPF_ALPH_SEL_AEXT_MASK (3 << 18)
  132. #define VI6_RPF_ALPH_SEL_ALPHA1_MASK (0xff << 8)
  133. #define VI6_RPF_ALPH_SEL_ALPHA1_SHIFT 8
  134. #define VI6_RPF_ALPH_SEL_ALPHA0_MASK (0xff << 0)
  135. #define VI6_RPF_ALPH_SEL_ALPHA0_SHIFT 0
  136. #define VI6_RPF_VRTCOL_SET 0x0318
  137. #define VI6_RPF_VRTCOL_SET_LAYA_MASK (0xff << 24)
  138. #define VI6_RPF_VRTCOL_SET_LAYA_SHIFT 24
  139. #define VI6_RPF_VRTCOL_SET_LAYR_MASK (0xff << 16)
  140. #define VI6_RPF_VRTCOL_SET_LAYR_SHIFT 16
  141. #define VI6_RPF_VRTCOL_SET_LAYG_MASK (0xff << 8)
  142. #define VI6_RPF_VRTCOL_SET_LAYG_SHIFT 8
  143. #define VI6_RPF_VRTCOL_SET_LAYB_MASK (0xff << 0)
  144. #define VI6_RPF_VRTCOL_SET_LAYB_SHIFT 0
  145. #define VI6_RPF_MSK_CTRL 0x031c
  146. #define VI6_RPF_MSK_CTRL_MSK_EN (1 << 24)
  147. #define VI6_RPF_MSK_CTRL_MGR_MASK (0xff << 16)
  148. #define VI6_RPF_MSK_CTRL_MGR_SHIFT 16
  149. #define VI6_RPF_MSK_CTRL_MGG_MASK (0xff << 8)
  150. #define VI6_RPF_MSK_CTRL_MGG_SHIFT 8
  151. #define VI6_RPF_MSK_CTRL_MGB_MASK (0xff << 0)
  152. #define VI6_RPF_MSK_CTRL_MGB_SHIFT 0
  153. #define VI6_RPF_MSK_SET0 0x0320
  154. #define VI6_RPF_MSK_SET1 0x0324
  155. #define VI6_RPF_MSK_SET_MSA_MASK (0xff << 24)
  156. #define VI6_RPF_MSK_SET_MSA_SHIFT 24
  157. #define VI6_RPF_MSK_SET_MSR_MASK (0xff << 16)
  158. #define VI6_RPF_MSK_SET_MSR_SHIFT 16
  159. #define VI6_RPF_MSK_SET_MSG_MASK (0xff << 8)
  160. #define VI6_RPF_MSK_SET_MSG_SHIFT 8
  161. #define VI6_RPF_MSK_SET_MSB_MASK (0xff << 0)
  162. #define VI6_RPF_MSK_SET_MSB_SHIFT 0
  163. #define VI6_RPF_CKEY_CTRL 0x0328
  164. #define VI6_RPF_CKEY_CTRL_CV (1 << 4)
  165. #define VI6_RPF_CKEY_CTRL_SAPE1 (1 << 1)
  166. #define VI6_RPF_CKEY_CTRL_SAPE0 (1 << 0)
  167. #define VI6_RPF_CKEY_SET0 0x032c
  168. #define VI6_RPF_CKEY_SET1 0x0330
  169. #define VI6_RPF_CKEY_SET_AP_MASK (0xff << 24)
  170. #define VI6_RPF_CKEY_SET_AP_SHIFT 24
  171. #define VI6_RPF_CKEY_SET_R_MASK (0xff << 16)
  172. #define VI6_RPF_CKEY_SET_R_SHIFT 16
  173. #define VI6_RPF_CKEY_SET_GY_MASK (0xff << 8)
  174. #define VI6_RPF_CKEY_SET_GY_SHIFT 8
  175. #define VI6_RPF_CKEY_SET_B_MASK (0xff << 0)
  176. #define VI6_RPF_CKEY_SET_B_SHIFT 0
  177. #define VI6_RPF_SRCM_PSTRIDE 0x0334
  178. #define VI6_RPF_SRCM_PSTRIDE_Y_SHIFT 16
  179. #define VI6_RPF_SRCM_PSTRIDE_C_SHIFT 0
  180. #define VI6_RPF_SRCM_ASTRIDE 0x0338
  181. #define VI6_RPF_SRCM_PSTRIDE_A_SHIFT 0
  182. #define VI6_RPF_SRCM_ADDR_Y 0x033c
  183. #define VI6_RPF_SRCM_ADDR_C0 0x0340
  184. #define VI6_RPF_SRCM_ADDR_C1 0x0344
  185. #define VI6_RPF_SRCM_ADDR_AI 0x0348
  186. #define VI6_RPF_MULT_ALPHA 0x036c
  187. #define VI6_RPF_MULT_ALPHA_A_MMD_NONE (0 << 12)
  188. #define VI6_RPF_MULT_ALPHA_A_MMD_RATIO (1 << 12)
  189. #define VI6_RPF_MULT_ALPHA_P_MMD_NONE (0 << 8)
  190. #define VI6_RPF_MULT_ALPHA_P_MMD_RATIO (1 << 8)
  191. #define VI6_RPF_MULT_ALPHA_P_MMD_IMAGE (2 << 8)
  192. #define VI6_RPF_MULT_ALPHA_P_MMD_BOTH (3 << 8)
  193. #define VI6_RPF_MULT_ALPHA_RATIO_MASK (0xff < 0)
  194. #define VI6_RPF_MULT_ALPHA_RATIO_SHIFT 0
  195. /* -----------------------------------------------------------------------------
  196. * WPF Control Registers
  197. */
  198. #define VI6_WPF_OFFSET 0x100
  199. #define VI6_WPF_SRCRPF 0x1000
  200. #define VI6_WPF_SRCRPF_VIRACT_DIS (0 << 28)
  201. #define VI6_WPF_SRCRPF_VIRACT_SUB (1 << 28)
  202. #define VI6_WPF_SRCRPF_VIRACT_MST (2 << 28)
  203. #define VI6_WPF_SRCRPF_VIRACT_MASK (3 << 28)
  204. #define VI6_WPF_SRCRPF_RPF_ACT_DIS(n) (0 << ((n) * 2))
  205. #define VI6_WPF_SRCRPF_RPF_ACT_SUB(n) (1 << ((n) * 2))
  206. #define VI6_WPF_SRCRPF_RPF_ACT_MST(n) (2 << ((n) * 2))
  207. #define VI6_WPF_SRCRPF_RPF_ACT_MASK(n) (3 << ((n) * 2))
  208. #define VI6_WPF_HSZCLIP 0x1004
  209. #define VI6_WPF_VSZCLIP 0x1008
  210. #define VI6_WPF_SZCLIP_EN (1 << 28)
  211. #define VI6_WPF_SZCLIP_OFST_MASK (0xff << 16)
  212. #define VI6_WPF_SZCLIP_OFST_SHIFT 16
  213. #define VI6_WPF_SZCLIP_SIZE_MASK (0xfff << 0)
  214. #define VI6_WPF_SZCLIP_SIZE_SHIFT 0
  215. #define VI6_WPF_OUTFMT 0x100c
  216. #define VI6_WPF_OUTFMT_PDV_MASK (0xff << 24)
  217. #define VI6_WPF_OUTFMT_PDV_SHIFT 24
  218. #define VI6_WPF_OUTFMT_PXA (1 << 23)
  219. #define VI6_WPF_OUTFMT_ROT (1 << 18)
  220. #define VI6_WPF_OUTFMT_HFLP (1 << 17)
  221. #define VI6_WPF_OUTFMT_FLP (1 << 16)
  222. #define VI6_WPF_OUTFMT_SPYCS (1 << 15)
  223. #define VI6_WPF_OUTFMT_SPUVS (1 << 14)
  224. #define VI6_WPF_OUTFMT_DITH_DIS (0 << 12)
  225. #define VI6_WPF_OUTFMT_DITH_EN (3 << 12)
  226. #define VI6_WPF_OUTFMT_DITH_MASK (3 << 12)
  227. #define VI6_WPF_OUTFMT_WRTM_BT601 (0 << 9)
  228. #define VI6_WPF_OUTFMT_WRTM_BT601_EXT (1 << 9)
  229. #define VI6_WPF_OUTFMT_WRTM_BT709 (2 << 9)
  230. #define VI6_WPF_OUTFMT_WRTM_BT709_EXT (3 << 9)
  231. #define VI6_WPF_OUTFMT_WRTM_MASK (7 << 9)
  232. #define VI6_WPF_OUTFMT_CSC (1 << 8)
  233. #define VI6_WPF_OUTFMT_WRFMT_MASK (0x7f << 0)
  234. #define VI6_WPF_OUTFMT_WRFMT_SHIFT 0
  235. #define VI6_WPF_DSWAP 0x1010
  236. #define VI6_WPF_DSWAP_P_LLS (1 << 3)
  237. #define VI6_WPF_DSWAP_P_LWS (1 << 2)
  238. #define VI6_WPF_DSWAP_P_WDS (1 << 1)
  239. #define VI6_WPF_DSWAP_P_BTS (1 << 0)
  240. #define VI6_WPF_RNDCTRL 0x1014
  241. #define VI6_WPF_RNDCTRL_CBRM (1 << 28)
  242. #define VI6_WPF_RNDCTRL_ABRM_TRUNC (0 << 24)
  243. #define VI6_WPF_RNDCTRL_ABRM_ROUND (1 << 24)
  244. #define VI6_WPF_RNDCTRL_ABRM_THRESH (2 << 24)
  245. #define VI6_WPF_RNDCTRL_ABRM_MASK (3 << 24)
  246. #define VI6_WPF_RNDCTRL_ATHRESH_MASK (0xff << 16)
  247. #define VI6_WPF_RNDCTRL_ATHRESH_SHIFT 16
  248. #define VI6_WPF_RNDCTRL_CLMD_FULL (0 << 12)
  249. #define VI6_WPF_RNDCTRL_CLMD_CLIP (1 << 12)
  250. #define VI6_WPF_RNDCTRL_CLMD_EXT (2 << 12)
  251. #define VI6_WPF_RNDCTRL_CLMD_MASK (3 << 12)
  252. #define VI6_WPF_ROT_CTRL 0x1018
  253. #define VI6_WPF_ROT_CTRL_LN16 (1 << 17)
  254. #define VI6_WPF_ROT_CTRL_LMEM_WD_MASK (0x1fff << 0)
  255. #define VI6_WPF_ROT_CTRL_LMEM_WD_SHIFT 0
  256. #define VI6_WPF_DSTM_STRIDE_Y 0x101c
  257. #define VI6_WPF_DSTM_STRIDE_C 0x1020
  258. #define VI6_WPF_DSTM_ADDR_Y 0x1024
  259. #define VI6_WPF_DSTM_ADDR_C0 0x1028
  260. #define VI6_WPF_DSTM_ADDR_C1 0x102c
  261. #define VI6_WPF_WRBCK_CTRL 0x1034
  262. #define VI6_WPF_WRBCK_CTRL_WBMD (1 << 0)
  263. /* -----------------------------------------------------------------------------
  264. * DPR Control Registers
  265. */
  266. #define VI6_DPR_RPF_ROUTE(n) (0x2000 + (n) * 4)
  267. #define VI6_DPR_WPF_FPORCH(n) (0x2014 + (n) * 4)
  268. #define VI6_DPR_WPF_FPORCH_FP_WPFN (5 << 8)
  269. #define VI6_DPR_SRU_ROUTE 0x2024
  270. #define VI6_DPR_UDS_ROUTE(n) (0x2028 + (n) * 4)
  271. #define VI6_DPR_LUT_ROUTE 0x203c
  272. #define VI6_DPR_CLU_ROUTE 0x2040
  273. #define VI6_DPR_HST_ROUTE 0x2044
  274. #define VI6_DPR_HSI_ROUTE 0x2048
  275. #define VI6_DPR_BRU_ROUTE 0x204c
  276. #define VI6_DPR_ROUTE_FXA_MASK (0xff << 16)
  277. #define VI6_DPR_ROUTE_FXA_SHIFT 16
  278. #define VI6_DPR_ROUTE_FP_MASK (0x3f << 8)
  279. #define VI6_DPR_ROUTE_FP_SHIFT 8
  280. #define VI6_DPR_ROUTE_RT_MASK (0x3f << 0)
  281. #define VI6_DPR_ROUTE_RT_SHIFT 0
  282. #define VI6_DPR_HGO_SMPPT 0x2050
  283. #define VI6_DPR_HGT_SMPPT 0x2054
  284. #define VI6_DPR_SMPPT_TGW_MASK (7 << 8)
  285. #define VI6_DPR_SMPPT_TGW_SHIFT 8
  286. #define VI6_DPR_SMPPT_PT_MASK (0x3f << 0)
  287. #define VI6_DPR_SMPPT_PT_SHIFT 0
  288. #define VI6_DPR_NODE_RPF(n) (n)
  289. #define VI6_DPR_NODE_SRU 16
  290. #define VI6_DPR_NODE_UDS(n) (17 + (n))
  291. #define VI6_DPR_NODE_LUT 22
  292. #define VI6_DPR_NODE_BRU_IN(n) (((n) <= 3) ? 23 + (n) : 49)
  293. #define VI6_DPR_NODE_BRU_OUT 27
  294. #define VI6_DPR_NODE_CLU 29
  295. #define VI6_DPR_NODE_HST 30
  296. #define VI6_DPR_NODE_HSI 31
  297. #define VI6_DPR_NODE_LIF 55
  298. #define VI6_DPR_NODE_WPF(n) (56 + (n))
  299. #define VI6_DPR_NODE_UNUSED 63
  300. /* -----------------------------------------------------------------------------
  301. * SRU Control Registers
  302. */
  303. #define VI6_SRU_CTRL0 0x2200
  304. #define VI6_SRU_CTRL0_PARAM0_MASK (0x1ff << 16)
  305. #define VI6_SRU_CTRL0_PARAM0_SHIFT 16
  306. #define VI6_SRU_CTRL0_PARAM1_MASK (0x1f << 8)
  307. #define VI6_SRU_CTRL0_PARAM1_SHIFT 8
  308. #define VI6_SRU_CTRL0_MODE_UPSCALE (4 << 4)
  309. #define VI6_SRU_CTRL0_PARAM2 (1 << 3)
  310. #define VI6_SRU_CTRL0_PARAM3 (1 << 2)
  311. #define VI6_SRU_CTRL0_PARAM4 (1 << 1)
  312. #define VI6_SRU_CTRL0_EN (1 << 0)
  313. #define VI6_SRU_CTRL1 0x2204
  314. #define VI6_SRU_CTRL1_PARAM5 0x7ff
  315. #define VI6_SRU_CTRL2 0x2208
  316. #define VI6_SRU_CTRL2_PARAM6_SHIFT 16
  317. #define VI6_SRU_CTRL2_PARAM7_SHIFT 8
  318. #define VI6_SRU_CTRL2_PARAM8_SHIFT 0
  319. /* -----------------------------------------------------------------------------
  320. * UDS Control Registers
  321. */
  322. #define VI6_UDS_OFFSET 0x100
  323. #define VI6_UDS_CTRL 0x2300
  324. #define VI6_UDS_CTRL_AMD (1 << 30)
  325. #define VI6_UDS_CTRL_FMD (1 << 29)
  326. #define VI6_UDS_CTRL_BLADV (1 << 28)
  327. #define VI6_UDS_CTRL_AON (1 << 25)
  328. #define VI6_UDS_CTRL_ATHON (1 << 24)
  329. #define VI6_UDS_CTRL_BC (1 << 20)
  330. #define VI6_UDS_CTRL_NE_A (1 << 19)
  331. #define VI6_UDS_CTRL_NE_RCR (1 << 18)
  332. #define VI6_UDS_CTRL_NE_GY (1 << 17)
  333. #define VI6_UDS_CTRL_NE_BCB (1 << 16)
  334. #define VI6_UDS_CTRL_TDIPC (1 << 1)
  335. #define VI6_UDS_SCALE 0x2304
  336. #define VI6_UDS_SCALE_HMANT_MASK (0xf << 28)
  337. #define VI6_UDS_SCALE_HMANT_SHIFT 28
  338. #define VI6_UDS_SCALE_HFRAC_MASK (0xfff << 16)
  339. #define VI6_UDS_SCALE_HFRAC_SHIFT 16
  340. #define VI6_UDS_SCALE_VMANT_MASK (0xf << 12)
  341. #define VI6_UDS_SCALE_VMANT_SHIFT 12
  342. #define VI6_UDS_SCALE_VFRAC_MASK (0xfff << 0)
  343. #define VI6_UDS_SCALE_VFRAC_SHIFT 0
  344. #define VI6_UDS_ALPTH 0x2308
  345. #define VI6_UDS_ALPTH_TH1_MASK (0xff << 8)
  346. #define VI6_UDS_ALPTH_TH1_SHIFT 8
  347. #define VI6_UDS_ALPTH_TH0_MASK (0xff << 0)
  348. #define VI6_UDS_ALPTH_TH0_SHIFT 0
  349. #define VI6_UDS_ALPVAL 0x230c
  350. #define VI6_UDS_ALPVAL_VAL2_MASK (0xff << 16)
  351. #define VI6_UDS_ALPVAL_VAL2_SHIFT 16
  352. #define VI6_UDS_ALPVAL_VAL1_MASK (0xff << 8)
  353. #define VI6_UDS_ALPVAL_VAL1_SHIFT 8
  354. #define VI6_UDS_ALPVAL_VAL0_MASK (0xff << 0)
  355. #define VI6_UDS_ALPVAL_VAL0_SHIFT 0
  356. #define VI6_UDS_PASS_BWIDTH 0x2310
  357. #define VI6_UDS_PASS_BWIDTH_H_MASK (0x7f << 16)
  358. #define VI6_UDS_PASS_BWIDTH_H_SHIFT 16
  359. #define VI6_UDS_PASS_BWIDTH_V_MASK (0x7f << 0)
  360. #define VI6_UDS_PASS_BWIDTH_V_SHIFT 0
  361. #define VI6_UDS_IPC 0x2318
  362. #define VI6_UDS_IPC_FIELD (1 << 27)
  363. #define VI6_UDS_IPC_VEDP_MASK (0xfff << 0)
  364. #define VI6_UDS_IPC_VEDP_SHIFT 0
  365. #define VI6_UDS_CLIP_SIZE 0x2324
  366. #define VI6_UDS_CLIP_SIZE_HSIZE_MASK (0x1fff << 16)
  367. #define VI6_UDS_CLIP_SIZE_HSIZE_SHIFT 16
  368. #define VI6_UDS_CLIP_SIZE_VSIZE_MASK (0x1fff << 0)
  369. #define VI6_UDS_CLIP_SIZE_VSIZE_SHIFT 0
  370. #define VI6_UDS_FILL_COLOR 0x2328
  371. #define VI6_UDS_FILL_COLOR_RFILC_MASK (0xff << 16)
  372. #define VI6_UDS_FILL_COLOR_RFILC_SHIFT 16
  373. #define VI6_UDS_FILL_COLOR_GFILC_MASK (0xff << 8)
  374. #define VI6_UDS_FILL_COLOR_GFILC_SHIFT 8
  375. #define VI6_UDS_FILL_COLOR_BFILC_MASK (0xff << 0)
  376. #define VI6_UDS_FILL_COLOR_BFILC_SHIFT 0
  377. /* -----------------------------------------------------------------------------
  378. * LUT Control Registers
  379. */
  380. #define VI6_LUT_CTRL 0x2800
  381. #define VI6_LUT_CTRL_EN (1 << 0)
  382. /* -----------------------------------------------------------------------------
  383. * CLU Control Registers
  384. */
  385. #define VI6_CLU_CTRL 0x2900
  386. #define VI6_CLU_CTRL_AAI (1 << 28)
  387. #define VI6_CLU_CTRL_MVS (1 << 24)
  388. #define VI6_CLU_CTRL_AX1I_2D (3 << 14)
  389. #define VI6_CLU_CTRL_AX2I_2D (1 << 12)
  390. #define VI6_CLU_CTRL_OS0_2D (3 << 8)
  391. #define VI6_CLU_CTRL_OS1_2D (1 << 6)
  392. #define VI6_CLU_CTRL_OS2_2D (3 << 4)
  393. #define VI6_CLU_CTRL_M2D (1 << 1)
  394. #define VI6_CLU_CTRL_EN (1 << 0)
  395. /* -----------------------------------------------------------------------------
  396. * HST Control Registers
  397. */
  398. #define VI6_HST_CTRL 0x2a00
  399. #define VI6_HST_CTRL_EN (1 << 0)
  400. /* -----------------------------------------------------------------------------
  401. * HSI Control Registers
  402. */
  403. #define VI6_HSI_CTRL 0x2b00
  404. #define VI6_HSI_CTRL_EN (1 << 0)
  405. /* -----------------------------------------------------------------------------
  406. * BRU Control Registers
  407. */
  408. #define VI6_ROP_NOP 0
  409. #define VI6_ROP_AND 1
  410. #define VI6_ROP_AND_REV 2
  411. #define VI6_ROP_COPY 3
  412. #define VI6_ROP_AND_INV 4
  413. #define VI6_ROP_CLEAR 5
  414. #define VI6_ROP_XOR 6
  415. #define VI6_ROP_OR 7
  416. #define VI6_ROP_NOR 8
  417. #define VI6_ROP_EQUIV 9
  418. #define VI6_ROP_INVERT 10
  419. #define VI6_ROP_OR_REV 11
  420. #define VI6_ROP_COPY_INV 12
  421. #define VI6_ROP_OR_INV 13
  422. #define VI6_ROP_NAND 14
  423. #define VI6_ROP_SET 15
  424. #define VI6_BRU_INCTRL 0x2c00
  425. #define VI6_BRU_INCTRL_NRM (1 << 28)
  426. #define VI6_BRU_INCTRL_DnON (1 << (16 + (n)))
  427. #define VI6_BRU_INCTRL_DITHn_OFF (0 << ((n) * 4))
  428. #define VI6_BRU_INCTRL_DITHn_18BPP (1 << ((n) * 4))
  429. #define VI6_BRU_INCTRL_DITHn_16BPP (2 << ((n) * 4))
  430. #define VI6_BRU_INCTRL_DITHn_15BPP (3 << ((n) * 4))
  431. #define VI6_BRU_INCTRL_DITHn_12BPP (4 << ((n) * 4))
  432. #define VI6_BRU_INCTRL_DITHn_8BPP (5 << ((n) * 4))
  433. #define VI6_BRU_INCTRL_DITHn_MASK (7 << ((n) * 4))
  434. #define VI6_BRU_INCTRL_DITHn_SHIFT ((n) * 4)
  435. #define VI6_BRU_VIRRPF_SIZE 0x2c04
  436. #define VI6_BRU_VIRRPF_SIZE_HSIZE_MASK (0x1fff << 16)
  437. #define VI6_BRU_VIRRPF_SIZE_HSIZE_SHIFT 16
  438. #define VI6_BRU_VIRRPF_SIZE_VSIZE_MASK (0x1fff << 0)
  439. #define VI6_BRU_VIRRPF_SIZE_VSIZE_SHIFT 0
  440. #define VI6_BRU_VIRRPF_LOC 0x2c08
  441. #define VI6_BRU_VIRRPF_LOC_HCOORD_MASK (0x1fff << 16)
  442. #define VI6_BRU_VIRRPF_LOC_HCOORD_SHIFT 16
  443. #define VI6_BRU_VIRRPF_LOC_VCOORD_MASK (0x1fff << 0)
  444. #define VI6_BRU_VIRRPF_LOC_VCOORD_SHIFT 0
  445. #define VI6_BRU_VIRRPF_COL 0x2c0c
  446. #define VI6_BRU_VIRRPF_COL_A_MASK (0xff << 24)
  447. #define VI6_BRU_VIRRPF_COL_A_SHIFT 24
  448. #define VI6_BRU_VIRRPF_COL_RCR_MASK (0xff << 16)
  449. #define VI6_BRU_VIRRPF_COL_RCR_SHIFT 16
  450. #define VI6_BRU_VIRRPF_COL_GY_MASK (0xff << 8)
  451. #define VI6_BRU_VIRRPF_COL_GY_SHIFT 8
  452. #define VI6_BRU_VIRRPF_COL_BCB_MASK (0xff << 0)
  453. #define VI6_BRU_VIRRPF_COL_BCB_SHIFT 0
  454. #define VI6_BRU_CTRL(n) (0x2c10 + (n) * 8 + ((n) <= 3 ? 0 : 4))
  455. #define VI6_BRU_CTRL_RBC (1 << 31)
  456. #define VI6_BRU_CTRL_DSTSEL_BRUIN(n) (((n) <= 3 ? (n) : (n)+1) << 20)
  457. #define VI6_BRU_CTRL_DSTSEL_VRPF (4 << 20)
  458. #define VI6_BRU_CTRL_DSTSEL_MASK (7 << 20)
  459. #define VI6_BRU_CTRL_SRCSEL_BRUIN(n) (((n) <= 3 ? (n) : (n)+1) << 16)
  460. #define VI6_BRU_CTRL_SRCSEL_VRPF (4 << 16)
  461. #define VI6_BRU_CTRL_SRCSEL_MASK (7 << 16)
  462. #define VI6_BRU_CTRL_CROP(rop) ((rop) << 4)
  463. #define VI6_BRU_CTRL_CROP_MASK (0xf << 4)
  464. #define VI6_BRU_CTRL_AROP(rop) ((rop) << 0)
  465. #define VI6_BRU_CTRL_AROP_MASK (0xf << 0)
  466. #define VI6_BRU_BLD(n) (0x2c14 + (n) * 8 + ((n) <= 3 ? 0 : 4))
  467. #define VI6_BRU_BLD_CBES (1 << 31)
  468. #define VI6_BRU_BLD_CCMDX_DST_A (0 << 28)
  469. #define VI6_BRU_BLD_CCMDX_255_DST_A (1 << 28)
  470. #define VI6_BRU_BLD_CCMDX_SRC_A (2 << 28)
  471. #define VI6_BRU_BLD_CCMDX_255_SRC_A (3 << 28)
  472. #define VI6_BRU_BLD_CCMDX_COEFX (4 << 28)
  473. #define VI6_BRU_BLD_CCMDX_MASK (7 << 28)
  474. #define VI6_BRU_BLD_CCMDY_DST_A (0 << 24)
  475. #define VI6_BRU_BLD_CCMDY_255_DST_A (1 << 24)
  476. #define VI6_BRU_BLD_CCMDY_SRC_A (2 << 24)
  477. #define VI6_BRU_BLD_CCMDY_255_SRC_A (3 << 24)
  478. #define VI6_BRU_BLD_CCMDY_COEFY (4 << 24)
  479. #define VI6_BRU_BLD_CCMDY_MASK (7 << 24)
  480. #define VI6_BRU_BLD_CCMDY_SHIFT 24
  481. #define VI6_BRU_BLD_ABES (1 << 23)
  482. #define VI6_BRU_BLD_ACMDX_DST_A (0 << 20)
  483. #define VI6_BRU_BLD_ACMDX_255_DST_A (1 << 20)
  484. #define VI6_BRU_BLD_ACMDX_SRC_A (2 << 20)
  485. #define VI6_BRU_BLD_ACMDX_255_SRC_A (3 << 20)
  486. #define VI6_BRU_BLD_ACMDX_COEFX (4 << 20)
  487. #define VI6_BRU_BLD_ACMDX_MASK (7 << 20)
  488. #define VI6_BRU_BLD_ACMDY_DST_A (0 << 16)
  489. #define VI6_BRU_BLD_ACMDY_255_DST_A (1 << 16)
  490. #define VI6_BRU_BLD_ACMDY_SRC_A (2 << 16)
  491. #define VI6_BRU_BLD_ACMDY_255_SRC_A (3 << 16)
  492. #define VI6_BRU_BLD_ACMDY_COEFY (4 << 16)
  493. #define VI6_BRU_BLD_ACMDY_MASK (7 << 16)
  494. #define VI6_BRU_BLD_COEFX_MASK (0xff << 8)
  495. #define VI6_BRU_BLD_COEFX_SHIFT 8
  496. #define VI6_BRU_BLD_COEFY_MASK (0xff << 0)
  497. #define VI6_BRU_BLD_COEFY_SHIFT 0
  498. #define VI6_BRU_ROP 0x2c30
  499. #define VI6_BRU_ROP_DSTSEL_BRUIN(n) (((n) <= 3 ? (n) : (n)+1) << 20)
  500. #define VI6_BRU_ROP_DSTSEL_VRPF (4 << 20)
  501. #define VI6_BRU_ROP_DSTSEL_MASK (7 << 20)
  502. #define VI6_BRU_ROP_CROP(rop) ((rop) << 4)
  503. #define VI6_BRU_ROP_CROP_MASK (0xf << 4)
  504. #define VI6_BRU_ROP_AROP(rop) ((rop) << 0)
  505. #define VI6_BRU_ROP_AROP_MASK (0xf << 0)
  506. /* -----------------------------------------------------------------------------
  507. * HGO Control Registers
  508. */
  509. #define VI6_HGO_OFFSET 0x3000
  510. #define VI6_HGO_SIZE 0x3004
  511. #define VI6_HGO_MODE 0x3008
  512. #define VI6_HGO_LB_TH 0x300c
  513. #define VI6_HGO_LBn_H(n) (0x3010 + (n) * 8)
  514. #define VI6_HGO_LBn_V(n) (0x3014 + (n) * 8)
  515. #define VI6_HGO_R_HISTO 0x3030
  516. #define VI6_HGO_R_MAXMIN 0x3130
  517. #define VI6_HGO_R_SUM 0x3134
  518. #define VI6_HGO_R_LB_DET 0x3138
  519. #define VI6_HGO_G_HISTO 0x3140
  520. #define VI6_HGO_G_MAXMIN 0x3240
  521. #define VI6_HGO_G_SUM 0x3244
  522. #define VI6_HGO_G_LB_DET 0x3248
  523. #define VI6_HGO_B_HISTO 0x3250
  524. #define VI6_HGO_B_MAXMIN 0x3350
  525. #define VI6_HGO_B_SUM 0x3354
  526. #define VI6_HGO_B_LB_DET 0x3358
  527. #define VI6_HGO_REGRST 0x33fc
  528. /* -----------------------------------------------------------------------------
  529. * HGT Control Registers
  530. */
  531. #define VI6_HGT_OFFSET 0x3400
  532. #define VI6_HGT_SIZE 0x3404
  533. #define VI6_HGT_MODE 0x3408
  534. #define VI6_HGT_HUE_AREA(n) (0x340c + (n) * 4)
  535. #define VI6_HGT_LB_TH 0x3424
  536. #define VI6_HGT_LBn_H(n) (0x3438 + (n) * 8)
  537. #define VI6_HGT_LBn_V(n) (0x342c + (n) * 8)
  538. #define VI6_HGT_HISTO(m, n) (0x3450 + (m) * 128 + (n) * 4)
  539. #define VI6_HGT_MAXMIN 0x3750
  540. #define VI6_HGT_SUM 0x3754
  541. #define VI6_HGT_LB_DET 0x3758
  542. #define VI6_HGT_REGRST 0x37fc
  543. /* -----------------------------------------------------------------------------
  544. * LIF Control Registers
  545. */
  546. #define VI6_LIF_CTRL 0x3b00
  547. #define VI6_LIF_CTRL_OBTH_MASK (0x7ff << 16)
  548. #define VI6_LIF_CTRL_OBTH_SHIFT 16
  549. #define VI6_LIF_CTRL_CFMT (1 << 4)
  550. #define VI6_LIF_CTRL_REQSEL (1 << 1)
  551. #define VI6_LIF_CTRL_LIF_EN (1 << 0)
  552. #define VI6_LIF_CSBTH 0x3b04
  553. #define VI6_LIF_CSBTH_HBTH_MASK (0x7ff << 16)
  554. #define VI6_LIF_CSBTH_HBTH_SHIFT 16
  555. #define VI6_LIF_CSBTH_LBTH_MASK (0x7ff << 0)
  556. #define VI6_LIF_CSBTH_LBTH_SHIFT 0
  557. /* -----------------------------------------------------------------------------
  558. * Security Control Registers
  559. */
  560. #define VI6_SECURITY_CTRL0 0x3d00
  561. #define VI6_SECURITY_CTRL1 0x3d04
  562. /* -----------------------------------------------------------------------------
  563. * IP Version Registers
  564. */
  565. #define VI6_IP_VERSION 0x3f00
  566. #define VI6_IP_VERSION_MODEL_MASK (0xff << 8)
  567. #define VI6_IP_VERSION_MODEL_VSPS_H2 (0x09 << 8)
  568. #define VI6_IP_VERSION_MODEL_VSPR_H2 (0x0a << 8)
  569. #define VI6_IP_VERSION_MODEL_VSPD_GEN2 (0x0b << 8)
  570. #define VI6_IP_VERSION_MODEL_VSPS_M2 (0x0c << 8)
  571. #define VI6_IP_VERSION_MODEL_VSPS_V2H (0x12 << 8)
  572. #define VI6_IP_VERSION_MODEL_VSPD_V2H (0x13 << 8)
  573. #define VI6_IP_VERSION_MODEL_VSPI_GEN3 (0x14 << 8)
  574. #define VI6_IP_VERSION_MODEL_VSPBD_GEN3 (0x15 << 8)
  575. #define VI6_IP_VERSION_MODEL_VSPBC_GEN3 (0x16 << 8)
  576. #define VI6_IP_VERSION_MODEL_VSPD_GEN3 (0x17 << 8)
  577. #define VI6_IP_VERSION_SOC_MASK (0xff << 0)
  578. #define VI6_IP_VERSION_SOC_H (0x01 << 0)
  579. #define VI6_IP_VERSION_SOC_M (0x02 << 0)
  580. /* -----------------------------------------------------------------------------
  581. * RPF CLUT Registers
  582. */
  583. #define VI6_CLUT_TABLE 0x4000
  584. /* -----------------------------------------------------------------------------
  585. * 1D LUT Registers
  586. */
  587. #define VI6_LUT_TABLE 0x7000
  588. /* -----------------------------------------------------------------------------
  589. * 3D LUT Registers
  590. */
  591. #define VI6_CLU_ADDR 0x7400
  592. #define VI6_CLU_DATA 0x7404
  593. /* -----------------------------------------------------------------------------
  594. * Formats
  595. */
  596. #define VI6_FMT_RGB_332 0x00
  597. #define VI6_FMT_XRGB_4444 0x01
  598. #define VI6_FMT_RGBX_4444 0x02
  599. #define VI6_FMT_XRGB_1555 0x04
  600. #define VI6_FMT_RGBX_5551 0x05
  601. #define VI6_FMT_RGB_565 0x06
  602. #define VI6_FMT_AXRGB_86666 0x07
  603. #define VI6_FMT_RGBXA_66668 0x08
  604. #define VI6_FMT_XRGBA_66668 0x09
  605. #define VI6_FMT_ARGBX_86666 0x0a
  606. #define VI6_FMT_AXRXGXB_8262626 0x0b
  607. #define VI6_FMT_XRXGXBA_2626268 0x0c
  608. #define VI6_FMT_ARXGXBX_8626262 0x0d
  609. #define VI6_FMT_RXGXBXA_6262628 0x0e
  610. #define VI6_FMT_XRGB_6666 0x0f
  611. #define VI6_FMT_RGBX_6666 0x10
  612. #define VI6_FMT_XRXGXB_262626 0x11
  613. #define VI6_FMT_RXGXBX_626262 0x12
  614. #define VI6_FMT_ARGB_8888 0x13
  615. #define VI6_FMT_RGBA_8888 0x14
  616. #define VI6_FMT_RGB_888 0x15
  617. #define VI6_FMT_XRGXGB_763763 0x16
  618. #define VI6_FMT_XXRGB_86666 0x17
  619. #define VI6_FMT_BGR_888 0x18
  620. #define VI6_FMT_ARGB_4444 0x19
  621. #define VI6_FMT_RGBA_4444 0x1a
  622. #define VI6_FMT_ARGB_1555 0x1b
  623. #define VI6_FMT_RGBA_5551 0x1c
  624. #define VI6_FMT_ABGR_4444 0x1d
  625. #define VI6_FMT_BGRA_4444 0x1e
  626. #define VI6_FMT_ABGR_1555 0x1f
  627. #define VI6_FMT_BGRA_5551 0x20
  628. #define VI6_FMT_XBXGXR_262626 0x21
  629. #define VI6_FMT_ABGR_8888 0x22
  630. #define VI6_FMT_XXRGB_88565 0x23
  631. #define VI6_FMT_Y_UV_444 0x40
  632. #define VI6_FMT_Y_UV_422 0x41
  633. #define VI6_FMT_Y_UV_420 0x42
  634. #define VI6_FMT_YUV_444 0x46
  635. #define VI6_FMT_YUYV_422 0x47
  636. #define VI6_FMT_YYUV_422 0x48
  637. #define VI6_FMT_YUV_420 0x49
  638. #define VI6_FMT_Y_U_V_444 0x4a
  639. #define VI6_FMT_Y_U_V_422 0x4b
  640. #define VI6_FMT_Y_U_V_420 0x4c
  641. #endif /* __VSP1_REGS_H__ */