rcar-dma.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209
  1. /*
  2. * Driver for Renesas R-Car VIN
  3. *
  4. * Copyright (C) 2016 Renesas Electronics Corp.
  5. * Copyright (C) 2011-2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Cogent Embedded, Inc., <source@cogentembedded.com>
  7. * Copyright (C) 2008 Magnus Damm
  8. *
  9. * Based on the soc-camera rcar_vin driver
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. */
  16. #include <linux/delay.h>
  17. #include <linux/interrupt.h>
  18. #include <media/videobuf2-dma-contig.h>
  19. #include "rcar-vin.h"
  20. /* -----------------------------------------------------------------------------
  21. * HW Functions
  22. */
  23. /* Register offsets for R-Car VIN */
  24. #define VNMC_REG 0x00 /* Video n Main Control Register */
  25. #define VNMS_REG 0x04 /* Video n Module Status Register */
  26. #define VNFC_REG 0x08 /* Video n Frame Capture Register */
  27. #define VNSLPRC_REG 0x0C /* Video n Start Line Pre-Clip Register */
  28. #define VNELPRC_REG 0x10 /* Video n End Line Pre-Clip Register */
  29. #define VNSPPRC_REG 0x14 /* Video n Start Pixel Pre-Clip Register */
  30. #define VNEPPRC_REG 0x18 /* Video n End Pixel Pre-Clip Register */
  31. #define VNSLPOC_REG 0x1C /* Video n Start Line Post-Clip Register */
  32. #define VNELPOC_REG 0x20 /* Video n End Line Post-Clip Register */
  33. #define VNSPPOC_REG 0x24 /* Video n Start Pixel Post-Clip Register */
  34. #define VNEPPOC_REG 0x28 /* Video n End Pixel Post-Clip Register */
  35. #define VNIS_REG 0x2C /* Video n Image Stride Register */
  36. #define VNMB_REG(m) (0x30 + ((m) << 2)) /* Video n Memory Base m Register */
  37. #define VNIE_REG 0x40 /* Video n Interrupt Enable Register */
  38. #define VNINTS_REG 0x44 /* Video n Interrupt Status Register */
  39. #define VNSI_REG 0x48 /* Video n Scanline Interrupt Register */
  40. #define VNMTC_REG 0x4C /* Video n Memory Transfer Control Register */
  41. #define VNYS_REG 0x50 /* Video n Y Scale Register */
  42. #define VNXS_REG 0x54 /* Video n X Scale Register */
  43. #define VNDMR_REG 0x58 /* Video n Data Mode Register */
  44. #define VNDMR2_REG 0x5C /* Video n Data Mode Register 2 */
  45. #define VNUVAOF_REG 0x60 /* Video n UV Address Offset Register */
  46. #define VNC1A_REG 0x80 /* Video n Coefficient Set C1A Register */
  47. #define VNC1B_REG 0x84 /* Video n Coefficient Set C1B Register */
  48. #define VNC1C_REG 0x88 /* Video n Coefficient Set C1C Register */
  49. #define VNC2A_REG 0x90 /* Video n Coefficient Set C2A Register */
  50. #define VNC2B_REG 0x94 /* Video n Coefficient Set C2B Register */
  51. #define VNC2C_REG 0x98 /* Video n Coefficient Set C2C Register */
  52. #define VNC3A_REG 0xA0 /* Video n Coefficient Set C3A Register */
  53. #define VNC3B_REG 0xA4 /* Video n Coefficient Set C3B Register */
  54. #define VNC3C_REG 0xA8 /* Video n Coefficient Set C3C Register */
  55. #define VNC4A_REG 0xB0 /* Video n Coefficient Set C4A Register */
  56. #define VNC4B_REG 0xB4 /* Video n Coefficient Set C4B Register */
  57. #define VNC4C_REG 0xB8 /* Video n Coefficient Set C4C Register */
  58. #define VNC5A_REG 0xC0 /* Video n Coefficient Set C5A Register */
  59. #define VNC5B_REG 0xC4 /* Video n Coefficient Set C5B Register */
  60. #define VNC5C_REG 0xC8 /* Video n Coefficient Set C5C Register */
  61. #define VNC6A_REG 0xD0 /* Video n Coefficient Set C6A Register */
  62. #define VNC6B_REG 0xD4 /* Video n Coefficient Set C6B Register */
  63. #define VNC6C_REG 0xD8 /* Video n Coefficient Set C6C Register */
  64. #define VNC7A_REG 0xE0 /* Video n Coefficient Set C7A Register */
  65. #define VNC7B_REG 0xE4 /* Video n Coefficient Set C7B Register */
  66. #define VNC7C_REG 0xE8 /* Video n Coefficient Set C7C Register */
  67. #define VNC8A_REG 0xF0 /* Video n Coefficient Set C8A Register */
  68. #define VNC8B_REG 0xF4 /* Video n Coefficient Set C8B Register */
  69. #define VNC8C_REG 0xF8 /* Video n Coefficient Set C8C Register */
  70. /* Register bit fields for R-Car VIN */
  71. /* Video n Main Control Register bits */
  72. #define VNMC_FOC (1 << 21)
  73. #define VNMC_YCAL (1 << 19)
  74. #define VNMC_INF_YUV8_BT656 (0 << 16)
  75. #define VNMC_INF_YUV8_BT601 (1 << 16)
  76. #define VNMC_INF_YUV10_BT656 (2 << 16)
  77. #define VNMC_INF_YUV10_BT601 (3 << 16)
  78. #define VNMC_INF_YUV16 (5 << 16)
  79. #define VNMC_INF_RGB888 (6 << 16)
  80. #define VNMC_VUP (1 << 10)
  81. #define VNMC_IM_ODD (0 << 3)
  82. #define VNMC_IM_ODD_EVEN (1 << 3)
  83. #define VNMC_IM_EVEN (2 << 3)
  84. #define VNMC_IM_FULL (3 << 3)
  85. #define VNMC_BPS (1 << 1)
  86. #define VNMC_ME (1 << 0)
  87. /* Video n Module Status Register bits */
  88. #define VNMS_FBS_MASK (3 << 3)
  89. #define VNMS_FBS_SHIFT 3
  90. #define VNMS_FS (1 << 2)
  91. #define VNMS_AV (1 << 1)
  92. #define VNMS_CA (1 << 0)
  93. /* Video n Frame Capture Register bits */
  94. #define VNFC_C_FRAME (1 << 1)
  95. #define VNFC_S_FRAME (1 << 0)
  96. /* Video n Interrupt Enable Register bits */
  97. #define VNIE_FIE (1 << 4)
  98. #define VNIE_EFE (1 << 1)
  99. /* Video n Data Mode Register bits */
  100. #define VNDMR_EXRGB (1 << 8)
  101. #define VNDMR_BPSM (1 << 4)
  102. #define VNDMR_DTMD_YCSEP (1 << 1)
  103. #define VNDMR_DTMD_ARGB1555 (1 << 0)
  104. /* Video n Data Mode Register 2 bits */
  105. #define VNDMR2_VPS (1 << 30)
  106. #define VNDMR2_HPS (1 << 29)
  107. #define VNDMR2_FTEV (1 << 17)
  108. #define VNDMR2_VLV(n) ((n & 0xf) << 12)
  109. static void rvin_write(struct rvin_dev *vin, u32 value, u32 offset)
  110. {
  111. iowrite32(value, vin->base + offset);
  112. }
  113. static u32 rvin_read(struct rvin_dev *vin, u32 offset)
  114. {
  115. return ioread32(vin->base + offset);
  116. }
  117. static int rvin_setup(struct rvin_dev *vin)
  118. {
  119. u32 vnmc, dmr, dmr2, interrupts;
  120. v4l2_std_id std;
  121. bool progressive = false, output_is_yuv = false, input_is_yuv = false;
  122. switch (vin->format.field) {
  123. case V4L2_FIELD_TOP:
  124. vnmc = VNMC_IM_ODD;
  125. break;
  126. case V4L2_FIELD_BOTTOM:
  127. vnmc = VNMC_IM_EVEN;
  128. break;
  129. case V4L2_FIELD_INTERLACED:
  130. /* Default to TB */
  131. vnmc = VNMC_IM_FULL;
  132. /* Use BT if video standard can be read and is 60 Hz format */
  133. if (!v4l2_subdev_call(vin_to_source(vin), video, g_std, &std)) {
  134. if (std & V4L2_STD_525_60)
  135. vnmc = VNMC_IM_FULL | VNMC_FOC;
  136. }
  137. break;
  138. case V4L2_FIELD_INTERLACED_TB:
  139. vnmc = VNMC_IM_FULL;
  140. break;
  141. case V4L2_FIELD_INTERLACED_BT:
  142. vnmc = VNMC_IM_FULL | VNMC_FOC;
  143. break;
  144. case V4L2_FIELD_ALTERNATE:
  145. case V4L2_FIELD_NONE:
  146. if (vin->continuous) {
  147. vnmc = VNMC_IM_ODD_EVEN;
  148. progressive = true;
  149. } else {
  150. vnmc = VNMC_IM_ODD;
  151. }
  152. break;
  153. default:
  154. vnmc = VNMC_IM_ODD;
  155. break;
  156. }
  157. /*
  158. * Input interface
  159. */
  160. switch (vin->digital.code) {
  161. case MEDIA_BUS_FMT_YUYV8_1X16:
  162. /* BT.601/BT.1358 16bit YCbCr422 */
  163. vnmc |= VNMC_INF_YUV16;
  164. input_is_yuv = true;
  165. break;
  166. case MEDIA_BUS_FMT_UYVY8_2X8:
  167. /* BT.656 8bit YCbCr422 or BT.601 8bit YCbCr422 */
  168. vnmc |= vin->digital.mbus_cfg.type == V4L2_MBUS_BT656 ?
  169. VNMC_INF_YUV8_BT656 : VNMC_INF_YUV8_BT601;
  170. input_is_yuv = true;
  171. break;
  172. case MEDIA_BUS_FMT_RGB888_1X24:
  173. vnmc |= VNMC_INF_RGB888;
  174. break;
  175. case MEDIA_BUS_FMT_UYVY10_2X10:
  176. /* BT.656 10bit YCbCr422 or BT.601 10bit YCbCr422 */
  177. vnmc |= vin->digital.mbus_cfg.type == V4L2_MBUS_BT656 ?
  178. VNMC_INF_YUV10_BT656 : VNMC_INF_YUV10_BT601;
  179. input_is_yuv = true;
  180. break;
  181. default:
  182. break;
  183. }
  184. /* Enable VSYNC Field Toogle mode after one VSYNC input */
  185. dmr2 = VNDMR2_FTEV | VNDMR2_VLV(1);
  186. /* Hsync Signal Polarity Select */
  187. if (!(vin->digital.mbus_cfg.flags & V4L2_MBUS_HSYNC_ACTIVE_LOW))
  188. dmr2 |= VNDMR2_HPS;
  189. /* Vsync Signal Polarity Select */
  190. if (!(vin->digital.mbus_cfg.flags & V4L2_MBUS_VSYNC_ACTIVE_LOW))
  191. dmr2 |= VNDMR2_VPS;
  192. /*
  193. * Output format
  194. */
  195. switch (vin->format.pixelformat) {
  196. case V4L2_PIX_FMT_NV16:
  197. rvin_write(vin,
  198. ALIGN(vin->format.width * vin->format.height, 0x80),
  199. VNUVAOF_REG);
  200. dmr = VNDMR_DTMD_YCSEP;
  201. output_is_yuv = true;
  202. break;
  203. case V4L2_PIX_FMT_YUYV:
  204. dmr = VNDMR_BPSM;
  205. output_is_yuv = true;
  206. break;
  207. case V4L2_PIX_FMT_UYVY:
  208. dmr = 0;
  209. output_is_yuv = true;
  210. break;
  211. case V4L2_PIX_FMT_XRGB555:
  212. dmr = VNDMR_DTMD_ARGB1555;
  213. break;
  214. case V4L2_PIX_FMT_RGB565:
  215. dmr = 0;
  216. break;
  217. case V4L2_PIX_FMT_XBGR32:
  218. /* Note: not supported on M1 */
  219. dmr = VNDMR_EXRGB;
  220. break;
  221. default:
  222. vin_err(vin, "Invalid pixelformat (0x%x)\n",
  223. vin->format.pixelformat);
  224. return -EINVAL;
  225. }
  226. /* Always update on field change */
  227. vnmc |= VNMC_VUP;
  228. /* If input and output use the same colorspace, use bypass mode */
  229. if (input_is_yuv == output_is_yuv)
  230. vnmc |= VNMC_BPS;
  231. /* Progressive or interlaced mode */
  232. interrupts = progressive ? VNIE_FIE : VNIE_EFE;
  233. /* Ack interrupts */
  234. rvin_write(vin, interrupts, VNINTS_REG);
  235. /* Enable interrupts */
  236. rvin_write(vin, interrupts, VNIE_REG);
  237. /* Start capturing */
  238. rvin_write(vin, dmr, VNDMR_REG);
  239. rvin_write(vin, dmr2, VNDMR2_REG);
  240. /* Enable module */
  241. rvin_write(vin, vnmc | VNMC_ME, VNMC_REG);
  242. return 0;
  243. }
  244. static void rvin_capture_on(struct rvin_dev *vin)
  245. {
  246. vin_dbg(vin, "Capture on in %s mode\n",
  247. vin->continuous ? "continuous" : "single");
  248. if (vin->continuous)
  249. /* Continuous Frame Capture Mode */
  250. rvin_write(vin, VNFC_C_FRAME, VNFC_REG);
  251. else
  252. /* Single Frame Capture Mode */
  253. rvin_write(vin, VNFC_S_FRAME, VNFC_REG);
  254. }
  255. static void rvin_capture_off(struct rvin_dev *vin)
  256. {
  257. /* Set continuous & single transfer off */
  258. rvin_write(vin, 0, VNFC_REG);
  259. }
  260. static int rvin_capture_start(struct rvin_dev *vin)
  261. {
  262. int ret;
  263. rvin_crop_scale_comp(vin);
  264. ret = rvin_setup(vin);
  265. if (ret)
  266. return ret;
  267. rvin_capture_on(vin);
  268. return 0;
  269. }
  270. static void rvin_capture_stop(struct rvin_dev *vin)
  271. {
  272. rvin_capture_off(vin);
  273. /* Disable module */
  274. rvin_write(vin, rvin_read(vin, VNMC_REG) & ~VNMC_ME, VNMC_REG);
  275. }
  276. static void rvin_disable_interrupts(struct rvin_dev *vin)
  277. {
  278. rvin_write(vin, 0, VNIE_REG);
  279. }
  280. static u32 rvin_get_interrupt_status(struct rvin_dev *vin)
  281. {
  282. return rvin_read(vin, VNINTS_REG);
  283. }
  284. static void rvin_ack_interrupt(struct rvin_dev *vin)
  285. {
  286. rvin_write(vin, rvin_read(vin, VNINTS_REG), VNINTS_REG);
  287. }
  288. static bool rvin_capture_active(struct rvin_dev *vin)
  289. {
  290. return rvin_read(vin, VNMS_REG) & VNMS_CA;
  291. }
  292. static int rvin_get_active_slot(struct rvin_dev *vin, u32 vnms)
  293. {
  294. if (vin->continuous)
  295. return (vnms & VNMS_FBS_MASK) >> VNMS_FBS_SHIFT;
  296. return 0;
  297. }
  298. static enum v4l2_field rvin_get_active_field(struct rvin_dev *vin, u32 vnms)
  299. {
  300. if (vin->format.field == V4L2_FIELD_ALTERNATE) {
  301. /* If FS is set it's a Even field */
  302. if (vnms & VNMS_FS)
  303. return V4L2_FIELD_BOTTOM;
  304. return V4L2_FIELD_TOP;
  305. }
  306. return vin->format.field;
  307. }
  308. static void rvin_set_slot_addr(struct rvin_dev *vin, int slot, dma_addr_t addr)
  309. {
  310. const struct rvin_video_format *fmt;
  311. int offsetx, offsety;
  312. dma_addr_t offset;
  313. fmt = rvin_format_from_pixel(vin->format.pixelformat);
  314. /*
  315. * There is no HW support for composition do the beast we can
  316. * by modifying the buffer offset
  317. */
  318. offsetx = vin->compose.left * fmt->bpp;
  319. offsety = vin->compose.top * vin->format.bytesperline;
  320. offset = addr + offsetx + offsety;
  321. /*
  322. * The address needs to be 128 bytes aligned. Driver should never accept
  323. * settings that do not satisfy this in the first place...
  324. */
  325. if (WARN_ON((offsetx | offsety | offset) & HW_BUFFER_MASK))
  326. return;
  327. rvin_write(vin, offset, VNMB_REG(slot));
  328. }
  329. /* -----------------------------------------------------------------------------
  330. * Crop and Scaling Gen2
  331. */
  332. struct vin_coeff {
  333. unsigned short xs_value;
  334. u32 coeff_set[24];
  335. };
  336. static const struct vin_coeff vin_coeff_set[] = {
  337. { 0x0000, {
  338. 0x00000000, 0x00000000, 0x00000000,
  339. 0x00000000, 0x00000000, 0x00000000,
  340. 0x00000000, 0x00000000, 0x00000000,
  341. 0x00000000, 0x00000000, 0x00000000,
  342. 0x00000000, 0x00000000, 0x00000000,
  343. 0x00000000, 0x00000000, 0x00000000,
  344. 0x00000000, 0x00000000, 0x00000000,
  345. 0x00000000, 0x00000000, 0x00000000 },
  346. },
  347. { 0x1000, {
  348. 0x000fa400, 0x000fa400, 0x09625902,
  349. 0x000003f8, 0x00000403, 0x3de0d9f0,
  350. 0x001fffed, 0x00000804, 0x3cc1f9c3,
  351. 0x001003de, 0x00000c01, 0x3cb34d7f,
  352. 0x002003d2, 0x00000c00, 0x3d24a92d,
  353. 0x00200bca, 0x00000bff, 0x3df600d2,
  354. 0x002013cc, 0x000007ff, 0x3ed70c7e,
  355. 0x00100fde, 0x00000000, 0x3f87c036 },
  356. },
  357. { 0x1200, {
  358. 0x002ffff1, 0x002ffff1, 0x02a0a9c8,
  359. 0x002003e7, 0x001ffffa, 0x000185bc,
  360. 0x002007dc, 0x000003ff, 0x3e52859c,
  361. 0x00200bd4, 0x00000002, 0x3d53996b,
  362. 0x00100fd0, 0x00000403, 0x3d04ad2d,
  363. 0x00000bd5, 0x00000403, 0x3d35ace7,
  364. 0x3ff003e4, 0x00000801, 0x3dc674a1,
  365. 0x3fffe800, 0x00000800, 0x3e76f461 },
  366. },
  367. { 0x1400, {
  368. 0x00100be3, 0x00100be3, 0x04d1359a,
  369. 0x00000fdb, 0x002003ed, 0x0211fd93,
  370. 0x00000fd6, 0x002003f4, 0x0002d97b,
  371. 0x000007d6, 0x002ffffb, 0x3e93b956,
  372. 0x3ff003da, 0x001003ff, 0x3db49926,
  373. 0x3fffefe9, 0x00100001, 0x3d655cee,
  374. 0x3fffd400, 0x00000003, 0x3d65f4b6,
  375. 0x000fb421, 0x00000402, 0x3dc6547e },
  376. },
  377. { 0x1600, {
  378. 0x00000bdd, 0x00000bdd, 0x06519578,
  379. 0x3ff007da, 0x00000be3, 0x03c24973,
  380. 0x3ff003d9, 0x00000be9, 0x01b30d5f,
  381. 0x3ffff7df, 0x001003f1, 0x0003c542,
  382. 0x000fdfec, 0x001003f7, 0x3ec4711d,
  383. 0x000fc400, 0x002ffffd, 0x3df504f1,
  384. 0x001fa81a, 0x002ffc00, 0x3d957cc2,
  385. 0x002f8c3c, 0x00100000, 0x3db5c891 },
  386. },
  387. { 0x1800, {
  388. 0x3ff003dc, 0x3ff003dc, 0x0791e558,
  389. 0x000ff7dd, 0x3ff007de, 0x05328554,
  390. 0x000fe7e3, 0x3ff00be2, 0x03232546,
  391. 0x000fd7ee, 0x000007e9, 0x0143bd30,
  392. 0x001fb800, 0x000007ee, 0x00044511,
  393. 0x002fa015, 0x000007f4, 0x3ef4bcee,
  394. 0x002f8832, 0x001003f9, 0x3e4514c7,
  395. 0x001f7853, 0x001003fd, 0x3de54c9f },
  396. },
  397. { 0x1a00, {
  398. 0x000fefe0, 0x000fefe0, 0x08721d3c,
  399. 0x001fdbe7, 0x000ffbde, 0x0652a139,
  400. 0x001fcbf0, 0x000003df, 0x0463292e,
  401. 0x002fb3ff, 0x3ff007e3, 0x0293a91d,
  402. 0x002f9c12, 0x3ff00be7, 0x01241905,
  403. 0x001f8c29, 0x000007ed, 0x3fe470eb,
  404. 0x000f7c46, 0x000007f2, 0x3f04b8ca,
  405. 0x3fef7865, 0x000007f6, 0x3e74e4a8 },
  406. },
  407. { 0x1c00, {
  408. 0x001fd3e9, 0x001fd3e9, 0x08f23d26,
  409. 0x002fbff3, 0x001fe3e4, 0x0712ad23,
  410. 0x002fa800, 0x000ff3e0, 0x05631d1b,
  411. 0x001f9810, 0x000ffbe1, 0x03b3890d,
  412. 0x000f8c23, 0x000003e3, 0x0233e8fa,
  413. 0x3fef843b, 0x000003e7, 0x00f430e4,
  414. 0x3fbf8456, 0x3ff00bea, 0x00046cc8,
  415. 0x3f8f8c72, 0x3ff00bef, 0x3f3490ac },
  416. },
  417. { 0x1e00, {
  418. 0x001fbbf4, 0x001fbbf4, 0x09425112,
  419. 0x001fa800, 0x002fc7ed, 0x0792b110,
  420. 0x000f980e, 0x001fdbe6, 0x0613110a,
  421. 0x3fff8c20, 0x001fe7e3, 0x04a368fd,
  422. 0x3fcf8c33, 0x000ff7e2, 0x0343b8ed,
  423. 0x3f9f8c4a, 0x000fffe3, 0x0203f8da,
  424. 0x3f5f9c61, 0x000003e6, 0x00e428c5,
  425. 0x3f1fb07b, 0x000003eb, 0x3fe440af },
  426. },
  427. { 0x2000, {
  428. 0x000fa400, 0x000fa400, 0x09625902,
  429. 0x3fff980c, 0x001fb7f5, 0x0812b0ff,
  430. 0x3fdf901c, 0x001fc7ed, 0x06b2fcfa,
  431. 0x3faf902d, 0x001fd3e8, 0x055348f1,
  432. 0x3f7f983f, 0x001fe3e5, 0x04038ce3,
  433. 0x3f3fa454, 0x001fefe3, 0x02e3c8d1,
  434. 0x3f0fb86a, 0x001ff7e4, 0x01c3e8c0,
  435. 0x3ecfd880, 0x000fffe6, 0x00c404ac },
  436. },
  437. { 0x2200, {
  438. 0x3fdf9c0b, 0x3fdf9c0b, 0x09725cf4,
  439. 0x3fbf9818, 0x3fffa400, 0x0842a8f1,
  440. 0x3f8f9827, 0x000fb3f7, 0x0702f0ec,
  441. 0x3f5fa037, 0x000fc3ef, 0x05d330e4,
  442. 0x3f2fac49, 0x001fcfea, 0x04a364d9,
  443. 0x3effc05c, 0x001fdbe7, 0x038394ca,
  444. 0x3ecfdc6f, 0x001fe7e6, 0x0273b0bb,
  445. 0x3ea00083, 0x001fefe6, 0x0183c0a9 },
  446. },
  447. { 0x2400, {
  448. 0x3f9fa014, 0x3f9fa014, 0x098260e6,
  449. 0x3f7f9c23, 0x3fcf9c0a, 0x08629ce5,
  450. 0x3f4fa431, 0x3fefa400, 0x0742d8e1,
  451. 0x3f1fb440, 0x3fffb3f8, 0x062310d9,
  452. 0x3eefc850, 0x000fbbf2, 0x050340d0,
  453. 0x3ecfe062, 0x000fcbec, 0x041364c2,
  454. 0x3ea00073, 0x001fd3ea, 0x03037cb5,
  455. 0x3e902086, 0x001fdfe8, 0x022388a5 },
  456. },
  457. { 0x2600, {
  458. 0x3f5fa81e, 0x3f5fa81e, 0x096258da,
  459. 0x3f3fac2b, 0x3f8fa412, 0x088290d8,
  460. 0x3f0fbc38, 0x3fafa408, 0x0772c8d5,
  461. 0x3eefcc47, 0x3fcfa800, 0x0672f4ce,
  462. 0x3ecfe456, 0x3fefaffa, 0x05531cc6,
  463. 0x3eb00066, 0x3fffbbf3, 0x047334bb,
  464. 0x3ea01c77, 0x000fc7ee, 0x039348ae,
  465. 0x3ea04486, 0x000fd3eb, 0x02b350a1 },
  466. },
  467. { 0x2800, {
  468. 0x3f2fb426, 0x3f2fb426, 0x094250ce,
  469. 0x3f0fc032, 0x3f4fac1b, 0x086284cd,
  470. 0x3eefd040, 0x3f7fa811, 0x0782acc9,
  471. 0x3ecfe84c, 0x3f9fa807, 0x06a2d8c4,
  472. 0x3eb0005b, 0x3fbfac00, 0x05b2f4bc,
  473. 0x3eb0186a, 0x3fdfb3fa, 0x04c308b4,
  474. 0x3eb04077, 0x3fefbbf4, 0x03f31ca8,
  475. 0x3ec06884, 0x000fbff2, 0x03031c9e },
  476. },
  477. { 0x2a00, {
  478. 0x3f0fc42d, 0x3f0fc42d, 0x090240c4,
  479. 0x3eefd439, 0x3f2fb822, 0x08526cc2,
  480. 0x3edfe845, 0x3f4fb018, 0x078294bf,
  481. 0x3ec00051, 0x3f6fac0f, 0x06b2b4bb,
  482. 0x3ec0185f, 0x3f8fac07, 0x05e2ccb4,
  483. 0x3ec0386b, 0x3fafac00, 0x0502e8ac,
  484. 0x3ed05c77, 0x3fcfb3fb, 0x0432f0a3,
  485. 0x3ef08482, 0x3fdfbbf6, 0x0372f898 },
  486. },
  487. { 0x2c00, {
  488. 0x3eefdc31, 0x3eefdc31, 0x08e238b8,
  489. 0x3edfec3d, 0x3f0fc828, 0x082258b9,
  490. 0x3ed00049, 0x3f1fc01e, 0x077278b6,
  491. 0x3ed01455, 0x3f3fb815, 0x06c294b2,
  492. 0x3ed03460, 0x3f5fb40d, 0x0602acac,
  493. 0x3ef0506c, 0x3f7fb006, 0x0542c0a4,
  494. 0x3f107476, 0x3f9fb400, 0x0472c89d,
  495. 0x3f309c80, 0x3fbfb7fc, 0x03b2cc94 },
  496. },
  497. { 0x2e00, {
  498. 0x3eefec37, 0x3eefec37, 0x088220b0,
  499. 0x3ee00041, 0x3effdc2d, 0x07f244ae,
  500. 0x3ee0144c, 0x3f0fd023, 0x07625cad,
  501. 0x3ef02c57, 0x3f1fc81a, 0x06c274a9,
  502. 0x3f004861, 0x3f3fbc13, 0x060288a6,
  503. 0x3f20686b, 0x3f5fb80c, 0x05529c9e,
  504. 0x3f408c74, 0x3f6fb805, 0x04b2ac96,
  505. 0x3f80ac7e, 0x3f8fb800, 0x0402ac8e },
  506. },
  507. { 0x3000, {
  508. 0x3ef0003a, 0x3ef0003a, 0x084210a6,
  509. 0x3ef01045, 0x3effec32, 0x07b228a7,
  510. 0x3f00284e, 0x3f0fdc29, 0x073244a4,
  511. 0x3f104058, 0x3f0fd420, 0x06a258a2,
  512. 0x3f305c62, 0x3f2fc818, 0x0612689d,
  513. 0x3f508069, 0x3f3fc011, 0x05728496,
  514. 0x3f80a072, 0x3f4fc00a, 0x04d28c90,
  515. 0x3fc0c07b, 0x3f6fbc04, 0x04429088 },
  516. },
  517. { 0x3200, {
  518. 0x3f00103e, 0x3f00103e, 0x07f1fc9e,
  519. 0x3f102447, 0x3f000035, 0x0782149d,
  520. 0x3f203c4f, 0x3f0ff02c, 0x07122c9c,
  521. 0x3f405458, 0x3f0fe424, 0x06924099,
  522. 0x3f607061, 0x3f1fd41d, 0x06024c97,
  523. 0x3f909068, 0x3f2fcc16, 0x05726490,
  524. 0x3fc0b070, 0x3f3fc80f, 0x04f26c8a,
  525. 0x0000d077, 0x3f4fc409, 0x04627484 },
  526. },
  527. { 0x3400, {
  528. 0x3f202040, 0x3f202040, 0x07a1e898,
  529. 0x3f303449, 0x3f100c38, 0x0741fc98,
  530. 0x3f504c50, 0x3f10002f, 0x06e21495,
  531. 0x3f706459, 0x3f1ff028, 0x06722492,
  532. 0x3fa08060, 0x3f1fe421, 0x05f2348f,
  533. 0x3fd09c67, 0x3f1fdc19, 0x05824c89,
  534. 0x0000bc6e, 0x3f2fd014, 0x04f25086,
  535. 0x0040dc74, 0x3f3fcc0d, 0x04825c7f },
  536. },
  537. { 0x3600, {
  538. 0x3f403042, 0x3f403042, 0x0761d890,
  539. 0x3f504848, 0x3f301c3b, 0x0701f090,
  540. 0x3f805c50, 0x3f200c33, 0x06a2008f,
  541. 0x3fa07458, 0x3f10002b, 0x06520c8d,
  542. 0x3fd0905e, 0x3f1ff424, 0x05e22089,
  543. 0x0000ac65, 0x3f1fe81d, 0x05823483,
  544. 0x0030cc6a, 0x3f2fdc18, 0x04f23c81,
  545. 0x0080e871, 0x3f2fd412, 0x0482407c },
  546. },
  547. { 0x3800, {
  548. 0x3f604043, 0x3f604043, 0x0721c88a,
  549. 0x3f80544a, 0x3f502c3c, 0x06d1d88a,
  550. 0x3fb06851, 0x3f301c35, 0x0681e889,
  551. 0x3fd08456, 0x3f30082f, 0x0611fc88,
  552. 0x00009c5d, 0x3f200027, 0x05d20884,
  553. 0x0030b863, 0x3f2ff421, 0x05621880,
  554. 0x0070d468, 0x3f2fe81b, 0x0502247c,
  555. 0x00c0ec6f, 0x3f2fe015, 0x04a22877 },
  556. },
  557. { 0x3a00, {
  558. 0x3f904c44, 0x3f904c44, 0x06e1b884,
  559. 0x3fb0604a, 0x3f70383e, 0x0691c885,
  560. 0x3fe07451, 0x3f502c36, 0x0661d483,
  561. 0x00009055, 0x3f401831, 0x0601ec81,
  562. 0x0030a85b, 0x3f300c2a, 0x05b1f480,
  563. 0x0070c061, 0x3f300024, 0x0562047a,
  564. 0x00b0d867, 0x3f3ff41e, 0x05020c77,
  565. 0x00f0f46b, 0x3f2fec19, 0x04a21474 },
  566. },
  567. { 0x3c00, {
  568. 0x3fb05c43, 0x3fb05c43, 0x06c1b07e,
  569. 0x3fe06c4b, 0x3f902c3f, 0x0681c081,
  570. 0x0000844f, 0x3f703838, 0x0631cc7d,
  571. 0x00309855, 0x3f602433, 0x05d1d47e,
  572. 0x0060b459, 0x3f50142e, 0x0581e47b,
  573. 0x00a0c85f, 0x3f400828, 0x0531f078,
  574. 0x00e0e064, 0x3f300021, 0x0501fc73,
  575. 0x00b0fc6a, 0x3f3ff41d, 0x04a20873 },
  576. },
  577. { 0x3e00, {
  578. 0x3fe06444, 0x3fe06444, 0x0681a07a,
  579. 0x00007849, 0x3fc0503f, 0x0641b07a,
  580. 0x0020904d, 0x3fa0403a, 0x05f1c07a,
  581. 0x0060a453, 0x3f803034, 0x05c1c878,
  582. 0x0090b858, 0x3f70202f, 0x0571d477,
  583. 0x00d0d05d, 0x3f501829, 0x0531e073,
  584. 0x0110e462, 0x3f500825, 0x04e1e471,
  585. 0x01510065, 0x3f40001f, 0x04a1f06d },
  586. },
  587. { 0x4000, {
  588. 0x00007044, 0x00007044, 0x06519476,
  589. 0x00208448, 0x3fe05c3f, 0x0621a476,
  590. 0x0050984d, 0x3fc04c3a, 0x05e1b075,
  591. 0x0080ac52, 0x3fa03c35, 0x05a1b875,
  592. 0x00c0c056, 0x3f803030, 0x0561c473,
  593. 0x0100d45b, 0x3f70202b, 0x0521d46f,
  594. 0x0140e860, 0x3f601427, 0x04d1d46e,
  595. 0x01810064, 0x3f500822, 0x0491dc6b },
  596. },
  597. { 0x5000, {
  598. 0x0110a442, 0x0110a442, 0x0551545e,
  599. 0x0140b045, 0x00e0983f, 0x0531585f,
  600. 0x0160c047, 0x00c08c3c, 0x0511645e,
  601. 0x0190cc4a, 0x00908039, 0x04f1685f,
  602. 0x01c0dc4c, 0x00707436, 0x04d1705e,
  603. 0x0200e850, 0x00506833, 0x04b1785b,
  604. 0x0230f453, 0x00305c30, 0x0491805a,
  605. 0x02710056, 0x0010542d, 0x04718059 },
  606. },
  607. { 0x6000, {
  608. 0x01c0bc40, 0x01c0bc40, 0x04c13052,
  609. 0x01e0c841, 0x01a0b43d, 0x04c13851,
  610. 0x0210cc44, 0x0180a83c, 0x04a13453,
  611. 0x0230d845, 0x0160a03a, 0x04913c52,
  612. 0x0260e047, 0x01409838, 0x04714052,
  613. 0x0280ec49, 0x01208c37, 0x04514c50,
  614. 0x02b0f44b, 0x01008435, 0x04414c50,
  615. 0x02d1004c, 0x00e07c33, 0x0431544f },
  616. },
  617. { 0x7000, {
  618. 0x0230c83e, 0x0230c83e, 0x04711c4c,
  619. 0x0250d03f, 0x0210c43c, 0x0471204b,
  620. 0x0270d840, 0x0200b83c, 0x0451244b,
  621. 0x0290dc42, 0x01e0b43a, 0x0441244c,
  622. 0x02b0e443, 0x01c0b038, 0x0441284b,
  623. 0x02d0ec44, 0x01b0a438, 0x0421304a,
  624. 0x02f0f445, 0x0190a036, 0x04213449,
  625. 0x0310f847, 0x01709c34, 0x04213848 },
  626. },
  627. { 0x8000, {
  628. 0x0280d03d, 0x0280d03d, 0x04310c48,
  629. 0x02a0d43e, 0x0270c83c, 0x04311047,
  630. 0x02b0dc3e, 0x0250c83a, 0x04311447,
  631. 0x02d0e040, 0x0240c03a, 0x04211446,
  632. 0x02e0e840, 0x0220bc39, 0x04111847,
  633. 0x0300e842, 0x0210b438, 0x04012445,
  634. 0x0310f043, 0x0200b037, 0x04012045,
  635. 0x0330f444, 0x01e0ac36, 0x03f12445 },
  636. },
  637. { 0xefff, {
  638. 0x0340dc3a, 0x0340dc3a, 0x03b0ec40,
  639. 0x0340e03a, 0x0330e039, 0x03c0f03e,
  640. 0x0350e03b, 0x0330dc39, 0x03c0ec3e,
  641. 0x0350e43a, 0x0320dc38, 0x03c0f43e,
  642. 0x0360e43b, 0x0320d839, 0x03b0f03e,
  643. 0x0360e83b, 0x0310d838, 0x03c0fc3b,
  644. 0x0370e83b, 0x0310d439, 0x03a0f83d,
  645. 0x0370e83c, 0x0300d438, 0x03b0fc3c },
  646. }
  647. };
  648. static void rvin_set_coeff(struct rvin_dev *vin, unsigned short xs)
  649. {
  650. int i;
  651. const struct vin_coeff *p_prev_set = NULL;
  652. const struct vin_coeff *p_set = NULL;
  653. /* Look for suitable coefficient values */
  654. for (i = 0; i < ARRAY_SIZE(vin_coeff_set); i++) {
  655. p_prev_set = p_set;
  656. p_set = &vin_coeff_set[i];
  657. if (xs < p_set->xs_value)
  658. break;
  659. }
  660. /* Use previous value if its XS value is closer */
  661. if (p_prev_set && p_set &&
  662. xs - p_prev_set->xs_value < p_set->xs_value - xs)
  663. p_set = p_prev_set;
  664. /* Set coefficient registers */
  665. rvin_write(vin, p_set->coeff_set[0], VNC1A_REG);
  666. rvin_write(vin, p_set->coeff_set[1], VNC1B_REG);
  667. rvin_write(vin, p_set->coeff_set[2], VNC1C_REG);
  668. rvin_write(vin, p_set->coeff_set[3], VNC2A_REG);
  669. rvin_write(vin, p_set->coeff_set[4], VNC2B_REG);
  670. rvin_write(vin, p_set->coeff_set[5], VNC2C_REG);
  671. rvin_write(vin, p_set->coeff_set[6], VNC3A_REG);
  672. rvin_write(vin, p_set->coeff_set[7], VNC3B_REG);
  673. rvin_write(vin, p_set->coeff_set[8], VNC3C_REG);
  674. rvin_write(vin, p_set->coeff_set[9], VNC4A_REG);
  675. rvin_write(vin, p_set->coeff_set[10], VNC4B_REG);
  676. rvin_write(vin, p_set->coeff_set[11], VNC4C_REG);
  677. rvin_write(vin, p_set->coeff_set[12], VNC5A_REG);
  678. rvin_write(vin, p_set->coeff_set[13], VNC5B_REG);
  679. rvin_write(vin, p_set->coeff_set[14], VNC5C_REG);
  680. rvin_write(vin, p_set->coeff_set[15], VNC6A_REG);
  681. rvin_write(vin, p_set->coeff_set[16], VNC6B_REG);
  682. rvin_write(vin, p_set->coeff_set[17], VNC6C_REG);
  683. rvin_write(vin, p_set->coeff_set[18], VNC7A_REG);
  684. rvin_write(vin, p_set->coeff_set[19], VNC7B_REG);
  685. rvin_write(vin, p_set->coeff_set[20], VNC7C_REG);
  686. rvin_write(vin, p_set->coeff_set[21], VNC8A_REG);
  687. rvin_write(vin, p_set->coeff_set[22], VNC8B_REG);
  688. rvin_write(vin, p_set->coeff_set[23], VNC8C_REG);
  689. }
  690. void rvin_crop_scale_comp(struct rvin_dev *vin)
  691. {
  692. u32 xs, ys;
  693. /* Set Start/End Pixel/Line Pre-Clip */
  694. rvin_write(vin, vin->crop.left, VNSPPRC_REG);
  695. rvin_write(vin, vin->crop.left + vin->crop.width - 1, VNEPPRC_REG);
  696. switch (vin->format.field) {
  697. case V4L2_FIELD_INTERLACED:
  698. case V4L2_FIELD_INTERLACED_TB:
  699. case V4L2_FIELD_INTERLACED_BT:
  700. rvin_write(vin, vin->crop.top / 2, VNSLPRC_REG);
  701. rvin_write(vin, (vin->crop.top + vin->crop.height) / 2 - 1,
  702. VNELPRC_REG);
  703. break;
  704. default:
  705. rvin_write(vin, vin->crop.top, VNSLPRC_REG);
  706. rvin_write(vin, vin->crop.top + vin->crop.height - 1,
  707. VNELPRC_REG);
  708. break;
  709. }
  710. /* Set scaling coefficient */
  711. ys = 0;
  712. if (vin->crop.height != vin->compose.height)
  713. ys = (4096 * vin->crop.height) / vin->compose.height;
  714. rvin_write(vin, ys, VNYS_REG);
  715. xs = 0;
  716. if (vin->crop.width != vin->compose.width)
  717. xs = (4096 * vin->crop.width) / vin->compose.width;
  718. /* Horizontal upscaling is up to double size */
  719. if (xs > 0 && xs < 2048)
  720. xs = 2048;
  721. rvin_write(vin, xs, VNXS_REG);
  722. /* Horizontal upscaling is done out by scaling down from double size */
  723. if (xs < 4096)
  724. xs *= 2;
  725. rvin_set_coeff(vin, xs);
  726. /* Set Start/End Pixel/Line Post-Clip */
  727. rvin_write(vin, 0, VNSPPOC_REG);
  728. rvin_write(vin, 0, VNSLPOC_REG);
  729. rvin_write(vin, vin->format.width - 1, VNEPPOC_REG);
  730. switch (vin->format.field) {
  731. case V4L2_FIELD_INTERLACED:
  732. case V4L2_FIELD_INTERLACED_TB:
  733. case V4L2_FIELD_INTERLACED_BT:
  734. rvin_write(vin, vin->format.height / 2 - 1, VNELPOC_REG);
  735. break;
  736. default:
  737. rvin_write(vin, vin->format.height - 1, VNELPOC_REG);
  738. break;
  739. }
  740. if (vin->format.pixelformat == V4L2_PIX_FMT_NV16)
  741. rvin_write(vin, ALIGN(vin->format.width, 0x20), VNIS_REG);
  742. else
  743. rvin_write(vin, ALIGN(vin->format.width, 0x10), VNIS_REG);
  744. vin_dbg(vin,
  745. "Pre-Clip: %ux%u@%u:%u YS: %d XS: %d Post-Clip: %ux%u@%u:%u\n",
  746. vin->crop.width, vin->crop.height, vin->crop.left,
  747. vin->crop.top, ys, xs, vin->format.width, vin->format.height,
  748. 0, 0);
  749. }
  750. void rvin_scale_try(struct rvin_dev *vin, struct v4l2_pix_format *pix,
  751. u32 width, u32 height)
  752. {
  753. /* All VIN channels on Gen2 have scalers */
  754. pix->width = width;
  755. pix->height = height;
  756. }
  757. /* -----------------------------------------------------------------------------
  758. * DMA Functions
  759. */
  760. #define RVIN_TIMEOUT_MS 100
  761. #define RVIN_RETRIES 10
  762. struct rvin_buffer {
  763. struct vb2_v4l2_buffer vb;
  764. struct list_head list;
  765. };
  766. #define to_buf_list(vb2_buffer) (&container_of(vb2_buffer, \
  767. struct rvin_buffer, \
  768. vb)->list)
  769. /* Moves a buffer from the queue to the HW slots */
  770. static bool rvin_fill_hw_slot(struct rvin_dev *vin, int slot)
  771. {
  772. struct rvin_buffer *buf;
  773. struct vb2_v4l2_buffer *vbuf;
  774. dma_addr_t phys_addr_top;
  775. if (vin->queue_buf[slot] != NULL)
  776. return true;
  777. if (list_empty(&vin->buf_list))
  778. return false;
  779. vin_dbg(vin, "Filling HW slot: %d\n", slot);
  780. /* Keep track of buffer we give to HW */
  781. buf = list_entry(vin->buf_list.next, struct rvin_buffer, list);
  782. vbuf = &buf->vb;
  783. list_del_init(to_buf_list(vbuf));
  784. vin->queue_buf[slot] = vbuf;
  785. /* Setup DMA */
  786. phys_addr_top = vb2_dma_contig_plane_dma_addr(&vbuf->vb2_buf, 0);
  787. rvin_set_slot_addr(vin, slot, phys_addr_top);
  788. return true;
  789. }
  790. static bool rvin_fill_hw(struct rvin_dev *vin)
  791. {
  792. int slot, limit;
  793. limit = vin->continuous ? HW_BUFFER_NUM : 1;
  794. for (slot = 0; slot < limit; slot++)
  795. if (!rvin_fill_hw_slot(vin, slot))
  796. return false;
  797. return true;
  798. }
  799. static irqreturn_t rvin_irq(int irq, void *data)
  800. {
  801. struct rvin_dev *vin = data;
  802. u32 int_status, vnms;
  803. int slot;
  804. unsigned int sequence, handled = 0;
  805. unsigned long flags;
  806. spin_lock_irqsave(&vin->qlock, flags);
  807. int_status = rvin_get_interrupt_status(vin);
  808. if (!int_status)
  809. goto done;
  810. rvin_ack_interrupt(vin);
  811. handled = 1;
  812. /* Nothing to do if capture status is 'STOPPED' */
  813. if (vin->state == STOPPED) {
  814. vin_dbg(vin, "IRQ while state stopped\n");
  815. goto done;
  816. }
  817. /* Nothing to do if capture status is 'STOPPING' */
  818. if (vin->state == STOPPING) {
  819. vin_dbg(vin, "IRQ while state stopping\n");
  820. goto done;
  821. }
  822. /* Prepare for capture and update state */
  823. vnms = rvin_read(vin, VNMS_REG);
  824. slot = rvin_get_active_slot(vin, vnms);
  825. sequence = vin->sequence++;
  826. vin_dbg(vin, "IRQ %02d: %d\tbuf0: %c buf1: %c buf2: %c\tmore: %d\n",
  827. sequence, slot,
  828. slot == 0 ? 'x' : vin->queue_buf[0] != NULL ? '1' : '0',
  829. slot == 1 ? 'x' : vin->queue_buf[1] != NULL ? '1' : '0',
  830. slot == 2 ? 'x' : vin->queue_buf[2] != NULL ? '1' : '0',
  831. !list_empty(&vin->buf_list));
  832. /* HW have written to a slot that is not prepared we are in trouble */
  833. if (WARN_ON((vin->queue_buf[slot] == NULL)))
  834. goto done;
  835. /* Capture frame */
  836. vin->queue_buf[slot]->field = rvin_get_active_field(vin, vnms);
  837. vin->queue_buf[slot]->sequence = sequence;
  838. vin->queue_buf[slot]->vb2_buf.timestamp = ktime_get_ns();
  839. vb2_buffer_done(&vin->queue_buf[slot]->vb2_buf, VB2_BUF_STATE_DONE);
  840. vin->queue_buf[slot] = NULL;
  841. /* Prepare for next frame */
  842. if (!rvin_fill_hw(vin)) {
  843. /*
  844. * Can't supply HW with new buffers fast enough. Halt
  845. * capture until more buffers are available.
  846. */
  847. vin->state = STALLED;
  848. /*
  849. * The continuous capturing requires an explicit stop
  850. * operation when there is no buffer to be set into
  851. * the VnMBm registers.
  852. */
  853. if (vin->continuous) {
  854. rvin_capture_off(vin);
  855. vin_dbg(vin, "IRQ %02d: hw not ready stop\n", sequence);
  856. }
  857. } else {
  858. /*
  859. * The single capturing requires an explicit capture
  860. * operation to fetch the next frame.
  861. */
  862. if (!vin->continuous)
  863. rvin_capture_on(vin);
  864. }
  865. done:
  866. spin_unlock_irqrestore(&vin->qlock, flags);
  867. return IRQ_RETVAL(handled);
  868. }
  869. /* Need to hold qlock before calling */
  870. static void return_all_buffers(struct rvin_dev *vin,
  871. enum vb2_buffer_state state)
  872. {
  873. struct rvin_buffer *buf, *node;
  874. int i;
  875. for (i = 0; i < HW_BUFFER_NUM; i++) {
  876. if (vin->queue_buf[i]) {
  877. vb2_buffer_done(&vin->queue_buf[i]->vb2_buf,
  878. state);
  879. vin->queue_buf[i] = NULL;
  880. }
  881. }
  882. list_for_each_entry_safe(buf, node, &vin->buf_list, list) {
  883. vb2_buffer_done(&buf->vb.vb2_buf, state);
  884. list_del(&buf->list);
  885. }
  886. }
  887. static int rvin_queue_setup(struct vb2_queue *vq, unsigned int *nbuffers,
  888. unsigned int *nplanes, unsigned int sizes[],
  889. struct device *alloc_devs[])
  890. {
  891. struct rvin_dev *vin = vb2_get_drv_priv(vq);
  892. /* Make sure the image size is large enough. */
  893. if (*nplanes)
  894. return sizes[0] < vin->format.sizeimage ? -EINVAL : 0;
  895. *nplanes = 1;
  896. sizes[0] = vin->format.sizeimage;
  897. return 0;
  898. };
  899. static int rvin_buffer_prepare(struct vb2_buffer *vb)
  900. {
  901. struct rvin_dev *vin = vb2_get_drv_priv(vb->vb2_queue);
  902. unsigned long size = vin->format.sizeimage;
  903. if (vb2_plane_size(vb, 0) < size) {
  904. vin_err(vin, "buffer too small (%lu < %lu)\n",
  905. vb2_plane_size(vb, 0), size);
  906. return -EINVAL;
  907. }
  908. vb2_set_plane_payload(vb, 0, size);
  909. return 0;
  910. }
  911. static void rvin_buffer_queue(struct vb2_buffer *vb)
  912. {
  913. struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
  914. struct rvin_dev *vin = vb2_get_drv_priv(vb->vb2_queue);
  915. unsigned long flags;
  916. spin_lock_irqsave(&vin->qlock, flags);
  917. list_add_tail(to_buf_list(vbuf), &vin->buf_list);
  918. /*
  919. * If capture is stalled add buffer to HW and restart
  920. * capturing if HW is ready to continue.
  921. */
  922. if (vin->state == STALLED)
  923. if (rvin_fill_hw(vin))
  924. rvin_capture_on(vin);
  925. spin_unlock_irqrestore(&vin->qlock, flags);
  926. }
  927. static int rvin_start_streaming(struct vb2_queue *vq, unsigned int count)
  928. {
  929. struct rvin_dev *vin = vb2_get_drv_priv(vq);
  930. struct v4l2_subdev *sd;
  931. unsigned long flags;
  932. int ret;
  933. sd = vin_to_source(vin);
  934. v4l2_subdev_call(sd, video, s_stream, 1);
  935. spin_lock_irqsave(&vin->qlock, flags);
  936. vin->state = RUNNING;
  937. vin->sequence = 0;
  938. /* Continuous capture requires more buffers then there are HW slots */
  939. vin->continuous = count > HW_BUFFER_NUM;
  940. /*
  941. * This should never happen but if we don't have enough
  942. * buffers for HW bail out
  943. */
  944. if (!rvin_fill_hw(vin)) {
  945. vin_err(vin, "HW not ready to start, not enough buffers available\n");
  946. ret = -EINVAL;
  947. goto out;
  948. }
  949. ret = rvin_capture_start(vin);
  950. out:
  951. /* Return all buffers if something went wrong */
  952. if (ret) {
  953. return_all_buffers(vin, VB2_BUF_STATE_QUEUED);
  954. v4l2_subdev_call(sd, video, s_stream, 0);
  955. }
  956. spin_unlock_irqrestore(&vin->qlock, flags);
  957. return ret;
  958. }
  959. static void rvin_stop_streaming(struct vb2_queue *vq)
  960. {
  961. struct rvin_dev *vin = vb2_get_drv_priv(vq);
  962. struct v4l2_subdev *sd;
  963. unsigned long flags;
  964. int retries = 0;
  965. spin_lock_irqsave(&vin->qlock, flags);
  966. vin->state = STOPPING;
  967. /* Wait for streaming to stop */
  968. while (retries++ < RVIN_RETRIES) {
  969. rvin_capture_stop(vin);
  970. /* Check if HW is stopped */
  971. if (!rvin_capture_active(vin)) {
  972. vin->state = STOPPED;
  973. break;
  974. }
  975. spin_unlock_irqrestore(&vin->qlock, flags);
  976. msleep(RVIN_TIMEOUT_MS);
  977. spin_lock_irqsave(&vin->qlock, flags);
  978. }
  979. if (vin->state != STOPPED) {
  980. /*
  981. * If this happens something have gone horribly wrong.
  982. * Set state to stopped to prevent the interrupt handler
  983. * to make things worse...
  984. */
  985. vin_err(vin, "Failed stop HW, something is seriously broken\n");
  986. vin->state = STOPPED;
  987. }
  988. /* Release all active buffers */
  989. return_all_buffers(vin, VB2_BUF_STATE_ERROR);
  990. spin_unlock_irqrestore(&vin->qlock, flags);
  991. sd = vin_to_source(vin);
  992. v4l2_subdev_call(sd, video, s_stream, 0);
  993. /* disable interrupts */
  994. rvin_disable_interrupts(vin);
  995. }
  996. static const struct vb2_ops rvin_qops = {
  997. .queue_setup = rvin_queue_setup,
  998. .buf_prepare = rvin_buffer_prepare,
  999. .buf_queue = rvin_buffer_queue,
  1000. .start_streaming = rvin_start_streaming,
  1001. .stop_streaming = rvin_stop_streaming,
  1002. .wait_prepare = vb2_ops_wait_prepare,
  1003. .wait_finish = vb2_ops_wait_finish,
  1004. };
  1005. void rvin_dma_remove(struct rvin_dev *vin)
  1006. {
  1007. mutex_destroy(&vin->lock);
  1008. v4l2_device_unregister(&vin->v4l2_dev);
  1009. }
  1010. int rvin_dma_probe(struct rvin_dev *vin, int irq)
  1011. {
  1012. struct vb2_queue *q = &vin->queue;
  1013. int i, ret;
  1014. /* Initialize the top-level structure */
  1015. ret = v4l2_device_register(vin->dev, &vin->v4l2_dev);
  1016. if (ret)
  1017. return ret;
  1018. mutex_init(&vin->lock);
  1019. INIT_LIST_HEAD(&vin->buf_list);
  1020. spin_lock_init(&vin->qlock);
  1021. vin->state = STOPPED;
  1022. for (i = 0; i < HW_BUFFER_NUM; i++)
  1023. vin->queue_buf[i] = NULL;
  1024. /* buffer queue */
  1025. q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  1026. q->io_modes = VB2_MMAP | VB2_READ | VB2_DMABUF;
  1027. q->lock = &vin->lock;
  1028. q->drv_priv = vin;
  1029. q->buf_struct_size = sizeof(struct rvin_buffer);
  1030. q->ops = &rvin_qops;
  1031. q->mem_ops = &vb2_dma_contig_memops;
  1032. q->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC;
  1033. q->min_buffers_needed = 2;
  1034. q->dev = vin->dev;
  1035. ret = vb2_queue_init(q);
  1036. if (ret < 0) {
  1037. vin_err(vin, "failed to initialize VB2 queue\n");
  1038. goto error;
  1039. }
  1040. /* irq */
  1041. ret = devm_request_irq(vin->dev, irq, rvin_irq, IRQF_SHARED,
  1042. KBUILD_MODNAME, vin);
  1043. if (ret) {
  1044. vin_err(vin, "failed to request irq\n");
  1045. goto error;
  1046. }
  1047. return 0;
  1048. error:
  1049. rvin_dma_remove(vin);
  1050. return ret;
  1051. }