irq-gic-common.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqchip/arm-gic.h>
  20. #include "irq-gic-common.h"
  21. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  22. static const struct gic_kvm_info *gic_kvm_info;
  23. const struct gic_kvm_info *gic_get_kvm_info(void)
  24. {
  25. return gic_kvm_info;
  26. }
  27. void gic_set_kvm_info(const struct gic_kvm_info *info)
  28. {
  29. BUG_ON(gic_kvm_info != NULL);
  30. gic_kvm_info = info;
  31. }
  32. void gic_enable_quirks(u32 iidr, const struct gic_quirk *quirks,
  33. void *data)
  34. {
  35. for (; quirks->desc; quirks++) {
  36. if (quirks->iidr != (quirks->mask & iidr))
  37. continue;
  38. quirks->init(data);
  39. pr_info("GIC: enabling workaround for %s\n", quirks->desc);
  40. }
  41. }
  42. int gic_configure_irq(unsigned int irq, unsigned int type,
  43. void __iomem *base, void (*sync_access)(void))
  44. {
  45. u32 confmask = 0x2 << ((irq % 16) * 2);
  46. u32 confoff = (irq / 16) * 4;
  47. u32 val, oldval;
  48. int ret = 0;
  49. unsigned long flags;
  50. /*
  51. * Read current configuration register, and insert the config
  52. * for "irq", depending on "type".
  53. */
  54. raw_spin_lock_irqsave(&irq_controller_lock, flags);
  55. val = oldval = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  56. if (type & IRQ_TYPE_LEVEL_MASK)
  57. val &= ~confmask;
  58. else if (type & IRQ_TYPE_EDGE_BOTH)
  59. val |= confmask;
  60. /* If the current configuration is the same, then we are done */
  61. if (val == oldval) {
  62. raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
  63. return 0;
  64. }
  65. /*
  66. * Write back the new configuration, and possibly re-enable
  67. * the interrupt. If we fail to write a new configuration for
  68. * an SPI then WARN and return an error. If we fail to write the
  69. * configuration for a PPI this is most likely because the GIC
  70. * does not allow us to set the configuration or we are in a
  71. * non-secure mode, and hence it may not be catastrophic.
  72. */
  73. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  74. if (readl_relaxed(base + GIC_DIST_CONFIG + confoff) != val) {
  75. if (WARN_ON(irq >= 32))
  76. ret = -EINVAL;
  77. else
  78. pr_warn("GIC: PPI%d is secure or misconfigured\n",
  79. irq - 16);
  80. }
  81. raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
  82. if (sync_access)
  83. sync_access();
  84. return ret;
  85. }
  86. void gic_dist_config(void __iomem *base, int gic_irqs,
  87. void (*sync_access)(void))
  88. {
  89. unsigned int i;
  90. /*
  91. * Set all global interrupts to be level triggered, active low.
  92. */
  93. for (i = 32; i < gic_irqs; i += 16)
  94. writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
  95. base + GIC_DIST_CONFIG + i / 4);
  96. /*
  97. * Set priority on all global interrupts.
  98. */
  99. for (i = 32; i < gic_irqs; i += 4)
  100. writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
  101. /*
  102. * Deactivate and disable all SPIs. Leave the PPI and SGIs
  103. * alone as they are in the redistributor registers on GICv3.
  104. */
  105. for (i = 32; i < gic_irqs; i += 32) {
  106. writel_relaxed(GICD_INT_EN_CLR_X32,
  107. base + GIC_DIST_ACTIVE_CLEAR + i / 8);
  108. writel_relaxed(GICD_INT_EN_CLR_X32,
  109. base + GIC_DIST_ENABLE_CLEAR + i / 8);
  110. }
  111. if (sync_access)
  112. sync_access();
  113. }
  114. void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
  115. {
  116. int i;
  117. /*
  118. * Deal with the banked PPI and SGI interrupts - disable all
  119. * PPI interrupts, ensure all SGI interrupts are enabled.
  120. * Make sure everything is deactivated.
  121. */
  122. writel_relaxed(GICD_INT_EN_CLR_X32, base + GIC_DIST_ACTIVE_CLEAR);
  123. writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
  124. writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
  125. /*
  126. * Set priority on PPI and SGI interrupts
  127. */
  128. for (i = 0; i < 32; i += 4)
  129. writel_relaxed(GICD_INT_DEF_PRI_X4,
  130. base + GIC_DIST_PRI + i * 4 / 4);
  131. if (sync_access)
  132. sync_access();
  133. }