ad9523.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041
  1. /*
  2. * AD9523 SPI Low Jitter Clock Generator
  3. *
  4. * Copyright 2012 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2.
  7. */
  8. #include <linux/device.h>
  9. #include <linux/kernel.h>
  10. #include <linux/slab.h>
  11. #include <linux/sysfs.h>
  12. #include <linux/spi/spi.h>
  13. #include <linux/regulator/consumer.h>
  14. #include <linux/err.h>
  15. #include <linux/module.h>
  16. #include <linux/delay.h>
  17. #include <linux/iio/iio.h>
  18. #include <linux/iio/sysfs.h>
  19. #include <linux/iio/frequency/ad9523.h>
  20. #define AD9523_READ (1 << 15)
  21. #define AD9523_WRITE (0 << 15)
  22. #define AD9523_CNT(x) (((x) - 1) << 13)
  23. #define AD9523_ADDR(x) ((x) & 0xFFF)
  24. #define AD9523_R1B (1 << 16)
  25. #define AD9523_R2B (2 << 16)
  26. #define AD9523_R3B (3 << 16)
  27. #define AD9523_TRANSF_LEN(x) ((x) >> 16)
  28. #define AD9523_SERIAL_PORT_CONFIG (AD9523_R1B | 0x0)
  29. #define AD9523_VERSION_REGISTER (AD9523_R1B | 0x2)
  30. #define AD9523_PART_REGISTER (AD9523_R1B | 0x3)
  31. #define AD9523_READBACK_CTRL (AD9523_R1B | 0x4)
  32. #define AD9523_EEPROM_CUSTOMER_VERSION_ID (AD9523_R2B | 0x6)
  33. #define AD9523_PLL1_REF_A_DIVIDER (AD9523_R2B | 0x11)
  34. #define AD9523_PLL1_REF_B_DIVIDER (AD9523_R2B | 0x13)
  35. #define AD9523_PLL1_REF_TEST_DIVIDER (AD9523_R1B | 0x14)
  36. #define AD9523_PLL1_FEEDBACK_DIVIDER (AD9523_R2B | 0x17)
  37. #define AD9523_PLL1_CHARGE_PUMP_CTRL (AD9523_R2B | 0x19)
  38. #define AD9523_PLL1_INPUT_RECEIVERS_CTRL (AD9523_R1B | 0x1A)
  39. #define AD9523_PLL1_REF_CTRL (AD9523_R1B | 0x1B)
  40. #define AD9523_PLL1_MISC_CTRL (AD9523_R1B | 0x1C)
  41. #define AD9523_PLL1_LOOP_FILTER_CTRL (AD9523_R1B | 0x1D)
  42. #define AD9523_PLL2_CHARGE_PUMP (AD9523_R1B | 0xF0)
  43. #define AD9523_PLL2_FEEDBACK_DIVIDER_AB (AD9523_R1B | 0xF1)
  44. #define AD9523_PLL2_CTRL (AD9523_R1B | 0xF2)
  45. #define AD9523_PLL2_VCO_CTRL (AD9523_R1B | 0xF3)
  46. #define AD9523_PLL2_VCO_DIVIDER (AD9523_R1B | 0xF4)
  47. #define AD9523_PLL2_LOOP_FILTER_CTRL (AD9523_R2B | 0xF6)
  48. #define AD9523_PLL2_R2_DIVIDER (AD9523_R1B | 0xF7)
  49. #define AD9523_CHANNEL_CLOCK_DIST(ch) (AD9523_R3B | (0x192 + 3 * ch))
  50. #define AD9523_PLL1_OUTPUT_CTRL (AD9523_R1B | 0x1BA)
  51. #define AD9523_PLL1_OUTPUT_CHANNEL_CTRL (AD9523_R1B | 0x1BB)
  52. #define AD9523_READBACK_0 (AD9523_R1B | 0x22C)
  53. #define AD9523_READBACK_1 (AD9523_R1B | 0x22D)
  54. #define AD9523_STATUS_SIGNALS (AD9523_R3B | 0x232)
  55. #define AD9523_POWER_DOWN_CTRL (AD9523_R1B | 0x233)
  56. #define AD9523_IO_UPDATE (AD9523_R1B | 0x234)
  57. #define AD9523_EEPROM_DATA_XFER_STATUS (AD9523_R1B | 0xB00)
  58. #define AD9523_EEPROM_ERROR_READBACK (AD9523_R1B | 0xB01)
  59. #define AD9523_EEPROM_CTRL1 (AD9523_R1B | 0xB02)
  60. #define AD9523_EEPROM_CTRL2 (AD9523_R1B | 0xB03)
  61. /* AD9523_SERIAL_PORT_CONFIG */
  62. #define AD9523_SER_CONF_SDO_ACTIVE (1 << 7)
  63. #define AD9523_SER_CONF_SOFT_RESET (1 << 5)
  64. /* AD9523_READBACK_CTRL */
  65. #define AD9523_READBACK_CTRL_READ_BUFFERED (1 << 0)
  66. /* AD9523_PLL1_CHARGE_PUMP_CTRL */
  67. #define AD9523_PLL1_CHARGE_PUMP_CURRENT_nA(x) (((x) / 500) & 0x7F)
  68. #define AD9523_PLL1_CHARGE_PUMP_TRISTATE (1 << 7)
  69. #define AD9523_PLL1_CHARGE_PUMP_MODE_NORMAL (3 << 8)
  70. #define AD9523_PLL1_CHARGE_PUMP_MODE_PUMP_DOWN (2 << 8)
  71. #define AD9523_PLL1_CHARGE_PUMP_MODE_PUMP_UP (1 << 8)
  72. #define AD9523_PLL1_CHARGE_PUMP_MODE_TRISTATE (0 << 8)
  73. #define AD9523_PLL1_BACKLASH_PW_MIN (0 << 10)
  74. #define AD9523_PLL1_BACKLASH_PW_LOW (1 << 10)
  75. #define AD9523_PLL1_BACKLASH_PW_HIGH (2 << 10)
  76. #define AD9523_PLL1_BACKLASH_PW_MAX (3 << 10)
  77. /* AD9523_PLL1_INPUT_RECEIVERS_CTRL */
  78. #define AD9523_PLL1_REF_TEST_RCV_EN (1 << 7)
  79. #define AD9523_PLL1_REFB_DIFF_RCV_EN (1 << 6)
  80. #define AD9523_PLL1_REFA_DIFF_RCV_EN (1 << 5)
  81. #define AD9523_PLL1_REFB_RCV_EN (1 << 4)
  82. #define AD9523_PLL1_REFA_RCV_EN (1 << 3)
  83. #define AD9523_PLL1_REFA_REFB_PWR_CTRL_EN (1 << 2)
  84. #define AD9523_PLL1_OSC_IN_CMOS_NEG_INP_EN (1 << 1)
  85. #define AD9523_PLL1_OSC_IN_DIFF_EN (1 << 0)
  86. /* AD9523_PLL1_REF_CTRL */
  87. #define AD9523_PLL1_BYPASS_REF_TEST_DIV_EN (1 << 7)
  88. #define AD9523_PLL1_BYPASS_FEEDBACK_DIV_EN (1 << 6)
  89. #define AD9523_PLL1_ZERO_DELAY_MODE_INT (1 << 5)
  90. #define AD9523_PLL1_ZERO_DELAY_MODE_EXT (0 << 5)
  91. #define AD9523_PLL1_OSC_IN_PLL_FEEDBACK_EN (1 << 4)
  92. #define AD9523_PLL1_ZD_IN_CMOS_NEG_INP_EN (1 << 3)
  93. #define AD9523_PLL1_ZD_IN_DIFF_EN (1 << 2)
  94. #define AD9523_PLL1_REFB_CMOS_NEG_INP_EN (1 << 1)
  95. #define AD9523_PLL1_REFA_CMOS_NEG_INP_EN (1 << 0)
  96. /* AD9523_PLL1_MISC_CTRL */
  97. #define AD9523_PLL1_REFB_INDEP_DIV_CTRL_EN (1 << 7)
  98. #define AD9523_PLL1_OSC_CTRL_FAIL_VCC_BY2_EN (1 << 6)
  99. #define AD9523_PLL1_REF_MODE(x) ((x) << 2)
  100. #define AD9523_PLL1_BYPASS_REFB_DIV (1 << 1)
  101. #define AD9523_PLL1_BYPASS_REFA_DIV (1 << 0)
  102. /* AD9523_PLL1_LOOP_FILTER_CTRL */
  103. #define AD9523_PLL1_LOOP_FILTER_RZERO(x) ((x) & 0xF)
  104. /* AD9523_PLL2_CHARGE_PUMP */
  105. #define AD9523_PLL2_CHARGE_PUMP_CURRENT_nA(x) ((x) / 3500)
  106. /* AD9523_PLL2_FEEDBACK_DIVIDER_AB */
  107. #define AD9523_PLL2_FB_NDIV_A_CNT(x) (((x) & 0x3) << 6)
  108. #define AD9523_PLL2_FB_NDIV_B_CNT(x) (((x) & 0x3F) << 0)
  109. #define AD9523_PLL2_FB_NDIV(a, b) (4 * (b) + (a))
  110. /* AD9523_PLL2_CTRL */
  111. #define AD9523_PLL2_CHARGE_PUMP_MODE_NORMAL (3 << 0)
  112. #define AD9523_PLL2_CHARGE_PUMP_MODE_PUMP_DOWN (2 << 0)
  113. #define AD9523_PLL2_CHARGE_PUMP_MODE_PUMP_UP (1 << 0)
  114. #define AD9523_PLL2_CHARGE_PUMP_MODE_TRISTATE (0 << 0)
  115. #define AD9523_PLL2_BACKLASH_PW_MIN (0 << 2)
  116. #define AD9523_PLL2_BACKLASH_PW_LOW (1 << 2)
  117. #define AD9523_PLL2_BACKLASH_PW_HIGH (2 << 2)
  118. #define AD9523_PLL2_BACKLASH_PW_MAX (3 << 1)
  119. #define AD9523_PLL2_BACKLASH_CTRL_EN (1 << 4)
  120. #define AD9523_PLL2_FREQ_DOUBLER_EN (1 << 5)
  121. #define AD9523_PLL2_LOCK_DETECT_PWR_DOWN_EN (1 << 7)
  122. /* AD9523_PLL2_VCO_CTRL */
  123. #define AD9523_PLL2_VCO_CALIBRATE (1 << 1)
  124. #define AD9523_PLL2_FORCE_VCO_MIDSCALE (1 << 2)
  125. #define AD9523_PLL2_FORCE_REFERENCE_VALID (1 << 3)
  126. #define AD9523_PLL2_FORCE_RELEASE_SYNC (1 << 4)
  127. /* AD9523_PLL2_VCO_DIVIDER */
  128. #define AD9523_PLL2_VCO_DIV_M1(x) ((((x) - 3) & 0x3) << 0)
  129. #define AD9523_PLL2_VCO_DIV_M2(x) ((((x) - 3) & 0x3) << 4)
  130. #define AD9523_PLL2_VCO_DIV_M1_PWR_DOWN_EN (1 << 2)
  131. #define AD9523_PLL2_VCO_DIV_M2_PWR_DOWN_EN (1 << 6)
  132. /* AD9523_PLL2_LOOP_FILTER_CTRL */
  133. #define AD9523_PLL2_LOOP_FILTER_CPOLE1(x) (((x) & 0x7) << 0)
  134. #define AD9523_PLL2_LOOP_FILTER_RZERO(x) (((x) & 0x7) << 3)
  135. #define AD9523_PLL2_LOOP_FILTER_RPOLE2(x) (((x) & 0x7) << 6)
  136. #define AD9523_PLL2_LOOP_FILTER_RZERO_BYPASS_EN (1 << 8)
  137. /* AD9523_PLL2_R2_DIVIDER */
  138. #define AD9523_PLL2_R2_DIVIDER_VAL(x) (((x) & 0x1F) << 0)
  139. /* AD9523_CHANNEL_CLOCK_DIST */
  140. #define AD9523_CLK_DIST_DIV_PHASE(x) (((x) & 0x3F) << 18)
  141. #define AD9523_CLK_DIST_DIV_PHASE_REV(x) ((ret >> 18) & 0x3F)
  142. #define AD9523_CLK_DIST_DIV(x) ((((x) - 1) & 0x3FF) << 8)
  143. #define AD9523_CLK_DIST_DIV_REV(x) (((ret >> 8) & 0x3FF) + 1)
  144. #define AD9523_CLK_DIST_INV_DIV_OUTPUT_EN (1 << 7)
  145. #define AD9523_CLK_DIST_IGNORE_SYNC_EN (1 << 6)
  146. #define AD9523_CLK_DIST_PWR_DOWN_EN (1 << 5)
  147. #define AD9523_CLK_DIST_LOW_PWR_MODE_EN (1 << 4)
  148. #define AD9523_CLK_DIST_DRIVER_MODE(x) (((x) & 0xF) << 0)
  149. /* AD9523_PLL1_OUTPUT_CTRL */
  150. #define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH6_M2 (1 << 7)
  151. #define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH5_M2 (1 << 6)
  152. #define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH4_M2 (1 << 5)
  153. #define AD9523_PLL1_OUTP_CTRL_CMOS_DRV_WEAK (1 << 4)
  154. #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_1 (0 << 0)
  155. #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_2 (1 << 0)
  156. #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_4 (2 << 0)
  157. #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_8 (4 << 0)
  158. #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_16 (8 << 0)
  159. /* AD9523_PLL1_OUTPUT_CHANNEL_CTRL */
  160. #define AD9523_PLL1_OUTP_CH_CTRL_OUTPUT_PWR_DOWN_EN (1 << 7)
  161. #define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH9_M2 (1 << 6)
  162. #define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH8_M2 (1 << 5)
  163. #define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH7_M2 (1 << 4)
  164. #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH3 (1 << 3)
  165. #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH2 (1 << 2)
  166. #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH1 (1 << 1)
  167. #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH0 (1 << 0)
  168. /* AD9523_READBACK_0 */
  169. #define AD9523_READBACK_0_STAT_PLL2_REF_CLK (1 << 7)
  170. #define AD9523_READBACK_0_STAT_PLL2_FB_CLK (1 << 6)
  171. #define AD9523_READBACK_0_STAT_VCXO (1 << 5)
  172. #define AD9523_READBACK_0_STAT_REF_TEST (1 << 4)
  173. #define AD9523_READBACK_0_STAT_REFB (1 << 3)
  174. #define AD9523_READBACK_0_STAT_REFA (1 << 2)
  175. #define AD9523_READBACK_0_STAT_PLL2_LD (1 << 1)
  176. #define AD9523_READBACK_0_STAT_PLL1_LD (1 << 0)
  177. /* AD9523_READBACK_1 */
  178. #define AD9523_READBACK_1_HOLDOVER_ACTIVE (1 << 3)
  179. #define AD9523_READBACK_1_AUTOMODE_SEL_REFB (1 << 2)
  180. #define AD9523_READBACK_1_VCO_CALIB_IN_PROGRESS (1 << 0)
  181. /* AD9523_STATUS_SIGNALS */
  182. #define AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL (1 << 16)
  183. #define AD9523_STATUS_MONITOR_01_PLL12_LOCKED (0x302)
  184. /* AD9523_POWER_DOWN_CTRL */
  185. #define AD9523_POWER_DOWN_CTRL_PLL1_PWR_DOWN (1 << 2)
  186. #define AD9523_POWER_DOWN_CTRL_PLL2_PWR_DOWN (1 << 1)
  187. #define AD9523_POWER_DOWN_CTRL_DIST_PWR_DOWN (1 << 0)
  188. /* AD9523_IO_UPDATE */
  189. #define AD9523_IO_UPDATE_EN (1 << 0)
  190. /* AD9523_EEPROM_DATA_XFER_STATUS */
  191. #define AD9523_EEPROM_DATA_XFER_IN_PROGRESS (1 << 0)
  192. /* AD9523_EEPROM_ERROR_READBACK */
  193. #define AD9523_EEPROM_ERROR_READBACK_FAIL (1 << 0)
  194. /* AD9523_EEPROM_CTRL1 */
  195. #define AD9523_EEPROM_CTRL1_SOFT_EEPROM (1 << 1)
  196. #define AD9523_EEPROM_CTRL1_EEPROM_WRITE_PROT_DIS (1 << 0)
  197. /* AD9523_EEPROM_CTRL2 */
  198. #define AD9523_EEPROM_CTRL2_REG2EEPROM (1 << 0)
  199. #define AD9523_NUM_CHAN 14
  200. #define AD9523_NUM_CHAN_ALT_CLK_SRC 10
  201. /* Helpers to avoid excess line breaks */
  202. #define AD_IFE(_pde, _a, _b) ((pdata->_pde) ? _a : _b)
  203. #define AD_IF(_pde, _a) AD_IFE(_pde, _a, 0)
  204. enum {
  205. AD9523_STAT_PLL1_LD,
  206. AD9523_STAT_PLL2_LD,
  207. AD9523_STAT_REFA,
  208. AD9523_STAT_REFB,
  209. AD9523_STAT_REF_TEST,
  210. AD9523_STAT_VCXO,
  211. AD9523_STAT_PLL2_FB_CLK,
  212. AD9523_STAT_PLL2_REF_CLK,
  213. AD9523_SYNC,
  214. AD9523_EEPROM,
  215. };
  216. enum {
  217. AD9523_VCO1,
  218. AD9523_VCO2,
  219. AD9523_VCXO,
  220. AD9523_NUM_CLK_SRC,
  221. };
  222. struct ad9523_state {
  223. struct spi_device *spi;
  224. struct regulator *reg;
  225. struct ad9523_platform_data *pdata;
  226. struct iio_chan_spec ad9523_channels[AD9523_NUM_CHAN];
  227. unsigned long vcxo_freq;
  228. unsigned long vco_freq;
  229. unsigned long vco_out_freq[AD9523_NUM_CLK_SRC];
  230. unsigned char vco_out_map[AD9523_NUM_CHAN_ALT_CLK_SRC];
  231. /*
  232. * DMA (thus cache coherency maintenance) requires the
  233. * transfer buffers to live in their own cache lines.
  234. */
  235. union {
  236. __be32 d32;
  237. u8 d8[4];
  238. } data[2] ____cacheline_aligned;
  239. };
  240. static int ad9523_read(struct iio_dev *indio_dev, unsigned int addr)
  241. {
  242. struct ad9523_state *st = iio_priv(indio_dev);
  243. int ret;
  244. /* We encode the register size 1..3 bytes into the register address.
  245. * On transfer we get the size from the register datum, and make sure
  246. * the result is properly aligned.
  247. */
  248. struct spi_transfer t[] = {
  249. {
  250. .tx_buf = &st->data[0].d8[2],
  251. .len = 2,
  252. }, {
  253. .rx_buf = &st->data[1].d8[4 - AD9523_TRANSF_LEN(addr)],
  254. .len = AD9523_TRANSF_LEN(addr),
  255. },
  256. };
  257. st->data[0].d32 = cpu_to_be32(AD9523_READ |
  258. AD9523_CNT(AD9523_TRANSF_LEN(addr)) |
  259. AD9523_ADDR(addr));
  260. ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
  261. if (ret < 0)
  262. dev_err(&indio_dev->dev, "read failed (%d)", ret);
  263. else
  264. ret = be32_to_cpu(st->data[1].d32) & (0xFFFFFF >>
  265. (8 * (3 - AD9523_TRANSF_LEN(addr))));
  266. return ret;
  267. };
  268. static int ad9523_write(struct iio_dev *indio_dev,
  269. unsigned int addr, unsigned int val)
  270. {
  271. struct ad9523_state *st = iio_priv(indio_dev);
  272. int ret;
  273. struct spi_transfer t[] = {
  274. {
  275. .tx_buf = &st->data[0].d8[2],
  276. .len = 2,
  277. }, {
  278. .tx_buf = &st->data[1].d8[4 - AD9523_TRANSF_LEN(addr)],
  279. .len = AD9523_TRANSF_LEN(addr),
  280. },
  281. };
  282. st->data[0].d32 = cpu_to_be32(AD9523_WRITE |
  283. AD9523_CNT(AD9523_TRANSF_LEN(addr)) |
  284. AD9523_ADDR(addr));
  285. st->data[1].d32 = cpu_to_be32(val);
  286. ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
  287. if (ret < 0)
  288. dev_err(&indio_dev->dev, "write failed (%d)", ret);
  289. return ret;
  290. }
  291. static int ad9523_io_update(struct iio_dev *indio_dev)
  292. {
  293. return ad9523_write(indio_dev, AD9523_IO_UPDATE, AD9523_IO_UPDATE_EN);
  294. }
  295. static int ad9523_vco_out_map(struct iio_dev *indio_dev,
  296. unsigned int ch, unsigned int out)
  297. {
  298. struct ad9523_state *st = iio_priv(indio_dev);
  299. int ret;
  300. unsigned int mask;
  301. switch (ch) {
  302. case 0 ... 3:
  303. ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CHANNEL_CTRL);
  304. if (ret < 0)
  305. break;
  306. mask = AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH0 << ch;
  307. if (out) {
  308. ret |= mask;
  309. out = 2;
  310. } else {
  311. ret &= ~mask;
  312. }
  313. ret = ad9523_write(indio_dev,
  314. AD9523_PLL1_OUTPUT_CHANNEL_CTRL, ret);
  315. break;
  316. case 4 ... 6:
  317. ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CTRL);
  318. if (ret < 0)
  319. break;
  320. mask = AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH4_M2 << (ch - 4);
  321. if (out)
  322. ret |= mask;
  323. else
  324. ret &= ~mask;
  325. ret = ad9523_write(indio_dev, AD9523_PLL1_OUTPUT_CTRL, ret);
  326. break;
  327. case 7 ... 9:
  328. ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CHANNEL_CTRL);
  329. if (ret < 0)
  330. break;
  331. mask = AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH7_M2 << (ch - 7);
  332. if (out)
  333. ret |= mask;
  334. else
  335. ret &= ~mask;
  336. ret = ad9523_write(indio_dev,
  337. AD9523_PLL1_OUTPUT_CHANNEL_CTRL, ret);
  338. break;
  339. default:
  340. return 0;
  341. }
  342. st->vco_out_map[ch] = out;
  343. return ret;
  344. }
  345. static int ad9523_set_clock_provider(struct iio_dev *indio_dev,
  346. unsigned int ch, unsigned long freq)
  347. {
  348. struct ad9523_state *st = iio_priv(indio_dev);
  349. long tmp1, tmp2;
  350. bool use_alt_clk_src;
  351. switch (ch) {
  352. case 0 ... 3:
  353. use_alt_clk_src = (freq == st->vco_out_freq[AD9523_VCXO]);
  354. break;
  355. case 4 ... 9:
  356. tmp1 = st->vco_out_freq[AD9523_VCO1] / freq;
  357. tmp2 = st->vco_out_freq[AD9523_VCO2] / freq;
  358. tmp1 *= freq;
  359. tmp2 *= freq;
  360. use_alt_clk_src = (abs(tmp1 - freq) > abs(tmp2 - freq));
  361. break;
  362. default:
  363. /* Ch 10..14: No action required, return success */
  364. return 0;
  365. }
  366. return ad9523_vco_out_map(indio_dev, ch, use_alt_clk_src);
  367. }
  368. static int ad9523_store_eeprom(struct iio_dev *indio_dev)
  369. {
  370. int ret, tmp;
  371. ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL1,
  372. AD9523_EEPROM_CTRL1_EEPROM_WRITE_PROT_DIS);
  373. if (ret < 0)
  374. return ret;
  375. ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL2,
  376. AD9523_EEPROM_CTRL2_REG2EEPROM);
  377. if (ret < 0)
  378. return ret;
  379. tmp = 4;
  380. do {
  381. msleep(20);
  382. ret = ad9523_read(indio_dev,
  383. AD9523_EEPROM_DATA_XFER_STATUS);
  384. if (ret < 0)
  385. return ret;
  386. } while ((ret & AD9523_EEPROM_DATA_XFER_IN_PROGRESS) && tmp--);
  387. ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL1, 0);
  388. if (ret < 0)
  389. return ret;
  390. ret = ad9523_read(indio_dev, AD9523_EEPROM_ERROR_READBACK);
  391. if (ret < 0)
  392. return ret;
  393. if (ret & AD9523_EEPROM_ERROR_READBACK_FAIL) {
  394. dev_err(&indio_dev->dev, "Verify EEPROM failed");
  395. ret = -EIO;
  396. }
  397. return ret;
  398. }
  399. static int ad9523_sync(struct iio_dev *indio_dev)
  400. {
  401. int ret, tmp;
  402. ret = ad9523_read(indio_dev, AD9523_STATUS_SIGNALS);
  403. if (ret < 0)
  404. return ret;
  405. tmp = ret;
  406. tmp |= AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL;
  407. ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS, tmp);
  408. if (ret < 0)
  409. return ret;
  410. ad9523_io_update(indio_dev);
  411. tmp &= ~AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL;
  412. ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS, tmp);
  413. if (ret < 0)
  414. return ret;
  415. return ad9523_io_update(indio_dev);
  416. }
  417. static ssize_t ad9523_store(struct device *dev,
  418. struct device_attribute *attr,
  419. const char *buf, size_t len)
  420. {
  421. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  422. struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
  423. bool state;
  424. int ret;
  425. ret = strtobool(buf, &state);
  426. if (ret < 0)
  427. return ret;
  428. if (!state)
  429. return 0;
  430. mutex_lock(&indio_dev->mlock);
  431. switch ((u32)this_attr->address) {
  432. case AD9523_SYNC:
  433. ret = ad9523_sync(indio_dev);
  434. break;
  435. case AD9523_EEPROM:
  436. ret = ad9523_store_eeprom(indio_dev);
  437. break;
  438. default:
  439. ret = -ENODEV;
  440. }
  441. mutex_unlock(&indio_dev->mlock);
  442. return ret ? ret : len;
  443. }
  444. static ssize_t ad9523_show(struct device *dev,
  445. struct device_attribute *attr,
  446. char *buf)
  447. {
  448. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  449. struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
  450. int ret;
  451. mutex_lock(&indio_dev->mlock);
  452. ret = ad9523_read(indio_dev, AD9523_READBACK_0);
  453. if (ret >= 0) {
  454. ret = sprintf(buf, "%d\n", !!(ret & (1 <<
  455. (u32)this_attr->address)));
  456. }
  457. mutex_unlock(&indio_dev->mlock);
  458. return ret;
  459. }
  460. static IIO_DEVICE_ATTR(pll1_locked, S_IRUGO,
  461. ad9523_show,
  462. NULL,
  463. AD9523_STAT_PLL1_LD);
  464. static IIO_DEVICE_ATTR(pll2_locked, S_IRUGO,
  465. ad9523_show,
  466. NULL,
  467. AD9523_STAT_PLL2_LD);
  468. static IIO_DEVICE_ATTR(pll1_reference_clk_a_present, S_IRUGO,
  469. ad9523_show,
  470. NULL,
  471. AD9523_STAT_REFA);
  472. static IIO_DEVICE_ATTR(pll1_reference_clk_b_present, S_IRUGO,
  473. ad9523_show,
  474. NULL,
  475. AD9523_STAT_REFB);
  476. static IIO_DEVICE_ATTR(pll1_reference_clk_test_present, S_IRUGO,
  477. ad9523_show,
  478. NULL,
  479. AD9523_STAT_REF_TEST);
  480. static IIO_DEVICE_ATTR(vcxo_clk_present, S_IRUGO,
  481. ad9523_show,
  482. NULL,
  483. AD9523_STAT_VCXO);
  484. static IIO_DEVICE_ATTR(pll2_feedback_clk_present, S_IRUGO,
  485. ad9523_show,
  486. NULL,
  487. AD9523_STAT_PLL2_FB_CLK);
  488. static IIO_DEVICE_ATTR(pll2_reference_clk_present, S_IRUGO,
  489. ad9523_show,
  490. NULL,
  491. AD9523_STAT_PLL2_REF_CLK);
  492. static IIO_DEVICE_ATTR(sync_dividers, S_IWUSR,
  493. NULL,
  494. ad9523_store,
  495. AD9523_SYNC);
  496. static IIO_DEVICE_ATTR(store_eeprom, S_IWUSR,
  497. NULL,
  498. ad9523_store,
  499. AD9523_EEPROM);
  500. static struct attribute *ad9523_attributes[] = {
  501. &iio_dev_attr_sync_dividers.dev_attr.attr,
  502. &iio_dev_attr_store_eeprom.dev_attr.attr,
  503. &iio_dev_attr_pll2_feedback_clk_present.dev_attr.attr,
  504. &iio_dev_attr_pll2_reference_clk_present.dev_attr.attr,
  505. &iio_dev_attr_pll1_reference_clk_a_present.dev_attr.attr,
  506. &iio_dev_attr_pll1_reference_clk_b_present.dev_attr.attr,
  507. &iio_dev_attr_pll1_reference_clk_test_present.dev_attr.attr,
  508. &iio_dev_attr_vcxo_clk_present.dev_attr.attr,
  509. &iio_dev_attr_pll1_locked.dev_attr.attr,
  510. &iio_dev_attr_pll2_locked.dev_attr.attr,
  511. NULL,
  512. };
  513. static const struct attribute_group ad9523_attribute_group = {
  514. .attrs = ad9523_attributes,
  515. };
  516. static int ad9523_read_raw(struct iio_dev *indio_dev,
  517. struct iio_chan_spec const *chan,
  518. int *val,
  519. int *val2,
  520. long m)
  521. {
  522. struct ad9523_state *st = iio_priv(indio_dev);
  523. unsigned int code;
  524. int ret;
  525. mutex_lock(&indio_dev->mlock);
  526. ret = ad9523_read(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel));
  527. mutex_unlock(&indio_dev->mlock);
  528. if (ret < 0)
  529. return ret;
  530. switch (m) {
  531. case IIO_CHAN_INFO_RAW:
  532. *val = !(ret & AD9523_CLK_DIST_PWR_DOWN_EN);
  533. return IIO_VAL_INT;
  534. case IIO_CHAN_INFO_FREQUENCY:
  535. *val = st->vco_out_freq[st->vco_out_map[chan->channel]] /
  536. AD9523_CLK_DIST_DIV_REV(ret);
  537. return IIO_VAL_INT;
  538. case IIO_CHAN_INFO_PHASE:
  539. code = (AD9523_CLK_DIST_DIV_PHASE_REV(ret) * 3141592) /
  540. AD9523_CLK_DIST_DIV_REV(ret);
  541. *val = code / 1000000;
  542. *val2 = (code % 1000000) * 10;
  543. return IIO_VAL_INT_PLUS_MICRO;
  544. default:
  545. return -EINVAL;
  546. }
  547. };
  548. static int ad9523_write_raw(struct iio_dev *indio_dev,
  549. struct iio_chan_spec const *chan,
  550. int val,
  551. int val2,
  552. long mask)
  553. {
  554. struct ad9523_state *st = iio_priv(indio_dev);
  555. unsigned int reg;
  556. int ret, tmp, code;
  557. mutex_lock(&indio_dev->mlock);
  558. ret = ad9523_read(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel));
  559. if (ret < 0)
  560. goto out;
  561. reg = ret;
  562. switch (mask) {
  563. case IIO_CHAN_INFO_RAW:
  564. if (val)
  565. reg &= ~AD9523_CLK_DIST_PWR_DOWN_EN;
  566. else
  567. reg |= AD9523_CLK_DIST_PWR_DOWN_EN;
  568. break;
  569. case IIO_CHAN_INFO_FREQUENCY:
  570. if (val <= 0) {
  571. ret = -EINVAL;
  572. goto out;
  573. }
  574. ret = ad9523_set_clock_provider(indio_dev, chan->channel, val);
  575. if (ret < 0)
  576. goto out;
  577. tmp = st->vco_out_freq[st->vco_out_map[chan->channel]] / val;
  578. tmp = clamp(tmp, 1, 1024);
  579. reg &= ~(0x3FF << 8);
  580. reg |= AD9523_CLK_DIST_DIV(tmp);
  581. break;
  582. case IIO_CHAN_INFO_PHASE:
  583. code = val * 1000000 + val2 % 1000000;
  584. tmp = (code * AD9523_CLK_DIST_DIV_REV(ret)) / 3141592;
  585. tmp = clamp(tmp, 0, 63);
  586. reg &= ~AD9523_CLK_DIST_DIV_PHASE(~0);
  587. reg |= AD9523_CLK_DIST_DIV_PHASE(tmp);
  588. break;
  589. default:
  590. ret = -EINVAL;
  591. goto out;
  592. }
  593. ret = ad9523_write(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel),
  594. reg);
  595. if (ret < 0)
  596. goto out;
  597. ad9523_io_update(indio_dev);
  598. out:
  599. mutex_unlock(&indio_dev->mlock);
  600. return ret;
  601. }
  602. static int ad9523_reg_access(struct iio_dev *indio_dev,
  603. unsigned int reg, unsigned int writeval,
  604. unsigned int *readval)
  605. {
  606. int ret;
  607. mutex_lock(&indio_dev->mlock);
  608. if (readval == NULL) {
  609. ret = ad9523_write(indio_dev, reg | AD9523_R1B, writeval);
  610. ad9523_io_update(indio_dev);
  611. } else {
  612. ret = ad9523_read(indio_dev, reg | AD9523_R1B);
  613. if (ret < 0)
  614. goto out_unlock;
  615. *readval = ret;
  616. ret = 0;
  617. }
  618. out_unlock:
  619. mutex_unlock(&indio_dev->mlock);
  620. return ret;
  621. }
  622. static const struct iio_info ad9523_info = {
  623. .read_raw = &ad9523_read_raw,
  624. .write_raw = &ad9523_write_raw,
  625. .debugfs_reg_access = &ad9523_reg_access,
  626. .attrs = &ad9523_attribute_group,
  627. .driver_module = THIS_MODULE,
  628. };
  629. static int ad9523_setup(struct iio_dev *indio_dev)
  630. {
  631. struct ad9523_state *st = iio_priv(indio_dev);
  632. struct ad9523_platform_data *pdata = st->pdata;
  633. struct ad9523_channel_spec *chan;
  634. unsigned long active_mask = 0;
  635. int ret, i;
  636. ret = ad9523_write(indio_dev, AD9523_SERIAL_PORT_CONFIG,
  637. AD9523_SER_CONF_SOFT_RESET |
  638. (st->spi->mode & SPI_3WIRE ? 0 :
  639. AD9523_SER_CONF_SDO_ACTIVE));
  640. if (ret < 0)
  641. return ret;
  642. ret = ad9523_write(indio_dev, AD9523_READBACK_CTRL,
  643. AD9523_READBACK_CTRL_READ_BUFFERED);
  644. if (ret < 0)
  645. return ret;
  646. ret = ad9523_io_update(indio_dev);
  647. if (ret < 0)
  648. return ret;
  649. /*
  650. * PLL1 Setup
  651. */
  652. ret = ad9523_write(indio_dev, AD9523_PLL1_REF_A_DIVIDER,
  653. pdata->refa_r_div);
  654. if (ret < 0)
  655. return ret;
  656. ret = ad9523_write(indio_dev, AD9523_PLL1_REF_B_DIVIDER,
  657. pdata->refb_r_div);
  658. if (ret < 0)
  659. return ret;
  660. ret = ad9523_write(indio_dev, AD9523_PLL1_FEEDBACK_DIVIDER,
  661. pdata->pll1_feedback_div);
  662. if (ret < 0)
  663. return ret;
  664. ret = ad9523_write(indio_dev, AD9523_PLL1_CHARGE_PUMP_CTRL,
  665. AD9523_PLL1_CHARGE_PUMP_CURRENT_nA(pdata->
  666. pll1_charge_pump_current_nA) |
  667. AD9523_PLL1_CHARGE_PUMP_MODE_NORMAL |
  668. AD9523_PLL1_BACKLASH_PW_MIN);
  669. if (ret < 0)
  670. return ret;
  671. ret = ad9523_write(indio_dev, AD9523_PLL1_INPUT_RECEIVERS_CTRL,
  672. AD_IF(refa_diff_rcv_en, AD9523_PLL1_REFA_RCV_EN) |
  673. AD_IF(refb_diff_rcv_en, AD9523_PLL1_REFB_RCV_EN) |
  674. AD_IF(osc_in_diff_en, AD9523_PLL1_OSC_IN_DIFF_EN) |
  675. AD_IF(osc_in_cmos_neg_inp_en,
  676. AD9523_PLL1_OSC_IN_CMOS_NEG_INP_EN) |
  677. AD_IF(refa_diff_rcv_en, AD9523_PLL1_REFA_DIFF_RCV_EN) |
  678. AD_IF(refb_diff_rcv_en, AD9523_PLL1_REFB_DIFF_RCV_EN));
  679. if (ret < 0)
  680. return ret;
  681. ret = ad9523_write(indio_dev, AD9523_PLL1_REF_CTRL,
  682. AD_IF(zd_in_diff_en, AD9523_PLL1_ZD_IN_DIFF_EN) |
  683. AD_IF(zd_in_cmos_neg_inp_en,
  684. AD9523_PLL1_ZD_IN_CMOS_NEG_INP_EN) |
  685. AD_IF(zero_delay_mode_internal_en,
  686. AD9523_PLL1_ZERO_DELAY_MODE_INT) |
  687. AD_IF(osc_in_feedback_en, AD9523_PLL1_OSC_IN_PLL_FEEDBACK_EN) |
  688. AD_IF(refa_cmos_neg_inp_en, AD9523_PLL1_REFA_CMOS_NEG_INP_EN) |
  689. AD_IF(refb_cmos_neg_inp_en, AD9523_PLL1_REFB_CMOS_NEG_INP_EN));
  690. if (ret < 0)
  691. return ret;
  692. ret = ad9523_write(indio_dev, AD9523_PLL1_MISC_CTRL,
  693. AD9523_PLL1_REFB_INDEP_DIV_CTRL_EN |
  694. AD9523_PLL1_REF_MODE(pdata->ref_mode));
  695. if (ret < 0)
  696. return ret;
  697. ret = ad9523_write(indio_dev, AD9523_PLL1_LOOP_FILTER_CTRL,
  698. AD9523_PLL1_LOOP_FILTER_RZERO(pdata->pll1_loop_filter_rzero));
  699. if (ret < 0)
  700. return ret;
  701. /*
  702. * PLL2 Setup
  703. */
  704. ret = ad9523_write(indio_dev, AD9523_PLL2_CHARGE_PUMP,
  705. AD9523_PLL2_CHARGE_PUMP_CURRENT_nA(pdata->
  706. pll2_charge_pump_current_nA));
  707. if (ret < 0)
  708. return ret;
  709. ret = ad9523_write(indio_dev, AD9523_PLL2_FEEDBACK_DIVIDER_AB,
  710. AD9523_PLL2_FB_NDIV_A_CNT(pdata->pll2_ndiv_a_cnt) |
  711. AD9523_PLL2_FB_NDIV_B_CNT(pdata->pll2_ndiv_b_cnt));
  712. if (ret < 0)
  713. return ret;
  714. ret = ad9523_write(indio_dev, AD9523_PLL2_CTRL,
  715. AD9523_PLL2_CHARGE_PUMP_MODE_NORMAL |
  716. AD9523_PLL2_BACKLASH_CTRL_EN |
  717. AD_IF(pll2_freq_doubler_en, AD9523_PLL2_FREQ_DOUBLER_EN));
  718. if (ret < 0)
  719. return ret;
  720. st->vco_freq = (pdata->vcxo_freq * (pdata->pll2_freq_doubler_en ? 2 : 1)
  721. / pdata->pll2_r2_div) * AD9523_PLL2_FB_NDIV(pdata->
  722. pll2_ndiv_a_cnt, pdata->pll2_ndiv_b_cnt);
  723. ret = ad9523_write(indio_dev, AD9523_PLL2_VCO_CTRL,
  724. AD9523_PLL2_VCO_CALIBRATE);
  725. if (ret < 0)
  726. return ret;
  727. ret = ad9523_write(indio_dev, AD9523_PLL2_VCO_DIVIDER,
  728. AD9523_PLL2_VCO_DIV_M1(pdata->pll2_vco_diff_m1) |
  729. AD9523_PLL2_VCO_DIV_M2(pdata->pll2_vco_diff_m2) |
  730. AD_IFE(pll2_vco_diff_m1, 0,
  731. AD9523_PLL2_VCO_DIV_M1_PWR_DOWN_EN) |
  732. AD_IFE(pll2_vco_diff_m2, 0,
  733. AD9523_PLL2_VCO_DIV_M2_PWR_DOWN_EN));
  734. if (ret < 0)
  735. return ret;
  736. if (pdata->pll2_vco_diff_m1)
  737. st->vco_out_freq[AD9523_VCO1] =
  738. st->vco_freq / pdata->pll2_vco_diff_m1;
  739. if (pdata->pll2_vco_diff_m2)
  740. st->vco_out_freq[AD9523_VCO2] =
  741. st->vco_freq / pdata->pll2_vco_diff_m2;
  742. st->vco_out_freq[AD9523_VCXO] = pdata->vcxo_freq;
  743. ret = ad9523_write(indio_dev, AD9523_PLL2_R2_DIVIDER,
  744. AD9523_PLL2_R2_DIVIDER_VAL(pdata->pll2_r2_div));
  745. if (ret < 0)
  746. return ret;
  747. ret = ad9523_write(indio_dev, AD9523_PLL2_LOOP_FILTER_CTRL,
  748. AD9523_PLL2_LOOP_FILTER_CPOLE1(pdata->cpole1) |
  749. AD9523_PLL2_LOOP_FILTER_RZERO(pdata->rzero) |
  750. AD9523_PLL2_LOOP_FILTER_RPOLE2(pdata->rpole2) |
  751. AD_IF(rzero_bypass_en,
  752. AD9523_PLL2_LOOP_FILTER_RZERO_BYPASS_EN));
  753. if (ret < 0)
  754. return ret;
  755. for (i = 0; i < pdata->num_channels; i++) {
  756. chan = &pdata->channels[i];
  757. if (chan->channel_num < AD9523_NUM_CHAN) {
  758. __set_bit(chan->channel_num, &active_mask);
  759. ret = ad9523_write(indio_dev,
  760. AD9523_CHANNEL_CLOCK_DIST(chan->channel_num),
  761. AD9523_CLK_DIST_DRIVER_MODE(chan->driver_mode) |
  762. AD9523_CLK_DIST_DIV(chan->channel_divider) |
  763. AD9523_CLK_DIST_DIV_PHASE(chan->divider_phase) |
  764. (chan->sync_ignore_en ?
  765. AD9523_CLK_DIST_IGNORE_SYNC_EN : 0) |
  766. (chan->divider_output_invert_en ?
  767. AD9523_CLK_DIST_INV_DIV_OUTPUT_EN : 0) |
  768. (chan->low_power_mode_en ?
  769. AD9523_CLK_DIST_LOW_PWR_MODE_EN : 0) |
  770. (chan->output_dis ?
  771. AD9523_CLK_DIST_PWR_DOWN_EN : 0));
  772. if (ret < 0)
  773. return ret;
  774. ret = ad9523_vco_out_map(indio_dev, chan->channel_num,
  775. chan->use_alt_clock_src);
  776. if (ret < 0)
  777. return ret;
  778. st->ad9523_channels[i].type = IIO_ALTVOLTAGE;
  779. st->ad9523_channels[i].output = 1;
  780. st->ad9523_channels[i].indexed = 1;
  781. st->ad9523_channels[i].channel = chan->channel_num;
  782. st->ad9523_channels[i].extend_name =
  783. chan->extended_name;
  784. st->ad9523_channels[i].info_mask_separate =
  785. BIT(IIO_CHAN_INFO_RAW) |
  786. BIT(IIO_CHAN_INFO_PHASE) |
  787. BIT(IIO_CHAN_INFO_FREQUENCY);
  788. }
  789. }
  790. for_each_clear_bit(i, &active_mask, AD9523_NUM_CHAN)
  791. ad9523_write(indio_dev,
  792. AD9523_CHANNEL_CLOCK_DIST(i),
  793. AD9523_CLK_DIST_DRIVER_MODE(TRISTATE) |
  794. AD9523_CLK_DIST_PWR_DOWN_EN);
  795. ret = ad9523_write(indio_dev, AD9523_POWER_DOWN_CTRL, 0);
  796. if (ret < 0)
  797. return ret;
  798. ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS,
  799. AD9523_STATUS_MONITOR_01_PLL12_LOCKED);
  800. if (ret < 0)
  801. return ret;
  802. ret = ad9523_io_update(indio_dev);
  803. if (ret < 0)
  804. return ret;
  805. return 0;
  806. }
  807. static int ad9523_probe(struct spi_device *spi)
  808. {
  809. struct ad9523_platform_data *pdata = spi->dev.platform_data;
  810. struct iio_dev *indio_dev;
  811. struct ad9523_state *st;
  812. int ret;
  813. if (!pdata) {
  814. dev_err(&spi->dev, "no platform data?\n");
  815. return -EINVAL;
  816. }
  817. indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
  818. if (indio_dev == NULL)
  819. return -ENOMEM;
  820. st = iio_priv(indio_dev);
  821. st->reg = devm_regulator_get(&spi->dev, "vcc");
  822. if (!IS_ERR(st->reg)) {
  823. ret = regulator_enable(st->reg);
  824. if (ret)
  825. return ret;
  826. }
  827. spi_set_drvdata(spi, indio_dev);
  828. st->spi = spi;
  829. st->pdata = pdata;
  830. indio_dev->dev.parent = &spi->dev;
  831. indio_dev->name = (pdata->name[0] != 0) ? pdata->name :
  832. spi_get_device_id(spi)->name;
  833. indio_dev->info = &ad9523_info;
  834. indio_dev->modes = INDIO_DIRECT_MODE;
  835. indio_dev->channels = st->ad9523_channels;
  836. indio_dev->num_channels = pdata->num_channels;
  837. ret = ad9523_setup(indio_dev);
  838. if (ret < 0)
  839. goto error_disable_reg;
  840. ret = iio_device_register(indio_dev);
  841. if (ret)
  842. goto error_disable_reg;
  843. dev_info(&spi->dev, "probed %s\n", indio_dev->name);
  844. return 0;
  845. error_disable_reg:
  846. if (!IS_ERR(st->reg))
  847. regulator_disable(st->reg);
  848. return ret;
  849. }
  850. static int ad9523_remove(struct spi_device *spi)
  851. {
  852. struct iio_dev *indio_dev = spi_get_drvdata(spi);
  853. struct ad9523_state *st = iio_priv(indio_dev);
  854. iio_device_unregister(indio_dev);
  855. if (!IS_ERR(st->reg))
  856. regulator_disable(st->reg);
  857. return 0;
  858. }
  859. static const struct spi_device_id ad9523_id[] = {
  860. {"ad9523-1", 9523},
  861. {}
  862. };
  863. MODULE_DEVICE_TABLE(spi, ad9523_id);
  864. static struct spi_driver ad9523_driver = {
  865. .driver = {
  866. .name = "ad9523",
  867. },
  868. .probe = ad9523_probe,
  869. .remove = ad9523_remove,
  870. .id_table = ad9523_id,
  871. };
  872. module_spi_driver(ad9523_driver);
  873. MODULE_AUTHOR("Michael Hennerich <hennerich@blackfin.uclinux.org>");
  874. MODULE_DESCRIPTION("Analog Devices AD9523 CLOCKDIST/PLL");
  875. MODULE_LICENSE("GPL v2");