cmd64x.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
  3. * Due to massive hardware bugs, UltraDMA is only supported
  4. * on the 646U2 and not on the 646U.
  5. *
  6. * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
  7. * Copyright (C) 1998 David S. Miller (davem@redhat.com)
  8. *
  9. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  10. * Copyright (C) 2007-2010 Bartlomiej Zolnierkiewicz
  11. * Copyright (C) 2007,2009 MontaVista Software, Inc. <source@mvista.com>
  12. */
  13. #include <linux/module.h>
  14. #include <linux/types.h>
  15. #include <linux/pci.h>
  16. #include <linux/ide.h>
  17. #include <linux/init.h>
  18. #include <asm/io.h>
  19. #define DRV_NAME "cmd64x"
  20. /*
  21. * CMD64x specific registers definition.
  22. */
  23. #define CFR 0x50
  24. #define CFR_INTR_CH0 0x04
  25. #define CMDTIM 0x52
  26. #define ARTTIM0 0x53
  27. #define DRWTIM0 0x54
  28. #define ARTTIM1 0x55
  29. #define DRWTIM1 0x56
  30. #define ARTTIM23 0x57
  31. #define ARTTIM23_DIS_RA2 0x04
  32. #define ARTTIM23_DIS_RA3 0x08
  33. #define ARTTIM23_INTR_CH1 0x10
  34. #define DRWTIM2 0x58
  35. #define BRST 0x59
  36. #define DRWTIM3 0x5b
  37. #define BMIDECR0 0x70
  38. #define MRDMODE 0x71
  39. #define MRDMODE_INTR_CH0 0x04
  40. #define MRDMODE_INTR_CH1 0x08
  41. #define UDIDETCR0 0x73
  42. #define DTPR0 0x74
  43. #define BMIDECR1 0x78
  44. #define BMIDECSR 0x79
  45. #define UDIDETCR1 0x7B
  46. #define DTPR1 0x7C
  47. static void cmd64x_program_timings(ide_drive_t *drive, u8 mode)
  48. {
  49. ide_hwif_t *hwif = drive->hwif;
  50. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  51. int bus_speed = ide_pci_clk ? ide_pci_clk : 33;
  52. const unsigned long T = 1000000 / bus_speed;
  53. static const u8 recovery_values[] =
  54. {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0};
  55. static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0};
  56. static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23};
  57. static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3};
  58. struct ide_timing t;
  59. u8 arttim = 0;
  60. ide_timing_compute(drive, mode, &t, T, 0);
  61. /*
  62. * In case we've got too long recovery phase, try to lengthen
  63. * the active phase
  64. */
  65. if (t.recover > 16) {
  66. t.active += t.recover - 16;
  67. t.recover = 16;
  68. }
  69. if (t.active > 16) /* shouldn't actually happen... */
  70. t.active = 16;
  71. /*
  72. * Convert values to internal chipset representation
  73. */
  74. t.recover = recovery_values[t.recover];
  75. t.active &= 0x0f;
  76. /* Program the active/recovery counts into the DRWTIM register */
  77. pci_write_config_byte(dev, drwtim_regs[drive->dn],
  78. (t.active << 4) | t.recover);
  79. /*
  80. * The primary channel has individual address setup timing registers
  81. * for each drive and the hardware selects the slowest timing itself.
  82. * The secondary channel has one common register and we have to select
  83. * the slowest address setup timing ourselves.
  84. */
  85. if (hwif->channel) {
  86. ide_drive_t *pair = ide_get_pair_dev(drive);
  87. if (pair) {
  88. struct ide_timing tp;
  89. ide_timing_compute(pair, pair->pio_mode, &tp, T, 0);
  90. ide_timing_merge(&t, &tp, &t, IDE_TIMING_SETUP);
  91. if (pair->dma_mode) {
  92. ide_timing_compute(pair, pair->dma_mode,
  93. &tp, T, 0);
  94. ide_timing_merge(&tp, &t, &t, IDE_TIMING_SETUP);
  95. }
  96. }
  97. }
  98. if (t.setup > 5) /* shouldn't actually happen... */
  99. t.setup = 5;
  100. /*
  101. * Program the address setup clocks into the ARTTIM registers.
  102. * Avoid clearing the secondary channel's interrupt bit.
  103. */
  104. (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim);
  105. if (hwif->channel)
  106. arttim &= ~ARTTIM23_INTR_CH1;
  107. arttim &= ~0xc0;
  108. arttim |= setup_values[t.setup];
  109. (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim);
  110. }
  111. /*
  112. * Attempts to set drive's PIO mode.
  113. * Special cases are 8: prefetch off, 9: prefetch on (both never worked)
  114. */
  115. static void cmd64x_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  116. {
  117. const u8 pio = drive->pio_mode - XFER_PIO_0;
  118. /*
  119. * Filter out the prefetch control values
  120. * to prevent PIO5 from being programmed
  121. */
  122. if (pio == 8 || pio == 9)
  123. return;
  124. cmd64x_program_timings(drive, XFER_PIO_0 + pio);
  125. }
  126. static void cmd64x_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  127. {
  128. struct pci_dev *dev = to_pci_dev(hwif->dev);
  129. u8 unit = drive->dn & 0x01;
  130. u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0;
  131. const u8 speed = drive->dma_mode;
  132. pci_read_config_byte(dev, pciU, &regU);
  133. regU &= ~(unit ? 0xCA : 0x35);
  134. switch(speed) {
  135. case XFER_UDMA_5:
  136. regU |= unit ? 0x0A : 0x05;
  137. break;
  138. case XFER_UDMA_4:
  139. regU |= unit ? 0x4A : 0x15;
  140. break;
  141. case XFER_UDMA_3:
  142. regU |= unit ? 0x8A : 0x25;
  143. break;
  144. case XFER_UDMA_2:
  145. regU |= unit ? 0x42 : 0x11;
  146. break;
  147. case XFER_UDMA_1:
  148. regU |= unit ? 0x82 : 0x21;
  149. break;
  150. case XFER_UDMA_0:
  151. regU |= unit ? 0xC2 : 0x31;
  152. break;
  153. case XFER_MW_DMA_2:
  154. case XFER_MW_DMA_1:
  155. case XFER_MW_DMA_0:
  156. cmd64x_program_timings(drive, speed);
  157. break;
  158. }
  159. pci_write_config_byte(dev, pciU, regU);
  160. }
  161. static void cmd648_clear_irq(ide_drive_t *drive)
  162. {
  163. ide_hwif_t *hwif = drive->hwif;
  164. struct pci_dev *dev = to_pci_dev(hwif->dev);
  165. unsigned long base = pci_resource_start(dev, 4);
  166. u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
  167. MRDMODE_INTR_CH0;
  168. u8 mrdmode = inb(base + 1);
  169. /* clear the interrupt bit */
  170. outb((mrdmode & ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1)) | irq_mask,
  171. base + 1);
  172. }
  173. static void cmd64x_clear_irq(ide_drive_t *drive)
  174. {
  175. ide_hwif_t *hwif = drive->hwif;
  176. struct pci_dev *dev = to_pci_dev(hwif->dev);
  177. int irq_reg = hwif->channel ? ARTTIM23 : CFR;
  178. u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
  179. CFR_INTR_CH0;
  180. u8 irq_stat = 0;
  181. (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
  182. /* clear the interrupt bit */
  183. (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask);
  184. }
  185. static int cmd648_test_irq(ide_hwif_t *hwif)
  186. {
  187. struct pci_dev *dev = to_pci_dev(hwif->dev);
  188. unsigned long base = pci_resource_start(dev, 4);
  189. u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
  190. MRDMODE_INTR_CH0;
  191. u8 mrdmode = inb(base + 1);
  192. pr_debug("%s: mrdmode: 0x%02x irq_mask: 0x%02x\n",
  193. hwif->name, mrdmode, irq_mask);
  194. return (mrdmode & irq_mask) ? 1 : 0;
  195. }
  196. static int cmd64x_test_irq(ide_hwif_t *hwif)
  197. {
  198. struct pci_dev *dev = to_pci_dev(hwif->dev);
  199. int irq_reg = hwif->channel ? ARTTIM23 : CFR;
  200. u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
  201. CFR_INTR_CH0;
  202. u8 irq_stat = 0;
  203. (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
  204. pr_debug("%s: irq_stat: 0x%02x irq_mask: 0x%02x\n",
  205. hwif->name, irq_stat, irq_mask);
  206. return (irq_stat & irq_mask) ? 1 : 0;
  207. }
  208. /*
  209. * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old
  210. * event order for DMA transfers.
  211. */
  212. static int cmd646_1_dma_end(ide_drive_t *drive)
  213. {
  214. ide_hwif_t *hwif = drive->hwif;
  215. u8 dma_stat = 0, dma_cmd = 0;
  216. /* get DMA status */
  217. dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
  218. /* read DMA command state */
  219. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  220. /* stop DMA */
  221. outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
  222. /* clear the INTR & ERROR bits */
  223. outb(dma_stat | 6, hwif->dma_base + ATA_DMA_STATUS);
  224. /* verify good DMA status */
  225. return (dma_stat & 7) != 4;
  226. }
  227. static int init_chipset_cmd64x(struct pci_dev *dev)
  228. {
  229. u8 mrdmode = 0;
  230. /* Set a good latency timer and cache line size value. */
  231. (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
  232. /* FIXME: pci_set_master() to ensure a good latency timer value */
  233. /*
  234. * Enable interrupts, select MEMORY READ LINE for reads.
  235. *
  236. * NOTE: although not mentioned in the PCI0646U specs,
  237. * bits 0-1 are write only and won't be read back as
  238. * set or not -- PCI0646U2 specs clarify this point.
  239. */
  240. (void) pci_read_config_byte (dev, MRDMODE, &mrdmode);
  241. mrdmode &= ~0x30;
  242. (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02));
  243. return 0;
  244. }
  245. static u8 cmd64x_cable_detect(ide_hwif_t *hwif)
  246. {
  247. struct pci_dev *dev = to_pci_dev(hwif->dev);
  248. u8 bmidecsr = 0, mask = hwif->channel ? 0x02 : 0x01;
  249. switch (dev->device) {
  250. case PCI_DEVICE_ID_CMD_648:
  251. case PCI_DEVICE_ID_CMD_649:
  252. pci_read_config_byte(dev, BMIDECSR, &bmidecsr);
  253. return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  254. default:
  255. return ATA_CBL_PATA40;
  256. }
  257. }
  258. static const struct ide_port_ops cmd64x_port_ops = {
  259. .set_pio_mode = cmd64x_set_pio_mode,
  260. .set_dma_mode = cmd64x_set_dma_mode,
  261. .clear_irq = cmd64x_clear_irq,
  262. .test_irq = cmd64x_test_irq,
  263. .cable_detect = cmd64x_cable_detect,
  264. };
  265. static const struct ide_port_ops cmd648_port_ops = {
  266. .set_pio_mode = cmd64x_set_pio_mode,
  267. .set_dma_mode = cmd64x_set_dma_mode,
  268. .clear_irq = cmd648_clear_irq,
  269. .test_irq = cmd648_test_irq,
  270. .cable_detect = cmd64x_cable_detect,
  271. };
  272. static const struct ide_dma_ops cmd646_rev1_dma_ops = {
  273. .dma_host_set = ide_dma_host_set,
  274. .dma_setup = ide_dma_setup,
  275. .dma_start = ide_dma_start,
  276. .dma_end = cmd646_1_dma_end,
  277. .dma_test_irq = ide_dma_test_irq,
  278. .dma_lost_irq = ide_dma_lost_irq,
  279. .dma_timer_expiry = ide_dma_sff_timer_expiry,
  280. .dma_sff_read_status = ide_dma_sff_read_status,
  281. };
  282. static const struct ide_port_info cmd64x_chipsets[] = {
  283. { /* 0: CMD643 */
  284. .name = DRV_NAME,
  285. .init_chipset = init_chipset_cmd64x,
  286. .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}},
  287. .port_ops = &cmd64x_port_ops,
  288. .host_flags = IDE_HFLAG_CLEAR_SIMPLEX |
  289. IDE_HFLAG_ABUSE_PREFETCH |
  290. IDE_HFLAG_SERIALIZE,
  291. .pio_mask = ATA_PIO5,
  292. .mwdma_mask = ATA_MWDMA2,
  293. .udma_mask = 0x00, /* no udma */
  294. },
  295. { /* 1: CMD646 */
  296. .name = DRV_NAME,
  297. .init_chipset = init_chipset_cmd64x,
  298. .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
  299. .port_ops = &cmd648_port_ops,
  300. .host_flags = IDE_HFLAG_ABUSE_PREFETCH |
  301. IDE_HFLAG_SERIALIZE,
  302. .pio_mask = ATA_PIO5,
  303. .mwdma_mask = ATA_MWDMA2,
  304. .udma_mask = ATA_UDMA2,
  305. },
  306. { /* 2: CMD648 */
  307. .name = DRV_NAME,
  308. .init_chipset = init_chipset_cmd64x,
  309. .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
  310. .port_ops = &cmd648_port_ops,
  311. .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
  312. .pio_mask = ATA_PIO5,
  313. .mwdma_mask = ATA_MWDMA2,
  314. .udma_mask = ATA_UDMA4,
  315. },
  316. { /* 3: CMD649 */
  317. .name = DRV_NAME,
  318. .init_chipset = init_chipset_cmd64x,
  319. .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
  320. .port_ops = &cmd648_port_ops,
  321. .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
  322. .pio_mask = ATA_PIO5,
  323. .mwdma_mask = ATA_MWDMA2,
  324. .udma_mask = ATA_UDMA5,
  325. }
  326. };
  327. static int cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  328. {
  329. struct ide_port_info d;
  330. u8 idx = id->driver_data;
  331. d = cmd64x_chipsets[idx];
  332. if (idx == 1) {
  333. /*
  334. * UltraDMA only supported on PCI646U and PCI646U2, which
  335. * correspond to revisions 0x03, 0x05 and 0x07 respectively.
  336. * Actually, although the CMD tech support people won't
  337. * tell me the details, the 0x03 revision cannot support
  338. * UDMA correctly without hardware modifications, and even
  339. * then it only works with Quantum disks due to some
  340. * hold time assumptions in the 646U part which are fixed
  341. * in the 646U2.
  342. *
  343. * So we only do UltraDMA on revision 0x05 and 0x07 chipsets.
  344. */
  345. if (dev->revision < 5) {
  346. d.udma_mask = 0x00;
  347. /*
  348. * The original PCI0646 didn't have the primary
  349. * channel enable bit, it appeared starting with
  350. * PCI0646U (i.e. revision ID 3).
  351. */
  352. if (dev->revision < 3) {
  353. d.enablebits[0].reg = 0;
  354. d.port_ops = &cmd64x_port_ops;
  355. if (dev->revision == 1)
  356. d.dma_ops = &cmd646_rev1_dma_ops;
  357. }
  358. }
  359. }
  360. return ide_pci_init_one(dev, &d, NULL);
  361. }
  362. static const struct pci_device_id cmd64x_pci_tbl[] = {
  363. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
  364. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
  365. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 },
  366. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 },
  367. { 0, },
  368. };
  369. MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl);
  370. static struct pci_driver cmd64x_pci_driver = {
  371. .name = "CMD64x_IDE",
  372. .id_table = cmd64x_pci_tbl,
  373. .probe = cmd64x_init_one,
  374. .remove = ide_pci_remove,
  375. .suspend = ide_pci_suspend,
  376. .resume = ide_pci_resume,
  377. };
  378. static int __init cmd64x_ide_init(void)
  379. {
  380. return ide_pci_register_driver(&cmd64x_pci_driver);
  381. }
  382. static void __exit cmd64x_ide_exit(void)
  383. {
  384. pci_unregister_driver(&cmd64x_pci_driver);
  385. }
  386. module_init(cmd64x_ide_init);
  387. module_exit(cmd64x_ide_exit);
  388. MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick, Bartlomiej Zolnierkiewicz");
  389. MODULE_DESCRIPTION("PCI driver module for CMD64x IDE");
  390. MODULE_LICENSE("GPL");