fsl_ddr_edac.h 2.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980
  1. /*
  2. * Freescale Memory Controller kernel module
  3. *
  4. * Support Power-based SoCs including MPC85xx, MPC86xx, MPC83xx and
  5. * ARM-based Layerscape SoCs including LS2xxx. Originally split
  6. * out from mpc85xx_edac EDAC driver.
  7. *
  8. * Author: Dave Jiang <djiang@mvista.com>
  9. *
  10. * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
  11. * the terms of the GNU General Public License version 2. This program
  12. * is licensed "as is" without any warranty of any kind, whether express
  13. * or implied.
  14. *
  15. */
  16. #ifndef _FSL_DDR_EDAC_H_
  17. #define _FSL_DDR_EDAC_H_
  18. #define fsl_mc_printk(mci, level, fmt, arg...) \
  19. edac_mc_chipset_printk(mci, level, "FSL_DDR", fmt, ##arg)
  20. /*
  21. * DRAM error defines
  22. */
  23. /* DDR_SDRAM_CFG */
  24. #define FSL_MC_DDR_SDRAM_CFG 0x0110
  25. #define FSL_MC_CS_BNDS_0 0x0000
  26. #define FSL_MC_CS_BNDS_OFS 0x0008
  27. #define FSL_MC_DATA_ERR_INJECT_HI 0x0e00
  28. #define FSL_MC_DATA_ERR_INJECT_LO 0x0e04
  29. #define FSL_MC_ECC_ERR_INJECT 0x0e08
  30. #define FSL_MC_CAPTURE_DATA_HI 0x0e20
  31. #define FSL_MC_CAPTURE_DATA_LO 0x0e24
  32. #define FSL_MC_CAPTURE_ECC 0x0e28
  33. #define FSL_MC_ERR_DETECT 0x0e40
  34. #define FSL_MC_ERR_DISABLE 0x0e44
  35. #define FSL_MC_ERR_INT_EN 0x0e48
  36. #define FSL_MC_CAPTURE_ATRIBUTES 0x0e4c
  37. #define FSL_MC_CAPTURE_ADDRESS 0x0e50
  38. #define FSL_MC_CAPTURE_EXT_ADDRESS 0x0e54
  39. #define FSL_MC_ERR_SBE 0x0e58
  40. #define DSC_MEM_EN 0x80000000
  41. #define DSC_ECC_EN 0x20000000
  42. #define DSC_RD_EN 0x10000000
  43. #define DSC_DBW_MASK 0x00180000
  44. #define DSC_DBW_32 0x00080000
  45. #define DSC_DBW_64 0x00000000
  46. #define DSC_SDTYPE_MASK 0x07000000
  47. #define DSC_X32_EN 0x00000020
  48. /* Err_Int_En */
  49. #define DDR_EIE_MSEE 0x1 /* memory select */
  50. #define DDR_EIE_SBEE 0x4 /* single-bit ECC error */
  51. #define DDR_EIE_MBEE 0x8 /* multi-bit ECC error */
  52. /* Err_Detect */
  53. #define DDR_EDE_MSE 0x1 /* memory select */
  54. #define DDR_EDE_SBE 0x4 /* single-bit ECC error */
  55. #define DDR_EDE_MBE 0x8 /* multi-bit ECC error */
  56. #define DDR_EDE_MME 0x80000000 /* multiple memory errors */
  57. /* Err_Disable */
  58. #define DDR_EDI_MSED 0x1 /* memory select disable */
  59. #define DDR_EDI_SBED 0x4 /* single-bit ECC error disable */
  60. #define DDR_EDI_MBED 0x8 /* multi-bit ECC error disable */
  61. struct fsl_mc_pdata {
  62. char *name;
  63. int edac_idx;
  64. void __iomem *mc_vbase;
  65. int irq;
  66. };
  67. int fsl_mc_err_probe(struct platform_device *op);
  68. int fsl_mc_err_remove(struct platform_device *op);
  69. #endif