s3c24xx-cpufreq.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. /*
  2. * Copyright (c) 2006-2008 Simtec Electronics
  3. * http://armlinux.simtec.co.uk/
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * S3C24XX CPU Frequency scaling
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/ioport.h>
  17. #include <linux/cpufreq.h>
  18. #include <linux/cpu.h>
  19. #include <linux/clk.h>
  20. #include <linux/err.h>
  21. #include <linux/io.h>
  22. #include <linux/device.h>
  23. #include <linux/sysfs.h>
  24. #include <linux/slab.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/map.h>
  27. #include <plat/cpu.h>
  28. #include <plat/cpu-freq-core.h>
  29. #include <mach/regs-clock.h>
  30. /* note, cpufreq support deals in kHz, no Hz */
  31. static struct cpufreq_driver s3c24xx_driver;
  32. static struct s3c_cpufreq_config cpu_cur;
  33. static struct s3c_iotimings s3c24xx_iotiming;
  34. static struct cpufreq_frequency_table *pll_reg;
  35. static unsigned int last_target = ~0;
  36. static unsigned int ftab_size;
  37. static struct cpufreq_frequency_table *ftab;
  38. static struct clk *_clk_mpll;
  39. static struct clk *_clk_xtal;
  40. static struct clk *clk_fclk;
  41. static struct clk *clk_hclk;
  42. static struct clk *clk_pclk;
  43. static struct clk *clk_arm;
  44. #ifdef CONFIG_ARM_S3C24XX_CPUFREQ_DEBUGFS
  45. struct s3c_cpufreq_config *s3c_cpufreq_getconfig(void)
  46. {
  47. return &cpu_cur;
  48. }
  49. struct s3c_iotimings *s3c_cpufreq_getiotimings(void)
  50. {
  51. return &s3c24xx_iotiming;
  52. }
  53. #endif /* CONFIG_ARM_S3C24XX_CPUFREQ_DEBUGFS */
  54. static void s3c_cpufreq_getcur(struct s3c_cpufreq_config *cfg)
  55. {
  56. unsigned long fclk, pclk, hclk, armclk;
  57. cfg->freq.fclk = fclk = clk_get_rate(clk_fclk);
  58. cfg->freq.hclk = hclk = clk_get_rate(clk_hclk);
  59. cfg->freq.pclk = pclk = clk_get_rate(clk_pclk);
  60. cfg->freq.armclk = armclk = clk_get_rate(clk_arm);
  61. cfg->pll.driver_data = __raw_readl(S3C2410_MPLLCON);
  62. cfg->pll.frequency = fclk;
  63. cfg->freq.hclk_tns = 1000000000 / (cfg->freq.hclk / 10);
  64. cfg->divs.h_divisor = fclk / hclk;
  65. cfg->divs.p_divisor = fclk / pclk;
  66. }
  67. static inline void s3c_cpufreq_calc(struct s3c_cpufreq_config *cfg)
  68. {
  69. unsigned long pll = cfg->pll.frequency;
  70. cfg->freq.fclk = pll;
  71. cfg->freq.hclk = pll / cfg->divs.h_divisor;
  72. cfg->freq.pclk = pll / cfg->divs.p_divisor;
  73. /* convert hclk into 10ths of nanoseconds for io calcs */
  74. cfg->freq.hclk_tns = 1000000000 / (cfg->freq.hclk / 10);
  75. }
  76. static inline int closer(unsigned int target, unsigned int n, unsigned int c)
  77. {
  78. int diff_cur = abs(target - c);
  79. int diff_new = abs(target - n);
  80. return (diff_new < diff_cur);
  81. }
  82. static void s3c_cpufreq_show(const char *pfx,
  83. struct s3c_cpufreq_config *cfg)
  84. {
  85. s3c_freq_dbg("%s: Fvco=%u, F=%lu, A=%lu, H=%lu (%u), P=%lu (%u)\n",
  86. pfx, cfg->pll.frequency, cfg->freq.fclk, cfg->freq.armclk,
  87. cfg->freq.hclk, cfg->divs.h_divisor,
  88. cfg->freq.pclk, cfg->divs.p_divisor);
  89. }
  90. /* functions to wrapper the driver info calls to do the cpu specific work */
  91. static void s3c_cpufreq_setio(struct s3c_cpufreq_config *cfg)
  92. {
  93. if (cfg->info->set_iotiming)
  94. (cfg->info->set_iotiming)(cfg, &s3c24xx_iotiming);
  95. }
  96. static int s3c_cpufreq_calcio(struct s3c_cpufreq_config *cfg)
  97. {
  98. if (cfg->info->calc_iotiming)
  99. return (cfg->info->calc_iotiming)(cfg, &s3c24xx_iotiming);
  100. return 0;
  101. }
  102. static void s3c_cpufreq_setrefresh(struct s3c_cpufreq_config *cfg)
  103. {
  104. (cfg->info->set_refresh)(cfg);
  105. }
  106. static void s3c_cpufreq_setdivs(struct s3c_cpufreq_config *cfg)
  107. {
  108. (cfg->info->set_divs)(cfg);
  109. }
  110. static int s3c_cpufreq_calcdivs(struct s3c_cpufreq_config *cfg)
  111. {
  112. return (cfg->info->calc_divs)(cfg);
  113. }
  114. static void s3c_cpufreq_setfvco(struct s3c_cpufreq_config *cfg)
  115. {
  116. cfg->mpll = _clk_mpll;
  117. (cfg->info->set_fvco)(cfg);
  118. }
  119. static inline void s3c_cpufreq_updateclk(struct clk *clk,
  120. unsigned int freq)
  121. {
  122. clk_set_rate(clk, freq);
  123. }
  124. static int s3c_cpufreq_settarget(struct cpufreq_policy *policy,
  125. unsigned int target_freq,
  126. struct cpufreq_frequency_table *pll)
  127. {
  128. struct s3c_cpufreq_freqs freqs;
  129. struct s3c_cpufreq_config cpu_new;
  130. unsigned long flags;
  131. cpu_new = cpu_cur; /* copy new from current */
  132. s3c_cpufreq_show("cur", &cpu_cur);
  133. /* TODO - check for DMA currently outstanding */
  134. cpu_new.pll = pll ? *pll : cpu_cur.pll;
  135. if (pll)
  136. freqs.pll_changing = 1;
  137. /* update our frequencies */
  138. cpu_new.freq.armclk = target_freq;
  139. cpu_new.freq.fclk = cpu_new.pll.frequency;
  140. if (s3c_cpufreq_calcdivs(&cpu_new) < 0) {
  141. pr_err("no divisors for %d\n", target_freq);
  142. goto err_notpossible;
  143. }
  144. s3c_freq_dbg("%s: got divs\n", __func__);
  145. s3c_cpufreq_calc(&cpu_new);
  146. s3c_freq_dbg("%s: calculated frequencies for new\n", __func__);
  147. if (cpu_new.freq.hclk != cpu_cur.freq.hclk) {
  148. if (s3c_cpufreq_calcio(&cpu_new) < 0) {
  149. pr_err("%s: no IO timings\n", __func__);
  150. goto err_notpossible;
  151. }
  152. }
  153. s3c_cpufreq_show("new", &cpu_new);
  154. /* setup our cpufreq parameters */
  155. freqs.old = cpu_cur.freq;
  156. freqs.new = cpu_new.freq;
  157. freqs.freqs.old = cpu_cur.freq.armclk / 1000;
  158. freqs.freqs.new = cpu_new.freq.armclk / 1000;
  159. /* update f/h/p clock settings before we issue the change
  160. * notification, so that drivers do not need to do anything
  161. * special if they want to recalculate on CPUFREQ_PRECHANGE. */
  162. s3c_cpufreq_updateclk(_clk_mpll, cpu_new.pll.frequency);
  163. s3c_cpufreq_updateclk(clk_fclk, cpu_new.freq.fclk);
  164. s3c_cpufreq_updateclk(clk_hclk, cpu_new.freq.hclk);
  165. s3c_cpufreq_updateclk(clk_pclk, cpu_new.freq.pclk);
  166. /* start the frequency change */
  167. cpufreq_freq_transition_begin(policy, &freqs.freqs);
  168. /* If hclk is staying the same, then we do not need to
  169. * re-write the IO or the refresh timings whilst we are changing
  170. * speed. */
  171. local_irq_save(flags);
  172. /* is our memory clock slowing down? */
  173. if (cpu_new.freq.hclk < cpu_cur.freq.hclk) {
  174. s3c_cpufreq_setrefresh(&cpu_new);
  175. s3c_cpufreq_setio(&cpu_new);
  176. }
  177. if (cpu_new.freq.fclk == cpu_cur.freq.fclk) {
  178. /* not changing PLL, just set the divisors */
  179. s3c_cpufreq_setdivs(&cpu_new);
  180. } else {
  181. if (cpu_new.freq.fclk < cpu_cur.freq.fclk) {
  182. /* slow the cpu down, then set divisors */
  183. s3c_cpufreq_setfvco(&cpu_new);
  184. s3c_cpufreq_setdivs(&cpu_new);
  185. } else {
  186. /* set the divisors, then speed up */
  187. s3c_cpufreq_setdivs(&cpu_new);
  188. s3c_cpufreq_setfvco(&cpu_new);
  189. }
  190. }
  191. /* did our memory clock speed up */
  192. if (cpu_new.freq.hclk > cpu_cur.freq.hclk) {
  193. s3c_cpufreq_setrefresh(&cpu_new);
  194. s3c_cpufreq_setio(&cpu_new);
  195. }
  196. /* update our current settings */
  197. cpu_cur = cpu_new;
  198. local_irq_restore(flags);
  199. /* notify everyone we've done this */
  200. cpufreq_freq_transition_end(policy, &freqs.freqs, 0);
  201. s3c_freq_dbg("%s: finished\n", __func__);
  202. return 0;
  203. err_notpossible:
  204. pr_err("no compatible settings for %d\n", target_freq);
  205. return -EINVAL;
  206. }
  207. /* s3c_cpufreq_target
  208. *
  209. * called by the cpufreq core to adjust the frequency that the CPU
  210. * is currently running at.
  211. */
  212. static int s3c_cpufreq_target(struct cpufreq_policy *policy,
  213. unsigned int target_freq,
  214. unsigned int relation)
  215. {
  216. struct cpufreq_frequency_table *pll;
  217. unsigned int index;
  218. /* avoid repeated calls which cause a needless amout of duplicated
  219. * logging output (and CPU time as the calculation process is
  220. * done) */
  221. if (target_freq == last_target)
  222. return 0;
  223. last_target = target_freq;
  224. s3c_freq_dbg("%s: policy %p, target %u, relation %u\n",
  225. __func__, policy, target_freq, relation);
  226. if (ftab) {
  227. index = cpufreq_frequency_table_target(policy, target_freq,
  228. relation);
  229. s3c_freq_dbg("%s: adjust %d to entry %d (%u)\n", __func__,
  230. target_freq, index, ftab[index].frequency);
  231. target_freq = ftab[index].frequency;
  232. }
  233. target_freq *= 1000; /* convert target to Hz */
  234. /* find the settings for our new frequency */
  235. if (!pll_reg || cpu_cur.lock_pll) {
  236. /* either we've not got any PLL values, or we've locked
  237. * to the current one. */
  238. pll = NULL;
  239. } else {
  240. struct cpufreq_policy tmp_policy;
  241. /* we keep the cpu pll table in Hz, to ensure we get an
  242. * accurate value for the PLL output. */
  243. tmp_policy.min = policy->min * 1000;
  244. tmp_policy.max = policy->max * 1000;
  245. tmp_policy.cpu = policy->cpu;
  246. tmp_policy.freq_table = pll_reg;
  247. /* cpufreq_frequency_table_target returns the index
  248. * of the table entry, not the value of
  249. * the table entry's index field. */
  250. index = cpufreq_frequency_table_target(&tmp_policy, target_freq,
  251. relation);
  252. pll = pll_reg + index;
  253. s3c_freq_dbg("%s: target %u => %u\n",
  254. __func__, target_freq, pll->frequency);
  255. target_freq = pll->frequency;
  256. }
  257. return s3c_cpufreq_settarget(policy, target_freq, pll);
  258. }
  259. struct clk *s3c_cpufreq_clk_get(struct device *dev, const char *name)
  260. {
  261. struct clk *clk;
  262. clk = clk_get(dev, name);
  263. if (IS_ERR(clk))
  264. pr_err("failed to get clock '%s'\n", name);
  265. return clk;
  266. }
  267. static int s3c_cpufreq_init(struct cpufreq_policy *policy)
  268. {
  269. policy->clk = clk_arm;
  270. policy->cpuinfo.transition_latency = cpu_cur.info->latency;
  271. if (ftab)
  272. return cpufreq_table_validate_and_show(policy, ftab);
  273. return 0;
  274. }
  275. static int __init s3c_cpufreq_initclks(void)
  276. {
  277. _clk_mpll = s3c_cpufreq_clk_get(NULL, "mpll");
  278. _clk_xtal = s3c_cpufreq_clk_get(NULL, "xtal");
  279. clk_fclk = s3c_cpufreq_clk_get(NULL, "fclk");
  280. clk_hclk = s3c_cpufreq_clk_get(NULL, "hclk");
  281. clk_pclk = s3c_cpufreq_clk_get(NULL, "pclk");
  282. clk_arm = s3c_cpufreq_clk_get(NULL, "armclk");
  283. if (IS_ERR(clk_fclk) || IS_ERR(clk_hclk) || IS_ERR(clk_pclk) ||
  284. IS_ERR(_clk_mpll) || IS_ERR(clk_arm) || IS_ERR(_clk_xtal)) {
  285. pr_err("%s: could not get clock(s)\n", __func__);
  286. return -ENOENT;
  287. }
  288. pr_info("%s: clocks f=%lu,h=%lu,p=%lu,a=%lu\n",
  289. __func__,
  290. clk_get_rate(clk_fclk) / 1000,
  291. clk_get_rate(clk_hclk) / 1000,
  292. clk_get_rate(clk_pclk) / 1000,
  293. clk_get_rate(clk_arm) / 1000);
  294. return 0;
  295. }
  296. #ifdef CONFIG_PM
  297. static struct cpufreq_frequency_table suspend_pll;
  298. static unsigned int suspend_freq;
  299. static int s3c_cpufreq_suspend(struct cpufreq_policy *policy)
  300. {
  301. suspend_pll.frequency = clk_get_rate(_clk_mpll);
  302. suspend_pll.driver_data = __raw_readl(S3C2410_MPLLCON);
  303. suspend_freq = clk_get_rate(clk_arm);
  304. return 0;
  305. }
  306. static int s3c_cpufreq_resume(struct cpufreq_policy *policy)
  307. {
  308. int ret;
  309. s3c_freq_dbg("%s: resuming with policy %p\n", __func__, policy);
  310. last_target = ~0; /* invalidate last_target setting */
  311. /* whilst we will be called later on, we try and re-set the
  312. * cpu frequencies as soon as possible so that we do not end
  313. * up resuming devices and then immediately having to re-set
  314. * a number of settings once these devices have restarted.
  315. *
  316. * as a note, it is expected devices are not used until they
  317. * have been un-suspended and at that time they should have
  318. * used the updated clock settings.
  319. */
  320. ret = s3c_cpufreq_settarget(NULL, suspend_freq, &suspend_pll);
  321. if (ret) {
  322. pr_err("%s: failed to reset pll/freq\n", __func__);
  323. return ret;
  324. }
  325. return 0;
  326. }
  327. #else
  328. #define s3c_cpufreq_resume NULL
  329. #define s3c_cpufreq_suspend NULL
  330. #endif
  331. static struct cpufreq_driver s3c24xx_driver = {
  332. .flags = CPUFREQ_STICKY | CPUFREQ_NEED_INITIAL_FREQ_CHECK,
  333. .target = s3c_cpufreq_target,
  334. .get = cpufreq_generic_get,
  335. .init = s3c_cpufreq_init,
  336. .suspend = s3c_cpufreq_suspend,
  337. .resume = s3c_cpufreq_resume,
  338. .name = "s3c24xx",
  339. };
  340. int s3c_cpufreq_register(struct s3c_cpufreq_info *info)
  341. {
  342. if (!info || !info->name) {
  343. pr_err("%s: failed to pass valid information\n", __func__);
  344. return -EINVAL;
  345. }
  346. pr_info("S3C24XX CPU Frequency driver, %s cpu support\n",
  347. info->name);
  348. /* check our driver info has valid data */
  349. BUG_ON(info->set_refresh == NULL);
  350. BUG_ON(info->set_divs == NULL);
  351. BUG_ON(info->calc_divs == NULL);
  352. /* info->set_fvco is optional, depending on whether there
  353. * is a need to set the clock code. */
  354. cpu_cur.info = info;
  355. /* Note, driver registering should probably update locktime */
  356. return 0;
  357. }
  358. int __init s3c_cpufreq_setboard(struct s3c_cpufreq_board *board)
  359. {
  360. struct s3c_cpufreq_board *ours;
  361. if (!board) {
  362. pr_info("%s: no board data\n", __func__);
  363. return -EINVAL;
  364. }
  365. /* Copy the board information so that each board can make this
  366. * initdata. */
  367. ours = kzalloc(sizeof(*ours), GFP_KERNEL);
  368. if (ours == NULL) {
  369. pr_err("%s: no memory\n", __func__);
  370. return -ENOMEM;
  371. }
  372. *ours = *board;
  373. cpu_cur.board = ours;
  374. return 0;
  375. }
  376. static int __init s3c_cpufreq_auto_io(void)
  377. {
  378. int ret;
  379. if (!cpu_cur.info->get_iotiming) {
  380. pr_err("%s: get_iotiming undefined\n", __func__);
  381. return -ENOENT;
  382. }
  383. pr_info("%s: working out IO settings\n", __func__);
  384. ret = (cpu_cur.info->get_iotiming)(&cpu_cur, &s3c24xx_iotiming);
  385. if (ret)
  386. pr_err("%s: failed to get timings\n", __func__);
  387. return ret;
  388. }
  389. /* if one or is zero, then return the other, otherwise return the min */
  390. #define do_min(_a, _b) ((_a) == 0 ? (_b) : (_b) == 0 ? (_a) : min(_a, _b))
  391. /**
  392. * s3c_cpufreq_freq_min - find the minimum settings for the given freq.
  393. * @dst: The destination structure
  394. * @a: One argument.
  395. * @b: The other argument.
  396. *
  397. * Create a minimum of each frequency entry in the 'struct s3c_freq',
  398. * unless the entry is zero when it is ignored and the non-zero argument
  399. * used.
  400. */
  401. static void s3c_cpufreq_freq_min(struct s3c_freq *dst,
  402. struct s3c_freq *a, struct s3c_freq *b)
  403. {
  404. dst->fclk = do_min(a->fclk, b->fclk);
  405. dst->hclk = do_min(a->hclk, b->hclk);
  406. dst->pclk = do_min(a->pclk, b->pclk);
  407. dst->armclk = do_min(a->armclk, b->armclk);
  408. }
  409. static inline u32 calc_locktime(u32 freq, u32 time_us)
  410. {
  411. u32 result;
  412. result = freq * time_us;
  413. result = DIV_ROUND_UP(result, 1000 * 1000);
  414. return result;
  415. }
  416. static void s3c_cpufreq_update_loctkime(void)
  417. {
  418. unsigned int bits = cpu_cur.info->locktime_bits;
  419. u32 rate = (u32)clk_get_rate(_clk_xtal);
  420. u32 val;
  421. if (bits == 0) {
  422. WARN_ON(1);
  423. return;
  424. }
  425. val = calc_locktime(rate, cpu_cur.info->locktime_u) << bits;
  426. val |= calc_locktime(rate, cpu_cur.info->locktime_m);
  427. pr_info("%s: new locktime is 0x%08x\n", __func__, val);
  428. __raw_writel(val, S3C2410_LOCKTIME);
  429. }
  430. static int s3c_cpufreq_build_freq(void)
  431. {
  432. int size, ret;
  433. kfree(ftab);
  434. size = cpu_cur.info->calc_freqtable(&cpu_cur, NULL, 0);
  435. size++;
  436. ftab = kzalloc(sizeof(*ftab) * size, GFP_KERNEL);
  437. if (!ftab) {
  438. pr_err("%s: no memory for tables\n", __func__);
  439. return -ENOMEM;
  440. }
  441. ftab_size = size;
  442. ret = cpu_cur.info->calc_freqtable(&cpu_cur, ftab, size);
  443. s3c_cpufreq_addfreq(ftab, ret, size, CPUFREQ_TABLE_END);
  444. return 0;
  445. }
  446. static int __init s3c_cpufreq_initcall(void)
  447. {
  448. int ret = 0;
  449. if (cpu_cur.info && cpu_cur.board) {
  450. ret = s3c_cpufreq_initclks();
  451. if (ret)
  452. goto out;
  453. /* get current settings */
  454. s3c_cpufreq_getcur(&cpu_cur);
  455. s3c_cpufreq_show("cur", &cpu_cur);
  456. if (cpu_cur.board->auto_io) {
  457. ret = s3c_cpufreq_auto_io();
  458. if (ret) {
  459. pr_err("%s: failed to get io timing\n",
  460. __func__);
  461. goto out;
  462. }
  463. }
  464. if (cpu_cur.board->need_io && !cpu_cur.info->set_iotiming) {
  465. pr_err("%s: no IO support registered\n", __func__);
  466. ret = -EINVAL;
  467. goto out;
  468. }
  469. if (!cpu_cur.info->need_pll)
  470. cpu_cur.lock_pll = 1;
  471. s3c_cpufreq_update_loctkime();
  472. s3c_cpufreq_freq_min(&cpu_cur.max, &cpu_cur.board->max,
  473. &cpu_cur.info->max);
  474. if (cpu_cur.info->calc_freqtable)
  475. s3c_cpufreq_build_freq();
  476. ret = cpufreq_register_driver(&s3c24xx_driver);
  477. }
  478. out:
  479. return ret;
  480. }
  481. late_initcall(s3c_cpufreq_initcall);
  482. /**
  483. * s3c_plltab_register - register CPU PLL table.
  484. * @plls: The list of PLL entries.
  485. * @plls_no: The size of the PLL entries @plls.
  486. *
  487. * Register the given set of PLLs with the system.
  488. */
  489. int s3c_plltab_register(struct cpufreq_frequency_table *plls,
  490. unsigned int plls_no)
  491. {
  492. struct cpufreq_frequency_table *vals;
  493. unsigned int size;
  494. size = sizeof(*vals) * (plls_no + 1);
  495. vals = kzalloc(size, GFP_KERNEL);
  496. if (vals) {
  497. memcpy(vals, plls, size);
  498. pll_reg = vals;
  499. /* write a terminating entry, we don't store it in the
  500. * table that is stored in the kernel */
  501. vals += plls_no;
  502. vals->frequency = CPUFREQ_TABLE_END;
  503. pr_info("%d PLL entries\n", plls_no);
  504. } else
  505. pr_err("no memory for PLL tables\n");
  506. return vals ? 0 : -ENOMEM;
  507. }