processor-flags.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. #ifndef _UAPI_ASM_X86_PROCESSOR_FLAGS_H
  2. #define _UAPI_ASM_X86_PROCESSOR_FLAGS_H
  3. /* Various flags defined: can be included from assembler. */
  4. #include <linux/const.h>
  5. /*
  6. * EFLAGS bits
  7. */
  8. #define X86_EFLAGS_CF_BIT 0 /* Carry Flag */
  9. #define X86_EFLAGS_CF _BITUL(X86_EFLAGS_CF_BIT)
  10. #define X86_EFLAGS_FIXED_BIT 1 /* Bit 1 - always on */
  11. #define X86_EFLAGS_FIXED _BITUL(X86_EFLAGS_FIXED_BIT)
  12. #define X86_EFLAGS_PF_BIT 2 /* Parity Flag */
  13. #define X86_EFLAGS_PF _BITUL(X86_EFLAGS_PF_BIT)
  14. #define X86_EFLAGS_AF_BIT 4 /* Auxiliary carry Flag */
  15. #define X86_EFLAGS_AF _BITUL(X86_EFLAGS_AF_BIT)
  16. #define X86_EFLAGS_ZF_BIT 6 /* Zero Flag */
  17. #define X86_EFLAGS_ZF _BITUL(X86_EFLAGS_ZF_BIT)
  18. #define X86_EFLAGS_SF_BIT 7 /* Sign Flag */
  19. #define X86_EFLAGS_SF _BITUL(X86_EFLAGS_SF_BIT)
  20. #define X86_EFLAGS_TF_BIT 8 /* Trap Flag */
  21. #define X86_EFLAGS_TF _BITUL(X86_EFLAGS_TF_BIT)
  22. #define X86_EFLAGS_IF_BIT 9 /* Interrupt Flag */
  23. #define X86_EFLAGS_IF _BITUL(X86_EFLAGS_IF_BIT)
  24. #define X86_EFLAGS_DF_BIT 10 /* Direction Flag */
  25. #define X86_EFLAGS_DF _BITUL(X86_EFLAGS_DF_BIT)
  26. #define X86_EFLAGS_OF_BIT 11 /* Overflow Flag */
  27. #define X86_EFLAGS_OF _BITUL(X86_EFLAGS_OF_BIT)
  28. #define X86_EFLAGS_IOPL_BIT 12 /* I/O Privilege Level (2 bits) */
  29. #define X86_EFLAGS_IOPL (_AC(3,UL) << X86_EFLAGS_IOPL_BIT)
  30. #define X86_EFLAGS_NT_BIT 14 /* Nested Task */
  31. #define X86_EFLAGS_NT _BITUL(X86_EFLAGS_NT_BIT)
  32. #define X86_EFLAGS_RF_BIT 16 /* Resume Flag */
  33. #define X86_EFLAGS_RF _BITUL(X86_EFLAGS_RF_BIT)
  34. #define X86_EFLAGS_VM_BIT 17 /* Virtual Mode */
  35. #define X86_EFLAGS_VM _BITUL(X86_EFLAGS_VM_BIT)
  36. #define X86_EFLAGS_AC_BIT 18 /* Alignment Check/Access Control */
  37. #define X86_EFLAGS_AC _BITUL(X86_EFLAGS_AC_BIT)
  38. #define X86_EFLAGS_VIF_BIT 19 /* Virtual Interrupt Flag */
  39. #define X86_EFLAGS_VIF _BITUL(X86_EFLAGS_VIF_BIT)
  40. #define X86_EFLAGS_VIP_BIT 20 /* Virtual Interrupt Pending */
  41. #define X86_EFLAGS_VIP _BITUL(X86_EFLAGS_VIP_BIT)
  42. #define X86_EFLAGS_ID_BIT 21 /* CPUID detection */
  43. #define X86_EFLAGS_ID _BITUL(X86_EFLAGS_ID_BIT)
  44. /*
  45. * Basic CPU control in CR0
  46. */
  47. #define X86_CR0_PE_BIT 0 /* Protection Enable */
  48. #define X86_CR0_PE _BITUL(X86_CR0_PE_BIT)
  49. #define X86_CR0_MP_BIT 1 /* Monitor Coprocessor */
  50. #define X86_CR0_MP _BITUL(X86_CR0_MP_BIT)
  51. #define X86_CR0_EM_BIT 2 /* Emulation */
  52. #define X86_CR0_EM _BITUL(X86_CR0_EM_BIT)
  53. #define X86_CR0_TS_BIT 3 /* Task Switched */
  54. #define X86_CR0_TS _BITUL(X86_CR0_TS_BIT)
  55. #define X86_CR0_ET_BIT 4 /* Extension Type */
  56. #define X86_CR0_ET _BITUL(X86_CR0_ET_BIT)
  57. #define X86_CR0_NE_BIT 5 /* Numeric Error */
  58. #define X86_CR0_NE _BITUL(X86_CR0_NE_BIT)
  59. #define X86_CR0_WP_BIT 16 /* Write Protect */
  60. #define X86_CR0_WP _BITUL(X86_CR0_WP_BIT)
  61. #define X86_CR0_AM_BIT 18 /* Alignment Mask */
  62. #define X86_CR0_AM _BITUL(X86_CR0_AM_BIT)
  63. #define X86_CR0_NW_BIT 29 /* Not Write-through */
  64. #define X86_CR0_NW _BITUL(X86_CR0_NW_BIT)
  65. #define X86_CR0_CD_BIT 30 /* Cache Disable */
  66. #define X86_CR0_CD _BITUL(X86_CR0_CD_BIT)
  67. #define X86_CR0_PG_BIT 31 /* Paging */
  68. #define X86_CR0_PG _BITUL(X86_CR0_PG_BIT)
  69. /*
  70. * Paging options in CR3
  71. */
  72. #define X86_CR3_PWT_BIT 3 /* Page Write Through */
  73. #define X86_CR3_PWT _BITUL(X86_CR3_PWT_BIT)
  74. #define X86_CR3_PCD_BIT 4 /* Page Cache Disable */
  75. #define X86_CR3_PCD _BITUL(X86_CR3_PCD_BIT)
  76. #define X86_CR3_PCID_NOFLUSH_BIT 63 /* Preserve old PCID */
  77. #define X86_CR3_PCID_NOFLUSH _BITULL(X86_CR3_PCID_NOFLUSH_BIT)
  78. /*
  79. * Intel CPU features in CR4
  80. */
  81. #define X86_CR4_VME_BIT 0 /* enable vm86 extensions */
  82. #define X86_CR4_VME _BITUL(X86_CR4_VME_BIT)
  83. #define X86_CR4_PVI_BIT 1 /* virtual interrupts flag enable */
  84. #define X86_CR4_PVI _BITUL(X86_CR4_PVI_BIT)
  85. #define X86_CR4_TSD_BIT 2 /* disable time stamp at ipl 3 */
  86. #define X86_CR4_TSD _BITUL(X86_CR4_TSD_BIT)
  87. #define X86_CR4_DE_BIT 3 /* enable debugging extensions */
  88. #define X86_CR4_DE _BITUL(X86_CR4_DE_BIT)
  89. #define X86_CR4_PSE_BIT 4 /* enable page size extensions */
  90. #define X86_CR4_PSE _BITUL(X86_CR4_PSE_BIT)
  91. #define X86_CR4_PAE_BIT 5 /* enable physical address extensions */
  92. #define X86_CR4_PAE _BITUL(X86_CR4_PAE_BIT)
  93. #define X86_CR4_MCE_BIT 6 /* Machine check enable */
  94. #define X86_CR4_MCE _BITUL(X86_CR4_MCE_BIT)
  95. #define X86_CR4_PGE_BIT 7 /* enable global pages */
  96. #define X86_CR4_PGE _BITUL(X86_CR4_PGE_BIT)
  97. #define X86_CR4_PCE_BIT 8 /* enable performance counters at ipl 3 */
  98. #define X86_CR4_PCE _BITUL(X86_CR4_PCE_BIT)
  99. #define X86_CR4_OSFXSR_BIT 9 /* enable fast FPU save and restore */
  100. #define X86_CR4_OSFXSR _BITUL(X86_CR4_OSFXSR_BIT)
  101. #define X86_CR4_OSXMMEXCPT_BIT 10 /* enable unmasked SSE exceptions */
  102. #define X86_CR4_OSXMMEXCPT _BITUL(X86_CR4_OSXMMEXCPT_BIT)
  103. #define X86_CR4_VMXE_BIT 13 /* enable VMX virtualization */
  104. #define X86_CR4_VMXE _BITUL(X86_CR4_VMXE_BIT)
  105. #define X86_CR4_SMXE_BIT 14 /* enable safer mode (TXT) */
  106. #define X86_CR4_SMXE _BITUL(X86_CR4_SMXE_BIT)
  107. #define X86_CR4_FSGSBASE_BIT 16 /* enable RDWRFSGS support */
  108. #define X86_CR4_FSGSBASE _BITUL(X86_CR4_FSGSBASE_BIT)
  109. #define X86_CR4_PCIDE_BIT 17 /* enable PCID support */
  110. #define X86_CR4_PCIDE _BITUL(X86_CR4_PCIDE_BIT)
  111. #define X86_CR4_OSXSAVE_BIT 18 /* enable xsave and xrestore */
  112. #define X86_CR4_OSXSAVE _BITUL(X86_CR4_OSXSAVE_BIT)
  113. #define X86_CR4_SMEP_BIT 20 /* enable SMEP support */
  114. #define X86_CR4_SMEP _BITUL(X86_CR4_SMEP_BIT)
  115. #define X86_CR4_SMAP_BIT 21 /* enable SMAP support */
  116. #define X86_CR4_SMAP _BITUL(X86_CR4_SMAP_BIT)
  117. #define X86_CR4_PKE_BIT 22 /* enable Protection Keys support */
  118. #define X86_CR4_PKE _BITUL(X86_CR4_PKE_BIT)
  119. /*
  120. * x86-64 Task Priority Register, CR8
  121. */
  122. #define X86_CR8_TPR _AC(0x0000000f,UL) /* task priority register */
  123. /*
  124. * AMD and Transmeta use MSRs for configuration; see <asm/msr-index.h>
  125. */
  126. /*
  127. * NSC/Cyrix CPU configuration register indexes
  128. */
  129. #define CX86_PCR0 0x20
  130. #define CX86_GCR 0xb8
  131. #define CX86_CCR0 0xc0
  132. #define CX86_CCR1 0xc1
  133. #define CX86_CCR2 0xc2
  134. #define CX86_CCR3 0xc3
  135. #define CX86_CCR4 0xe8
  136. #define CX86_CCR5 0xe9
  137. #define CX86_CCR6 0xea
  138. #define CX86_CCR7 0xeb
  139. #define CX86_PCR1 0xf0
  140. #define CX86_DIR0 0xfe
  141. #define CX86_DIR1 0xff
  142. #define CX86_ARR_BASE 0xc4
  143. #define CX86_RCR_BASE 0xdc
  144. #endif /* _UAPI_ASM_X86_PROCESSOR_FLAGS_H */