clear_page.S 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /* clear_page.S: UltraSparc optimized clear page.
  2. *
  3. * Copyright (C) 1996, 1998, 1999, 2000, 2004 David S. Miller (davem@redhat.com)
  4. * Copyright (C) 1997 Jakub Jelinek (jakub@redhat.com)
  5. */
  6. #include <asm/visasm.h>
  7. #include <asm/thread_info.h>
  8. #include <asm/page.h>
  9. #include <asm/pgtable.h>
  10. #include <asm/spitfire.h>
  11. #include <asm/head.h>
  12. #include <asm/export.h>
  13. /* What we used to do was lock a TLB entry into a specific
  14. * TLB slot, clear the page with interrupts disabled, then
  15. * restore the original TLB entry. This was great for
  16. * disturbing the TLB as little as possible, but it meant
  17. * we had to keep interrupts disabled for a long time.
  18. *
  19. * Now, we simply use the normal TLB loading mechanism,
  20. * and this makes the cpu choose a slot all by itself.
  21. * Then we do a normal TLB flush on exit. We need only
  22. * disable preemption during the clear.
  23. */
  24. .text
  25. .globl _clear_page
  26. EXPORT_SYMBOL(_clear_page)
  27. _clear_page: /* %o0=dest */
  28. ba,pt %xcc, clear_page_common
  29. clr %o4
  30. /* This thing is pretty important, it shows up
  31. * on the profiles via do_anonymous_page().
  32. */
  33. .align 32
  34. .globl clear_user_page
  35. EXPORT_SYMBOL(clear_user_page)
  36. clear_user_page: /* %o0=dest, %o1=vaddr */
  37. lduw [%g6 + TI_PRE_COUNT], %o2
  38. sethi %hi(PAGE_OFFSET), %g2
  39. sethi %hi(PAGE_SIZE), %o4
  40. ldx [%g2 + %lo(PAGE_OFFSET)], %g2
  41. sethi %hi(PAGE_KERNEL_LOCKED), %g3
  42. ldx [%g3 + %lo(PAGE_KERNEL_LOCKED)], %g3
  43. sub %o0, %g2, %g1 ! paddr
  44. and %o1, %o4, %o0 ! vaddr D-cache alias bit
  45. or %g1, %g3, %g1 ! TTE data
  46. sethi %hi(TLBTEMP_BASE), %o3
  47. add %o2, 1, %o4
  48. add %o0, %o3, %o0 ! TTE vaddr
  49. /* Disable preemption. */
  50. mov TLB_TAG_ACCESS, %g3
  51. stw %o4, [%g6 + TI_PRE_COUNT]
  52. /* Load TLB entry. */
  53. rdpr %pstate, %o4
  54. wrpr %o4, PSTATE_IE, %pstate
  55. stxa %o0, [%g3] ASI_DMMU
  56. stxa %g1, [%g0] ASI_DTLB_DATA_IN
  57. sethi %hi(KERNBASE), %g1
  58. flush %g1
  59. wrpr %o4, 0x0, %pstate
  60. mov 1, %o4
  61. clear_page_common:
  62. VISEntryHalf
  63. membar #StoreLoad | #StoreStore | #LoadStore
  64. fzero %f0
  65. sethi %hi(PAGE_SIZE/64), %o1
  66. mov %o0, %g1 ! remember vaddr for tlbflush
  67. fzero %f2
  68. or %o1, %lo(PAGE_SIZE/64), %o1
  69. faddd %f0, %f2, %f4
  70. fmuld %f0, %f2, %f6
  71. faddd %f0, %f2, %f8
  72. fmuld %f0, %f2, %f10
  73. faddd %f0, %f2, %f12
  74. fmuld %f0, %f2, %f14
  75. 1: stda %f0, [%o0 + %g0] ASI_BLK_P
  76. subcc %o1, 1, %o1
  77. bne,pt %icc, 1b
  78. add %o0, 0x40, %o0
  79. membar #Sync
  80. VISExitHalf
  81. brz,pn %o4, out
  82. nop
  83. stxa %g0, [%g1] ASI_DMMU_DEMAP
  84. membar #Sync
  85. stw %o2, [%g6 + TI_PRE_COUNT]
  86. out: retl
  87. nop