cache.h 3.1 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. #ifndef __ASM_SH_CPU_SH5_CACHE_H
  2. #define __ASM_SH_CPU_SH5_CACHE_H
  3. /*
  4. * include/asm-sh/cpu-sh5/cache.h
  5. *
  6. * Copyright (C) 2000, 2001 Paolo Alberelli
  7. * Copyright (C) 2003, 2004 Paul Mundt
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #define L1_CACHE_SHIFT 5
  14. /* Valid and Dirty bits */
  15. #define SH_CACHE_VALID (1LL<<0)
  16. #define SH_CACHE_UPDATED (1LL<<57)
  17. /* Unimplemented compat bits.. */
  18. #define SH_CACHE_COMBINED 0
  19. #define SH_CACHE_ASSOC 0
  20. /* Cache flags */
  21. #define SH_CACHE_MODE_WT (1LL<<0)
  22. #define SH_CACHE_MODE_WB (1LL<<1)
  23. /*
  24. * Control Registers.
  25. */
  26. #define ICCR_BASE 0x01600000 /* Instruction Cache Control Register */
  27. #define ICCR_REG0 0 /* Register 0 offset */
  28. #define ICCR_REG1 1 /* Register 1 offset */
  29. #define ICCR0 ICCR_BASE+ICCR_REG0
  30. #define ICCR1 ICCR_BASE+ICCR_REG1
  31. #define ICCR0_OFF 0x0 /* Set ICACHE off */
  32. #define ICCR0_ON 0x1 /* Set ICACHE on */
  33. #define ICCR0_ICI 0x2 /* Invalidate all in IC */
  34. #define ICCR1_NOLOCK 0x0 /* Set No Locking */
  35. #define OCCR_BASE 0x01E00000 /* Operand Cache Control Register */
  36. #define OCCR_REG0 0 /* Register 0 offset */
  37. #define OCCR_REG1 1 /* Register 1 offset */
  38. #define OCCR0 OCCR_BASE+OCCR_REG0
  39. #define OCCR1 OCCR_BASE+OCCR_REG1
  40. #define OCCR0_OFF 0x0 /* Set OCACHE off */
  41. #define OCCR0_ON 0x1 /* Set OCACHE on */
  42. #define OCCR0_OCI 0x2 /* Invalidate all in OC */
  43. #define OCCR0_WT 0x4 /* Set OCACHE in WT Mode */
  44. #define OCCR0_WB 0x0 /* Set OCACHE in WB Mode */
  45. #define OCCR1_NOLOCK 0x0 /* Set No Locking */
  46. /*
  47. * SH-5
  48. * A bit of description here, for neff=32.
  49. *
  50. * |<--- tag (19 bits) --->|
  51. * +-----------------------------+-----------------+------+----------+------+
  52. * | | | ways |set index |offset|
  53. * +-----------------------------+-----------------+------+----------+------+
  54. * ^ 2 bits 8 bits 5 bits
  55. * +- Bit 31
  56. *
  57. * Cacheline size is based on offset: 5 bits = 32 bytes per line
  58. * A cache line is identified by a tag + set but OCACHETAG/ICACHETAG
  59. * have a broader space for registers. These are outlined by
  60. * CACHE_?C_*_STEP below.
  61. *
  62. */
  63. /* Instruction cache */
  64. #define CACHE_IC_ADDRESS_ARRAY 0x01000000
  65. /* Operand Cache */
  66. #define CACHE_OC_ADDRESS_ARRAY 0x01800000
  67. /* These declarations relate to cache 'synonyms' in the operand cache. A
  68. 'synonym' occurs where effective address bits overlap between those used for
  69. indexing the cache sets and those passed to the MMU for translation. In the
  70. case of SH5-101 & SH5-103, only bit 12 is affected for 4k pages. */
  71. #define CACHE_OC_N_SYNBITS 1 /* Number of synonym bits */
  72. #define CACHE_OC_SYN_SHIFT 12
  73. /* Mask to select synonym bit(s) */
  74. #define CACHE_OC_SYN_MASK (((1UL<<CACHE_OC_N_SYNBITS)-1)<<CACHE_OC_SYN_SHIFT)
  75. /*
  76. * Instruction cache can't be invalidated based on physical addresses.
  77. * No Instruction Cache defines required, then.
  78. */
  79. #endif /* __ASM_SH_CPU_SH5_CACHE_H */