phy3250.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * Platform support for LPC32xx SoC
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
  7. * Copyright (C) 2010 NXP Semiconductors
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/device.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irq.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/device.h>
  26. #include <linux/gpio.h>
  27. #include <linux/amba/bus.h>
  28. #include <linux/amba/clcd.h>
  29. #include <linux/amba/pl08x.h>
  30. #include <linux/amba/mmci.h>
  31. #include <linux/of.h>
  32. #include <linux/of_address.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/clk.h>
  36. #include <linux/mtd/lpc32xx_slc.h>
  37. #include <linux/mtd/lpc32xx_mlc.h>
  38. #include <asm/setup.h>
  39. #include <asm/mach-types.h>
  40. #include <asm/mach/arch.h>
  41. #include <mach/hardware.h>
  42. #include <mach/platform.h>
  43. #include <mach/board.h>
  44. #include "common.h"
  45. /*
  46. * AMBA LCD controller
  47. */
  48. static struct clcd_panel conn_lcd_panel = {
  49. .mode = {
  50. .name = "QVGA portrait",
  51. .refresh = 60,
  52. .xres = 240,
  53. .yres = 320,
  54. .pixclock = 191828,
  55. .left_margin = 22,
  56. .right_margin = 11,
  57. .upper_margin = 2,
  58. .lower_margin = 1,
  59. .hsync_len = 5,
  60. .vsync_len = 2,
  61. .sync = 0,
  62. .vmode = FB_VMODE_NONINTERLACED,
  63. },
  64. .width = -1,
  65. .height = -1,
  66. .tim2 = (TIM2_IVS | TIM2_IHS),
  67. .cntl = (CNTL_BGR | CNTL_LCDTFT | CNTL_LCDVCOMP(1) |
  68. CNTL_LCDBPP16_565),
  69. .bpp = 16,
  70. };
  71. #define PANEL_SIZE (3 * SZ_64K)
  72. static int lpc32xx_clcd_setup(struct clcd_fb *fb)
  73. {
  74. dma_addr_t dma;
  75. fb->fb.screen_base = dma_alloc_wc(&fb->dev->dev, PANEL_SIZE, &dma,
  76. GFP_KERNEL);
  77. if (!fb->fb.screen_base) {
  78. printk(KERN_ERR "CLCD: unable to map framebuffer\n");
  79. return -ENOMEM;
  80. }
  81. fb->fb.fix.smem_start = dma;
  82. fb->fb.fix.smem_len = PANEL_SIZE;
  83. fb->panel = &conn_lcd_panel;
  84. return 0;
  85. }
  86. static int lpc32xx_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  87. {
  88. return dma_mmap_wc(&fb->dev->dev, vma, fb->fb.screen_base,
  89. fb->fb.fix.smem_start, fb->fb.fix.smem_len);
  90. }
  91. static void lpc32xx_clcd_remove(struct clcd_fb *fb)
  92. {
  93. dma_free_wc(&fb->dev->dev, fb->fb.fix.smem_len, fb->fb.screen_base,
  94. fb->fb.fix.smem_start);
  95. }
  96. static struct clcd_board lpc32xx_clcd_data = {
  97. .name = "Phytec LCD",
  98. .check = clcdfb_check,
  99. .decode = clcdfb_decode,
  100. .setup = lpc32xx_clcd_setup,
  101. .mmap = lpc32xx_clcd_mmap,
  102. .remove = lpc32xx_clcd_remove,
  103. };
  104. static struct pl08x_channel_data pl08x_slave_channels[] = {
  105. {
  106. .bus_id = "nand-slc",
  107. .min_signal = 1, /* SLC NAND Flash */
  108. .max_signal = 1,
  109. .periph_buses = PL08X_AHB1,
  110. },
  111. {
  112. .bus_id = "nand-mlc",
  113. .min_signal = 12, /* MLC NAND Flash */
  114. .max_signal = 12,
  115. .periph_buses = PL08X_AHB1,
  116. },
  117. };
  118. static int pl08x_get_signal(const struct pl08x_channel_data *cd)
  119. {
  120. return cd->min_signal;
  121. }
  122. static void pl08x_put_signal(const struct pl08x_channel_data *cd, int ch)
  123. {
  124. }
  125. static struct pl08x_platform_data pl08x_pd = {
  126. .slave_channels = &pl08x_slave_channels[0],
  127. .num_slave_channels = ARRAY_SIZE(pl08x_slave_channels),
  128. .get_xfer_signal = pl08x_get_signal,
  129. .put_xfer_signal = pl08x_put_signal,
  130. .lli_buses = PL08X_AHB1,
  131. .mem_buses = PL08X_AHB1,
  132. };
  133. static struct mmci_platform_data lpc32xx_mmci_data = {
  134. .ocr_mask = MMC_VDD_30_31 | MMC_VDD_31_32 |
  135. MMC_VDD_32_33 | MMC_VDD_33_34,
  136. };
  137. static struct lpc32xx_slc_platform_data lpc32xx_slc_data = {
  138. .dma_filter = pl08x_filter_id,
  139. };
  140. static struct lpc32xx_mlc_platform_data lpc32xx_mlc_data = {
  141. .dma_filter = pl08x_filter_id,
  142. };
  143. static const struct of_dev_auxdata lpc32xx_auxdata_lookup[] __initconst = {
  144. OF_DEV_AUXDATA("arm,pl022", 0x20084000, "dev:ssp0", NULL),
  145. OF_DEV_AUXDATA("arm,pl022", 0x2008C000, "dev:ssp1", NULL),
  146. OF_DEV_AUXDATA("arm,pl110", 0x31040000, "dev:clcd", &lpc32xx_clcd_data),
  147. OF_DEV_AUXDATA("arm,pl080", 0x31000000, "pl08xdmac", &pl08x_pd),
  148. OF_DEV_AUXDATA("arm,pl18x", 0x20098000, "20098000.sd",
  149. &lpc32xx_mmci_data),
  150. OF_DEV_AUXDATA("nxp,lpc3220-slc", 0x20020000, "20020000.flash",
  151. &lpc32xx_slc_data),
  152. OF_DEV_AUXDATA("nxp,lpc3220-mlc", 0x200a8000, "200a8000.flash",
  153. &lpc32xx_mlc_data),
  154. { }
  155. };
  156. static void __init lpc3250_machine_init(void)
  157. {
  158. u32 tmp;
  159. /* Setup LCD muxing to RGB565 */
  160. tmp = __raw_readl(LPC32XX_CLKPWR_LCDCLK_CTRL) &
  161. ~(LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_MSK |
  162. LPC32XX_CLKPWR_LCDCTRL_PSCALE_MSK);
  163. tmp |= LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT16;
  164. __raw_writel(tmp, LPC32XX_CLKPWR_LCDCLK_CTRL);
  165. lpc32xx_serial_init();
  166. /* Test clock needed for UDA1380 initial init */
  167. __raw_writel(LPC32XX_CLKPWR_TESTCLK2_SEL_MOSC |
  168. LPC32XX_CLKPWR_TESTCLK_TESTCLK2_EN,
  169. LPC32XX_CLKPWR_TEST_CLK_SEL);
  170. of_platform_default_populate(NULL, lpc32xx_auxdata_lookup, NULL);
  171. }
  172. static const char *const lpc32xx_dt_compat[] __initconst = {
  173. "nxp,lpc3220",
  174. "nxp,lpc3230",
  175. "nxp,lpc3240",
  176. "nxp,lpc3250",
  177. NULL
  178. };
  179. DT_MACHINE_START(LPC32XX_DT, "LPC32XX SoC (Flattened Device Tree)")
  180. .atag_offset = 0x100,
  181. .map_io = lpc32xx_map_io,
  182. .init_machine = lpc3250_machine_init,
  183. .dt_compat = lpc32xx_dt_compat,
  184. MACHINE_END