tpmi.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * iop13xx tpmi device resources
  3. * Copyright (c) 2005-2006, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  16. * Place - Suite 330, Boston, MA 02111-1307 USA.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/io.h>
  24. #include <asm/irq.h>
  25. #include <asm/sizes.h>
  26. #include <mach/irqs.h>
  27. /* assumes CONTROLLER_ONLY# is never asserted in the ESSR register */
  28. #define IOP13XX_TPMI_MMR(dev) IOP13XX_REG_ADDR32_PHYS(0x48000 + (dev << 12))
  29. #define IOP13XX_TPMI_MEM(dev) IOP13XX_REG_ADDR32_PHYS(0x60000 + (dev << 13))
  30. #define IOP13XX_TPMI_CTRL(dev) IOP13XX_REG_ADDR32_PHYS(0x50000 + (dev << 10))
  31. #define IOP13XX_TPMI_IOP_CTRL(dev) (IOP13XX_TPMI_CTRL(dev) + 0x2000)
  32. #define IOP13XX_TPMI_MMR_SIZE (SZ_4K - 1)
  33. #define IOP13XX_TPMI_MEM_SIZE (255)
  34. #define IOP13XX_TPMI_MEM_CTRL (SZ_1K - 1)
  35. #define IOP13XX_TPMI_RESOURCE_MMR 0
  36. #define IOP13XX_TPMI_RESOURCE_MEM 1
  37. #define IOP13XX_TPMI_RESOURCE_CTRL 2
  38. #define IOP13XX_TPMI_RESOURCE_IOP_CTRL 3
  39. #define IOP13XX_TPMI_RESOURCE_IRQ 4
  40. static struct resource iop13xx_tpmi_0_resources[] = {
  41. [IOP13XX_TPMI_RESOURCE_MMR] = {
  42. .start = IOP13XX_TPMI_MMR(4), /* tpmi0 starts at dev == 4 */
  43. .end = IOP13XX_TPMI_MMR(4) + IOP13XX_TPMI_MMR_SIZE,
  44. .flags = IORESOURCE_MEM,
  45. },
  46. [IOP13XX_TPMI_RESOURCE_MEM] = {
  47. .start = IOP13XX_TPMI_MEM(0),
  48. .end = IOP13XX_TPMI_MEM(0) + IOP13XX_TPMI_MEM_SIZE,
  49. .flags = IORESOURCE_MEM,
  50. },
  51. [IOP13XX_TPMI_RESOURCE_CTRL] = {
  52. .start = IOP13XX_TPMI_CTRL(0),
  53. .end = IOP13XX_TPMI_CTRL(0) + IOP13XX_TPMI_MEM_CTRL,
  54. .flags = IORESOURCE_MEM,
  55. },
  56. [IOP13XX_TPMI_RESOURCE_IOP_CTRL] = {
  57. .start = IOP13XX_TPMI_IOP_CTRL(0),
  58. .end = IOP13XX_TPMI_IOP_CTRL(0) + IOP13XX_TPMI_MEM_CTRL,
  59. .flags = IORESOURCE_MEM,
  60. },
  61. [IOP13XX_TPMI_RESOURCE_IRQ] = {
  62. .start = IRQ_IOP13XX_TPMI0_OUT,
  63. .end = IRQ_IOP13XX_TPMI0_OUT,
  64. .flags = IORESOURCE_IRQ
  65. }
  66. };
  67. static struct resource iop13xx_tpmi_1_resources[] = {
  68. [IOP13XX_TPMI_RESOURCE_MMR] = {
  69. .start = IOP13XX_TPMI_MMR(1),
  70. .end = IOP13XX_TPMI_MMR(1) + IOP13XX_TPMI_MMR_SIZE,
  71. .flags = IORESOURCE_MEM,
  72. },
  73. [IOP13XX_TPMI_RESOURCE_MEM] = {
  74. .start = IOP13XX_TPMI_MEM(1),
  75. .end = IOP13XX_TPMI_MEM(1) + IOP13XX_TPMI_MEM_SIZE,
  76. .flags = IORESOURCE_MEM,
  77. },
  78. [IOP13XX_TPMI_RESOURCE_CTRL] = {
  79. .start = IOP13XX_TPMI_CTRL(1),
  80. .end = IOP13XX_TPMI_CTRL(1) + IOP13XX_TPMI_MEM_CTRL,
  81. .flags = IORESOURCE_MEM,
  82. },
  83. [IOP13XX_TPMI_RESOURCE_IOP_CTRL] = {
  84. .start = IOP13XX_TPMI_IOP_CTRL(1),
  85. .end = IOP13XX_TPMI_IOP_CTRL(1) + IOP13XX_TPMI_MEM_CTRL,
  86. .flags = IORESOURCE_MEM,
  87. },
  88. [IOP13XX_TPMI_RESOURCE_IRQ] = {
  89. .start = IRQ_IOP13XX_TPMI1_OUT,
  90. .end = IRQ_IOP13XX_TPMI1_OUT,
  91. .flags = IORESOURCE_IRQ
  92. }
  93. };
  94. static struct resource iop13xx_tpmi_2_resources[] = {
  95. [IOP13XX_TPMI_RESOURCE_MMR] = {
  96. .start = IOP13XX_TPMI_MMR(2),
  97. .end = IOP13XX_TPMI_MMR(2) + IOP13XX_TPMI_MMR_SIZE,
  98. .flags = IORESOURCE_MEM,
  99. },
  100. [IOP13XX_TPMI_RESOURCE_MEM] = {
  101. .start = IOP13XX_TPMI_MEM(2),
  102. .end = IOP13XX_TPMI_MEM(2) + IOP13XX_TPMI_MEM_SIZE,
  103. .flags = IORESOURCE_MEM,
  104. },
  105. [IOP13XX_TPMI_RESOURCE_CTRL] = {
  106. .start = IOP13XX_TPMI_CTRL(2),
  107. .end = IOP13XX_TPMI_CTRL(2) + IOP13XX_TPMI_MEM_CTRL,
  108. .flags = IORESOURCE_MEM,
  109. },
  110. [IOP13XX_TPMI_RESOURCE_IOP_CTRL] = {
  111. .start = IOP13XX_TPMI_IOP_CTRL(2),
  112. .end = IOP13XX_TPMI_IOP_CTRL(2) + IOP13XX_TPMI_MEM_CTRL,
  113. .flags = IORESOURCE_MEM,
  114. },
  115. [IOP13XX_TPMI_RESOURCE_IRQ] = {
  116. .start = IRQ_IOP13XX_TPMI2_OUT,
  117. .end = IRQ_IOP13XX_TPMI2_OUT,
  118. .flags = IORESOURCE_IRQ
  119. }
  120. };
  121. static struct resource iop13xx_tpmi_3_resources[] = {
  122. [IOP13XX_TPMI_RESOURCE_MMR] = {
  123. .start = IOP13XX_TPMI_MMR(3),
  124. .end = IOP13XX_TPMI_MMR(3) + IOP13XX_TPMI_MMR_SIZE,
  125. .flags = IORESOURCE_MEM,
  126. },
  127. [IOP13XX_TPMI_RESOURCE_MEM] = {
  128. .start = IOP13XX_TPMI_MEM(3),
  129. .end = IOP13XX_TPMI_MEM(3) + IOP13XX_TPMI_MEM_SIZE,
  130. .flags = IORESOURCE_MEM,
  131. },
  132. [IOP13XX_TPMI_RESOURCE_CTRL] = {
  133. .start = IOP13XX_TPMI_CTRL(3),
  134. .end = IOP13XX_TPMI_CTRL(3) + IOP13XX_TPMI_MEM_CTRL,
  135. .flags = IORESOURCE_MEM,
  136. },
  137. [IOP13XX_TPMI_RESOURCE_IOP_CTRL] = {
  138. .start = IOP13XX_TPMI_IOP_CTRL(3),
  139. .end = IOP13XX_TPMI_IOP_CTRL(3) + IOP13XX_TPMI_MEM_CTRL,
  140. .flags = IORESOURCE_MEM,
  141. },
  142. [IOP13XX_TPMI_RESOURCE_IRQ] = {
  143. .start = IRQ_IOP13XX_TPMI3_OUT,
  144. .end = IRQ_IOP13XX_TPMI3_OUT,
  145. .flags = IORESOURCE_IRQ
  146. }
  147. };
  148. u64 iop13xx_tpmi_mask = DMA_BIT_MASK(64);
  149. static struct platform_device iop13xx_tpmi_0_device = {
  150. .name = "iop-tpmi",
  151. .id = 0,
  152. .num_resources = ARRAY_SIZE(iop13xx_tpmi_0_resources),
  153. .resource = iop13xx_tpmi_0_resources,
  154. .dev = {
  155. .dma_mask = &iop13xx_tpmi_mask,
  156. .coherent_dma_mask = DMA_BIT_MASK(64),
  157. },
  158. };
  159. static struct platform_device iop13xx_tpmi_1_device = {
  160. .name = "iop-tpmi",
  161. .id = 1,
  162. .num_resources = ARRAY_SIZE(iop13xx_tpmi_1_resources),
  163. .resource = iop13xx_tpmi_1_resources,
  164. .dev = {
  165. .dma_mask = &iop13xx_tpmi_mask,
  166. .coherent_dma_mask = DMA_BIT_MASK(64),
  167. },
  168. };
  169. static struct platform_device iop13xx_tpmi_2_device = {
  170. .name = "iop-tpmi",
  171. .id = 2,
  172. .num_resources = ARRAY_SIZE(iop13xx_tpmi_2_resources),
  173. .resource = iop13xx_tpmi_2_resources,
  174. .dev = {
  175. .dma_mask = &iop13xx_tpmi_mask,
  176. .coherent_dma_mask = DMA_BIT_MASK(64),
  177. },
  178. };
  179. static struct platform_device iop13xx_tpmi_3_device = {
  180. .name = "iop-tpmi",
  181. .id = 3,
  182. .num_resources = ARRAY_SIZE(iop13xx_tpmi_3_resources),
  183. .resource = iop13xx_tpmi_3_resources,
  184. .dev = {
  185. .dma_mask = &iop13xx_tpmi_mask,
  186. .coherent_dma_mask = DMA_BIT_MASK(64),
  187. },
  188. };
  189. __init void iop13xx_add_tpmi_devices(void)
  190. {
  191. unsigned short device_id;
  192. /* tpmi's not present on iop341 or iop342 */
  193. if (__raw_readl(IOP13XX_ESSR0) & IOP13XX_INTERFACE_SEL_PCIX)
  194. /* ATUE must be present */
  195. device_id = __raw_readw(IOP13XX_ATUE_DID);
  196. else
  197. /* ATUX must be present */
  198. device_id = __raw_readw(IOP13XX_ATUX_DID);
  199. switch (device_id) {
  200. /* iop34[1|2] 0-tpmi */
  201. case 0x3380:
  202. case 0x3384:
  203. case 0x3388:
  204. case 0x338c:
  205. case 0x3382:
  206. case 0x3386:
  207. case 0x338a:
  208. case 0x338e:
  209. return;
  210. /* iop348 1-tpmi */
  211. case 0x3310:
  212. case 0x3312:
  213. case 0x3314:
  214. case 0x3318:
  215. case 0x331a:
  216. case 0x331c:
  217. case 0x33c0:
  218. case 0x33c2:
  219. case 0x33c4:
  220. case 0x33c8:
  221. case 0x33ca:
  222. case 0x33cc:
  223. case 0x33b0:
  224. case 0x33b2:
  225. case 0x33b4:
  226. case 0x33b8:
  227. case 0x33ba:
  228. case 0x33bc:
  229. case 0x3320:
  230. case 0x3322:
  231. case 0x3324:
  232. case 0x3328:
  233. case 0x332a:
  234. case 0x332c:
  235. platform_device_register(&iop13xx_tpmi_0_device);
  236. return;
  237. default:
  238. platform_device_register(&iop13xx_tpmi_0_device);
  239. platform_device_register(&iop13xx_tpmi_1_device);
  240. platform_device_register(&iop13xx_tpmi_2_device);
  241. platform_device_register(&iop13xx_tpmi_3_device);
  242. return;
  243. }
  244. }