123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733 |
- /*
- * Copyright (c) 2011-2014 Samsung Electronics Co., Ltd.
- * http://www.samsung.com
- *
- * EXYNOS - Suspend support
- *
- * Based on arch/arm/mach-s3c2410/pm.c
- * Copyright (c) 2006 Simtec Electronics
- * Ben Dooks <ben@simtec.co.uk>
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- */
- #include <linux/init.h>
- #include <linux/suspend.h>
- #include <linux/syscore_ops.h>
- #include <linux/cpu_pm.h>
- #include <linux/io.h>
- #include <linux/irq.h>
- #include <linux/irqchip.h>
- #include <linux/irqdomain.h>
- #include <linux/of_address.h>
- #include <linux/err.h>
- #include <linux/regulator/machine.h>
- #include <linux/soc/samsung/exynos-pmu.h>
- #include <linux/soc/samsung/exynos-regs-pmu.h>
- #include <asm/cacheflush.h>
- #include <asm/hardware/cache-l2x0.h>
- #include <asm/firmware.h>
- #include <asm/mcpm.h>
- #include <asm/smp_scu.h>
- #include <asm/suspend.h>
- #include <mach/map.h>
- #include <plat/pm-common.h>
- #include "common.h"
- #define REG_TABLE_END (-1U)
- #define EXYNOS5420_CPU_STATE 0x28
- /**
- * struct exynos_wkup_irq - PMU IRQ to mask mapping
- * @hwirq: Hardware IRQ signal of the PMU
- * @mask: Mask in PMU wake-up mask register
- */
- struct exynos_wkup_irq {
- unsigned int hwirq;
- u32 mask;
- };
- struct exynos_pm_data {
- const struct exynos_wkup_irq *wkup_irq;
- unsigned int wake_disable_mask;
- unsigned int *release_ret_regs;
- void (*pm_prepare)(void);
- void (*pm_resume_prepare)(void);
- void (*pm_resume)(void);
- int (*pm_suspend)(void);
- int (*cpu_suspend)(unsigned long);
- };
- static const struct exynos_pm_data *pm_data;
- static int exynos5420_cpu_state;
- static unsigned int exynos_pmu_spare3;
- /*
- * GIC wake-up support
- */
- static u32 exynos_irqwake_intmask = 0xffffffff;
- static const struct exynos_wkup_irq exynos3250_wkup_irq[] = {
- { 73, BIT(1) }, /* RTC alarm */
- { 74, BIT(2) }, /* RTC tick */
- { /* sentinel */ },
- };
- static const struct exynos_wkup_irq exynos4_wkup_irq[] = {
- { 44, BIT(1) }, /* RTC alarm */
- { 45, BIT(2) }, /* RTC tick */
- { /* sentinel */ },
- };
- static const struct exynos_wkup_irq exynos5250_wkup_irq[] = {
- { 43, BIT(1) }, /* RTC alarm */
- { 44, BIT(2) }, /* RTC tick */
- { /* sentinel */ },
- };
- static unsigned int exynos_release_ret_regs[] = {
- S5P_PAD_RET_MAUDIO_OPTION,
- S5P_PAD_RET_GPIO_OPTION,
- S5P_PAD_RET_UART_OPTION,
- S5P_PAD_RET_MMCA_OPTION,
- S5P_PAD_RET_MMCB_OPTION,
- S5P_PAD_RET_EBIA_OPTION,
- S5P_PAD_RET_EBIB_OPTION,
- REG_TABLE_END,
- };
- static unsigned int exynos3250_release_ret_regs[] = {
- S5P_PAD_RET_MAUDIO_OPTION,
- S5P_PAD_RET_GPIO_OPTION,
- S5P_PAD_RET_UART_OPTION,
- S5P_PAD_RET_MMCA_OPTION,
- S5P_PAD_RET_MMCB_OPTION,
- S5P_PAD_RET_EBIA_OPTION,
- S5P_PAD_RET_EBIB_OPTION,
- S5P_PAD_RET_MMC2_OPTION,
- S5P_PAD_RET_SPI_OPTION,
- REG_TABLE_END,
- };
- static unsigned int exynos5420_release_ret_regs[] = {
- EXYNOS_PAD_RET_DRAM_OPTION,
- EXYNOS_PAD_RET_MAUDIO_OPTION,
- EXYNOS_PAD_RET_JTAG_OPTION,
- EXYNOS5420_PAD_RET_GPIO_OPTION,
- EXYNOS5420_PAD_RET_UART_OPTION,
- EXYNOS5420_PAD_RET_MMCA_OPTION,
- EXYNOS5420_PAD_RET_MMCB_OPTION,
- EXYNOS5420_PAD_RET_MMCC_OPTION,
- EXYNOS5420_PAD_RET_HSI_OPTION,
- EXYNOS_PAD_RET_EBIA_OPTION,
- EXYNOS_PAD_RET_EBIB_OPTION,
- EXYNOS5420_PAD_RET_SPI_OPTION,
- EXYNOS5420_PAD_RET_DRAM_COREBLK_OPTION,
- REG_TABLE_END,
- };
- static int exynos_irq_set_wake(struct irq_data *data, unsigned int state)
- {
- const struct exynos_wkup_irq *wkup_irq;
- if (!pm_data->wkup_irq)
- return -ENOENT;
- wkup_irq = pm_data->wkup_irq;
- while (wkup_irq->mask) {
- if (wkup_irq->hwirq == data->hwirq) {
- if (!state)
- exynos_irqwake_intmask |= wkup_irq->mask;
- else
- exynos_irqwake_intmask &= ~wkup_irq->mask;
- return 0;
- }
- ++wkup_irq;
- }
- return -ENOENT;
- }
- static struct irq_chip exynos_pmu_chip = {
- .name = "PMU",
- .irq_eoi = irq_chip_eoi_parent,
- .irq_mask = irq_chip_mask_parent,
- .irq_unmask = irq_chip_unmask_parent,
- .irq_retrigger = irq_chip_retrigger_hierarchy,
- .irq_set_wake = exynos_irq_set_wake,
- #ifdef CONFIG_SMP
- .irq_set_affinity = irq_chip_set_affinity_parent,
- #endif
- };
- static int exynos_pmu_domain_translate(struct irq_domain *d,
- struct irq_fwspec *fwspec,
- unsigned long *hwirq,
- unsigned int *type)
- {
- if (is_of_node(fwspec->fwnode)) {
- if (fwspec->param_count != 3)
- return -EINVAL;
- /* No PPI should point to this domain */
- if (fwspec->param[0] != 0)
- return -EINVAL;
- *hwirq = fwspec->param[1];
- *type = fwspec->param[2];
- return 0;
- }
- return -EINVAL;
- }
- static int exynos_pmu_domain_alloc(struct irq_domain *domain,
- unsigned int virq,
- unsigned int nr_irqs, void *data)
- {
- struct irq_fwspec *fwspec = data;
- struct irq_fwspec parent_fwspec;
- irq_hw_number_t hwirq;
- int i;
- if (fwspec->param_count != 3)
- return -EINVAL; /* Not GIC compliant */
- if (fwspec->param[0] != 0)
- return -EINVAL; /* No PPI should point to this domain */
- hwirq = fwspec->param[1];
- for (i = 0; i < nr_irqs; i++)
- irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
- &exynos_pmu_chip, NULL);
- parent_fwspec = *fwspec;
- parent_fwspec.fwnode = domain->parent->fwnode;
- return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
- &parent_fwspec);
- }
- static const struct irq_domain_ops exynos_pmu_domain_ops = {
- .translate = exynos_pmu_domain_translate,
- .alloc = exynos_pmu_domain_alloc,
- .free = irq_domain_free_irqs_common,
- };
- static int __init exynos_pmu_irq_init(struct device_node *node,
- struct device_node *parent)
- {
- struct irq_domain *parent_domain, *domain;
- if (!parent) {
- pr_err("%s: no parent, giving up\n", node->full_name);
- return -ENODEV;
- }
- parent_domain = irq_find_host(parent);
- if (!parent_domain) {
- pr_err("%s: unable to obtain parent domain\n", node->full_name);
- return -ENXIO;
- }
- pmu_base_addr = of_iomap(node, 0);
- if (!pmu_base_addr) {
- pr_err("%s: failed to find exynos pmu register\n",
- node->full_name);
- return -ENOMEM;
- }
- domain = irq_domain_add_hierarchy(parent_domain, 0, 0,
- node, &exynos_pmu_domain_ops,
- NULL);
- if (!domain) {
- iounmap(pmu_base_addr);
- return -ENOMEM;
- }
- /*
- * Clear the OF_POPULATED flag set in of_irq_init so that
- * later the Exynos PMU platform device won't be skipped.
- */
- of_node_clear_flag(node, OF_POPULATED);
- return 0;
- }
- #define EXYNOS_PMU_IRQ(symbol, name) IRQCHIP_DECLARE(symbol, name, exynos_pmu_irq_init)
- EXYNOS_PMU_IRQ(exynos3250_pmu_irq, "samsung,exynos3250-pmu");
- EXYNOS_PMU_IRQ(exynos4210_pmu_irq, "samsung,exynos4210-pmu");
- EXYNOS_PMU_IRQ(exynos4212_pmu_irq, "samsung,exynos4212-pmu");
- EXYNOS_PMU_IRQ(exynos4412_pmu_irq, "samsung,exynos4412-pmu");
- EXYNOS_PMU_IRQ(exynos4415_pmu_irq, "samsung,exynos4415-pmu");
- EXYNOS_PMU_IRQ(exynos5250_pmu_irq, "samsung,exynos5250-pmu");
- EXYNOS_PMU_IRQ(exynos5420_pmu_irq, "samsung,exynos5420-pmu");
- static int exynos_cpu_do_idle(void)
- {
- /* issue the standby signal into the pm unit. */
- cpu_do_idle();
- pr_info("Failed to suspend the system\n");
- return 1; /* Aborting suspend */
- }
- static void exynos_flush_cache_all(void)
- {
- flush_cache_all();
- outer_flush_all();
- }
- static int exynos_cpu_suspend(unsigned long arg)
- {
- exynos_flush_cache_all();
- return exynos_cpu_do_idle();
- }
- static int exynos3250_cpu_suspend(unsigned long arg)
- {
- flush_cache_all();
- return exynos_cpu_do_idle();
- }
- static int exynos5420_cpu_suspend(unsigned long arg)
- {
- /* MCPM works with HW CPU identifiers */
- unsigned int mpidr = read_cpuid_mpidr();
- unsigned int cluster = MPIDR_AFFINITY_LEVEL(mpidr, 1);
- unsigned int cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
- writel_relaxed(0x0, sysram_base_addr + EXYNOS5420_CPU_STATE);
- if (IS_ENABLED(CONFIG_EXYNOS5420_MCPM)) {
- mcpm_set_entry_vector(cpu, cluster, exynos_cpu_resume);
- mcpm_cpu_suspend();
- }
- pr_info("Failed to suspend the system\n");
- /* return value != 0 means failure */
- return 1;
- }
- static void exynos_pm_set_wakeup_mask(void)
- {
- /* Set wake-up mask registers */
- pmu_raw_writel(exynos_get_eint_wake_mask(), S5P_EINT_WAKEUP_MASK);
- pmu_raw_writel(exynos_irqwake_intmask & ~(1 << 31), S5P_WAKEUP_MASK);
- }
- static void exynos_pm_enter_sleep_mode(void)
- {
- /* Set value of power down register for sleep mode */
- exynos_sys_powerdown_conf(SYS_SLEEP);
- pmu_raw_writel(EXYNOS_SLEEP_MAGIC, S5P_INFORM1);
- }
- static void exynos_pm_prepare(void)
- {
- exynos_set_delayed_reset_assertion(false);
- /* Set wake-up mask registers */
- exynos_pm_set_wakeup_mask();
- exynos_pm_enter_sleep_mode();
- /* ensure at least INFORM0 has the resume address */
- pmu_raw_writel(virt_to_phys(exynos_cpu_resume), S5P_INFORM0);
- }
- static void exynos3250_pm_prepare(void)
- {
- unsigned int tmp;
- /* Set wake-up mask registers */
- exynos_pm_set_wakeup_mask();
- tmp = pmu_raw_readl(EXYNOS3_ARM_L2_OPTION);
- tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
- pmu_raw_writel(tmp, EXYNOS3_ARM_L2_OPTION);
- exynos_pm_enter_sleep_mode();
- /* ensure at least INFORM0 has the resume address */
- pmu_raw_writel(virt_to_phys(exynos_cpu_resume), S5P_INFORM0);
- }
- static void exynos5420_pm_prepare(void)
- {
- unsigned int tmp;
- /* Set wake-up mask registers */
- exynos_pm_set_wakeup_mask();
- exynos_pmu_spare3 = pmu_raw_readl(S5P_PMU_SPARE3);
- /*
- * The cpu state needs to be saved and restored so that the
- * secondary CPUs will enter low power start. Though the U-Boot
- * is setting the cpu state with low power flag, the kernel
- * needs to restore it back in case, the primary cpu fails to
- * suspend for any reason.
- */
- exynos5420_cpu_state = readl_relaxed(sysram_base_addr +
- EXYNOS5420_CPU_STATE);
- exynos_pm_enter_sleep_mode();
- /* ensure at least INFORM0 has the resume address */
- if (IS_ENABLED(CONFIG_EXYNOS5420_MCPM))
- pmu_raw_writel(virt_to_phys(mcpm_entry_point), S5P_INFORM0);
- tmp = pmu_raw_readl(EXYNOS5_ARM_L2_OPTION);
- tmp &= ~EXYNOS5_USE_RETENTION;
- pmu_raw_writel(tmp, EXYNOS5_ARM_L2_OPTION);
- tmp = pmu_raw_readl(EXYNOS5420_SFR_AXI_CGDIS1);
- tmp |= EXYNOS5420_UFS;
- pmu_raw_writel(tmp, EXYNOS5420_SFR_AXI_CGDIS1);
- tmp = pmu_raw_readl(EXYNOS5420_ARM_COMMON_OPTION);
- tmp &= ~EXYNOS5420_L2RSTDISABLE_VALUE;
- pmu_raw_writel(tmp, EXYNOS5420_ARM_COMMON_OPTION);
- tmp = pmu_raw_readl(EXYNOS5420_FSYS2_OPTION);
- tmp |= EXYNOS5420_EMULATION;
- pmu_raw_writel(tmp, EXYNOS5420_FSYS2_OPTION);
- tmp = pmu_raw_readl(EXYNOS5420_PSGEN_OPTION);
- tmp |= EXYNOS5420_EMULATION;
- pmu_raw_writel(tmp, EXYNOS5420_PSGEN_OPTION);
- }
- static int exynos_pm_suspend(void)
- {
- exynos_pm_central_suspend();
- /* Setting SEQ_OPTION register */
- pmu_raw_writel(S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0,
- S5P_CENTRAL_SEQ_OPTION);
- if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
- exynos_cpu_save_register();
- return 0;
- }
- static int exynos5420_pm_suspend(void)
- {
- u32 this_cluster;
- exynos_pm_central_suspend();
- /* Setting SEQ_OPTION register */
- this_cluster = MPIDR_AFFINITY_LEVEL(read_cpuid_mpidr(), 1);
- if (!this_cluster)
- pmu_raw_writel(EXYNOS5420_ARM_USE_STANDBY_WFI0,
- S5P_CENTRAL_SEQ_OPTION);
- else
- pmu_raw_writel(EXYNOS5420_KFC_USE_STANDBY_WFI0,
- S5P_CENTRAL_SEQ_OPTION);
- return 0;
- }
- static void exynos_pm_release_retention(void)
- {
- unsigned int i;
- for (i = 0; (pm_data->release_ret_regs[i] != REG_TABLE_END); i++)
- pmu_raw_writel(EXYNOS_WAKEUP_FROM_LOWPWR,
- pm_data->release_ret_regs[i]);
- }
- static void exynos_pm_resume(void)
- {
- u32 cpuid = read_cpuid_part();
- if (exynos_pm_central_resume())
- goto early_wakeup;
- /* For release retention */
- exynos_pm_release_retention();
- if (cpuid == ARM_CPU_PART_CORTEX_A9)
- scu_enable(S5P_VA_SCU);
- if (call_firmware_op(resume) == -ENOSYS
- && cpuid == ARM_CPU_PART_CORTEX_A9)
- exynos_cpu_restore_register();
- early_wakeup:
- /* Clear SLEEP mode set in INFORM1 */
- pmu_raw_writel(0x0, S5P_INFORM1);
- exynos_set_delayed_reset_assertion(true);
- }
- static void exynos3250_pm_resume(void)
- {
- u32 cpuid = read_cpuid_part();
- if (exynos_pm_central_resume())
- goto early_wakeup;
- /* For release retention */
- exynos_pm_release_retention();
- pmu_raw_writel(S5P_USE_STANDBY_WFI_ALL, S5P_CENTRAL_SEQ_OPTION);
- if (call_firmware_op(resume) == -ENOSYS
- && cpuid == ARM_CPU_PART_CORTEX_A9)
- exynos_cpu_restore_register();
- early_wakeup:
- /* Clear SLEEP mode set in INFORM1 */
- pmu_raw_writel(0x0, S5P_INFORM1);
- }
- static void exynos5420_prepare_pm_resume(void)
- {
- if (IS_ENABLED(CONFIG_EXYNOS5420_MCPM))
- WARN_ON(mcpm_cpu_powered_up());
- }
- static void exynos5420_pm_resume(void)
- {
- unsigned long tmp;
- /* Restore the CPU0 low power state register */
- tmp = pmu_raw_readl(EXYNOS5_ARM_CORE0_SYS_PWR_REG);
- pmu_raw_writel(tmp | S5P_CORE_LOCAL_PWR_EN,
- EXYNOS5_ARM_CORE0_SYS_PWR_REG);
- /* Restore the sysram cpu state register */
- writel_relaxed(exynos5420_cpu_state,
- sysram_base_addr + EXYNOS5420_CPU_STATE);
- pmu_raw_writel(EXYNOS5420_USE_STANDBY_WFI_ALL,
- S5P_CENTRAL_SEQ_OPTION);
- if (exynos_pm_central_resume())
- goto early_wakeup;
- /* For release retention */
- exynos_pm_release_retention();
- pmu_raw_writel(exynos_pmu_spare3, S5P_PMU_SPARE3);
- early_wakeup:
- tmp = pmu_raw_readl(EXYNOS5420_SFR_AXI_CGDIS1);
- tmp &= ~EXYNOS5420_UFS;
- pmu_raw_writel(tmp, EXYNOS5420_SFR_AXI_CGDIS1);
- tmp = pmu_raw_readl(EXYNOS5420_FSYS2_OPTION);
- tmp &= ~EXYNOS5420_EMULATION;
- pmu_raw_writel(tmp, EXYNOS5420_FSYS2_OPTION);
- tmp = pmu_raw_readl(EXYNOS5420_PSGEN_OPTION);
- tmp &= ~EXYNOS5420_EMULATION;
- pmu_raw_writel(tmp, EXYNOS5420_PSGEN_OPTION);
- /* Clear SLEEP mode set in INFORM1 */
- pmu_raw_writel(0x0, S5P_INFORM1);
- }
- /*
- * Suspend Ops
- */
- static int exynos_suspend_enter(suspend_state_t state)
- {
- int ret;
- s3c_pm_debug_init();
- S3C_PMDBG("%s: suspending the system...\n", __func__);
- S3C_PMDBG("%s: wakeup masks: %08x,%08x\n", __func__,
- exynos_irqwake_intmask, exynos_get_eint_wake_mask());
- if (exynos_irqwake_intmask == -1U
- && exynos_get_eint_wake_mask() == -1U) {
- pr_err("%s: No wake-up sources!\n", __func__);
- pr_err("%s: Aborting sleep\n", __func__);
- return -EINVAL;
- }
- s3c_pm_save_uarts();
- if (pm_data->pm_prepare)
- pm_data->pm_prepare();
- flush_cache_all();
- s3c_pm_check_store();
- ret = call_firmware_op(suspend);
- if (ret == -ENOSYS)
- ret = cpu_suspend(0, pm_data->cpu_suspend);
- if (ret)
- return ret;
- if (pm_data->pm_resume_prepare)
- pm_data->pm_resume_prepare();
- s3c_pm_restore_uarts();
- S3C_PMDBG("%s: wakeup stat: %08x\n", __func__,
- pmu_raw_readl(S5P_WAKEUP_STAT));
- s3c_pm_check_restore();
- S3C_PMDBG("%s: resuming the system...\n", __func__);
- return 0;
- }
- static int exynos_suspend_prepare(void)
- {
- int ret;
- /*
- * REVISIT: It would be better if struct platform_suspend_ops
- * .prepare handler get the suspend_state_t as a parameter to
- * avoid hard-coding the suspend to mem state. It's safe to do
- * it now only because the suspend_valid_only_mem function is
- * used as the .valid callback used to check if a given state
- * is supported by the platform anyways.
- */
- ret = regulator_suspend_prepare(PM_SUSPEND_MEM);
- if (ret) {
- pr_err("Failed to prepare regulators for suspend (%d)\n", ret);
- return ret;
- }
- s3c_pm_check_prepare();
- return 0;
- }
- static void exynos_suspend_finish(void)
- {
- int ret;
- s3c_pm_check_cleanup();
- ret = regulator_suspend_finish();
- if (ret)
- pr_warn("Failed to resume regulators from suspend (%d)\n", ret);
- }
- static const struct platform_suspend_ops exynos_suspend_ops = {
- .enter = exynos_suspend_enter,
- .prepare = exynos_suspend_prepare,
- .finish = exynos_suspend_finish,
- .valid = suspend_valid_only_mem,
- };
- static const struct exynos_pm_data exynos3250_pm_data = {
- .wkup_irq = exynos3250_wkup_irq,
- .wake_disable_mask = ((0xFF << 8) | (0x1F << 1)),
- .release_ret_regs = exynos3250_release_ret_regs,
- .pm_suspend = exynos_pm_suspend,
- .pm_resume = exynos3250_pm_resume,
- .pm_prepare = exynos3250_pm_prepare,
- .cpu_suspend = exynos3250_cpu_suspend,
- };
- static const struct exynos_pm_data exynos4_pm_data = {
- .wkup_irq = exynos4_wkup_irq,
- .wake_disable_mask = ((0xFF << 8) | (0x1F << 1)),
- .release_ret_regs = exynos_release_ret_regs,
- .pm_suspend = exynos_pm_suspend,
- .pm_resume = exynos_pm_resume,
- .pm_prepare = exynos_pm_prepare,
- .cpu_suspend = exynos_cpu_suspend,
- };
- static const struct exynos_pm_data exynos5250_pm_data = {
- .wkup_irq = exynos5250_wkup_irq,
- .wake_disable_mask = ((0xFF << 8) | (0x1F << 1)),
- .release_ret_regs = exynos_release_ret_regs,
- .pm_suspend = exynos_pm_suspend,
- .pm_resume = exynos_pm_resume,
- .pm_prepare = exynos_pm_prepare,
- .cpu_suspend = exynos_cpu_suspend,
- };
- static const struct exynos_pm_data exynos5420_pm_data = {
- .wkup_irq = exynos5250_wkup_irq,
- .wake_disable_mask = (0x7F << 7) | (0x1F << 1),
- .release_ret_regs = exynos5420_release_ret_regs,
- .pm_resume_prepare = exynos5420_prepare_pm_resume,
- .pm_resume = exynos5420_pm_resume,
- .pm_suspend = exynos5420_pm_suspend,
- .pm_prepare = exynos5420_pm_prepare,
- .cpu_suspend = exynos5420_cpu_suspend,
- };
- static const struct of_device_id exynos_pmu_of_device_ids[] __initconst = {
- {
- .compatible = "samsung,exynos3250-pmu",
- .data = &exynos3250_pm_data,
- }, {
- .compatible = "samsung,exynos4210-pmu",
- .data = &exynos4_pm_data,
- }, {
- .compatible = "samsung,exynos4212-pmu",
- .data = &exynos4_pm_data,
- }, {
- .compatible = "samsung,exynos4412-pmu",
- .data = &exynos4_pm_data,
- }, {
- .compatible = "samsung,exynos5250-pmu",
- .data = &exynos5250_pm_data,
- }, {
- .compatible = "samsung,exynos5420-pmu",
- .data = &exynos5420_pm_data,
- },
- { /*sentinel*/ },
- };
- static struct syscore_ops exynos_pm_syscore_ops;
- void __init exynos_pm_init(void)
- {
- const struct of_device_id *match;
- struct device_node *np;
- u32 tmp;
- np = of_find_matching_node_and_match(NULL, exynos_pmu_of_device_ids, &match);
- if (!np) {
- pr_err("Failed to find PMU node\n");
- return;
- }
- if (WARN_ON(!of_find_property(np, "interrupt-controller", NULL))) {
- pr_warn("Outdated DT detected, suspend/resume will NOT work\n");
- return;
- }
- pm_data = (const struct exynos_pm_data *) match->data;
- /* All wakeup disable */
- tmp = pmu_raw_readl(S5P_WAKEUP_MASK);
- tmp |= pm_data->wake_disable_mask;
- pmu_raw_writel(tmp, S5P_WAKEUP_MASK);
- exynos_pm_syscore_ops.suspend = pm_data->pm_suspend;
- exynos_pm_syscore_ops.resume = pm_data->pm_resume;
- register_syscore_ops(&exynos_pm_syscore_ops);
- suspend_set_ops(&exynos_suspend_ops);
- }
|