sys_marvel.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * linux/arch/alpha/kernel/sys_marvel.c
  3. *
  4. * Marvel / IO7 support
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/types.h>
  8. #include <linux/mm.h>
  9. #include <linux/sched.h>
  10. #include <linux/pci.h>
  11. #include <linux/init.h>
  12. #include <linux/bitops.h>
  13. #include <asm/ptrace.h>
  14. #include <asm/dma.h>
  15. #include <asm/irq.h>
  16. #include <asm/mmu_context.h>
  17. #include <asm/io.h>
  18. #include <asm/pgtable.h>
  19. #include <asm/core_marvel.h>
  20. #include <asm/hwrpb.h>
  21. #include <asm/tlbflush.h>
  22. #include <asm/vga.h>
  23. #include "proto.h"
  24. #include "err_impl.h"
  25. #include "irq_impl.h"
  26. #include "pci_impl.h"
  27. #include "machvec_impl.h"
  28. #if NR_IRQS < MARVEL_NR_IRQS
  29. # error NR_IRQS < MARVEL_NR_IRQS !!!
  30. #endif
  31. /*
  32. * Interrupt handling.
  33. */
  34. static void
  35. io7_device_interrupt(unsigned long vector)
  36. {
  37. unsigned int pid;
  38. unsigned int irq;
  39. /*
  40. * Vector is 0x800 + (interrupt)
  41. *
  42. * where (interrupt) is:
  43. *
  44. * ...16|15 14|13 4|3 0
  45. * -----+-----+--------+---
  46. * PE | 0 | irq | 0
  47. *
  48. * where (irq) is
  49. *
  50. * 0x0800 - 0x0ff0 - 0x0800 + (LSI id << 4)
  51. * 0x1000 - 0x2ff0 - 0x1000 + (MSI_DAT<8:0> << 4)
  52. */
  53. pid = vector >> 16;
  54. irq = ((vector & 0xffff) - 0x800) >> 4;
  55. irq += 16; /* offset for legacy */
  56. irq &= MARVEL_IRQ_VEC_IRQ_MASK; /* not too many bits */
  57. irq |= pid << MARVEL_IRQ_VEC_PE_SHIFT; /* merge the pid */
  58. handle_irq(irq);
  59. }
  60. static volatile unsigned long *
  61. io7_get_irq_ctl(unsigned int irq, struct io7 **pio7)
  62. {
  63. volatile unsigned long *ctl;
  64. unsigned int pid;
  65. struct io7 *io7;
  66. pid = irq >> MARVEL_IRQ_VEC_PE_SHIFT;
  67. if (!(io7 = marvel_find_io7(pid))) {
  68. printk(KERN_ERR
  69. "%s for nonexistent io7 -- vec %x, pid %d\n",
  70. __func__, irq, pid);
  71. return NULL;
  72. }
  73. irq &= MARVEL_IRQ_VEC_IRQ_MASK; /* isolate the vector */
  74. irq -= 16; /* subtract legacy bias */
  75. if (irq >= 0x180) {
  76. printk(KERN_ERR
  77. "%s for invalid irq -- pid %d adjusted irq %x\n",
  78. __func__, pid, irq);
  79. return NULL;
  80. }
  81. ctl = &io7->csrs->PO7_LSI_CTL[irq & 0xff].csr; /* assume LSI */
  82. if (irq >= 0x80) /* MSI */
  83. ctl = &io7->csrs->PO7_MSI_CTL[((irq - 0x80) >> 5) & 0x0f].csr;
  84. if (pio7) *pio7 = io7;
  85. return ctl;
  86. }
  87. static void
  88. io7_enable_irq(struct irq_data *d)
  89. {
  90. volatile unsigned long *ctl;
  91. unsigned int irq = d->irq;
  92. struct io7 *io7;
  93. ctl = io7_get_irq_ctl(irq, &io7);
  94. if (!ctl || !io7) {
  95. printk(KERN_ERR "%s: get_ctl failed for irq %x\n",
  96. __func__, irq);
  97. return;
  98. }
  99. spin_lock(&io7->irq_lock);
  100. *ctl |= 1UL << 24;
  101. mb();
  102. *ctl;
  103. spin_unlock(&io7->irq_lock);
  104. }
  105. static void
  106. io7_disable_irq(struct irq_data *d)
  107. {
  108. volatile unsigned long *ctl;
  109. unsigned int irq = d->irq;
  110. struct io7 *io7;
  111. ctl = io7_get_irq_ctl(irq, &io7);
  112. if (!ctl || !io7) {
  113. printk(KERN_ERR "%s: get_ctl failed for irq %x\n",
  114. __func__, irq);
  115. return;
  116. }
  117. spin_lock(&io7->irq_lock);
  118. *ctl &= ~(1UL << 24);
  119. mb();
  120. *ctl;
  121. spin_unlock(&io7->irq_lock);
  122. }
  123. static void
  124. marvel_irq_noop(struct irq_data *d)
  125. {
  126. return;
  127. }
  128. static struct irq_chip marvel_legacy_irq_type = {
  129. .name = "LEGACY",
  130. .irq_mask = marvel_irq_noop,
  131. .irq_unmask = marvel_irq_noop,
  132. };
  133. static struct irq_chip io7_lsi_irq_type = {
  134. .name = "LSI",
  135. .irq_unmask = io7_enable_irq,
  136. .irq_mask = io7_disable_irq,
  137. .irq_mask_ack = io7_disable_irq,
  138. };
  139. static struct irq_chip io7_msi_irq_type = {
  140. .name = "MSI",
  141. .irq_unmask = io7_enable_irq,
  142. .irq_mask = io7_disable_irq,
  143. .irq_ack = marvel_irq_noop,
  144. };
  145. static void
  146. io7_redirect_irq(struct io7 *io7,
  147. volatile unsigned long *csr,
  148. unsigned int where)
  149. {
  150. unsigned long val;
  151. val = *csr;
  152. val &= ~(0x1ffUL << 24); /* clear the target pid */
  153. val |= ((unsigned long)where << 24); /* set the new target pid */
  154. *csr = val;
  155. mb();
  156. *csr;
  157. }
  158. static void
  159. io7_redirect_one_lsi(struct io7 *io7, unsigned int which, unsigned int where)
  160. {
  161. unsigned long val;
  162. /*
  163. * LSI_CTL has target PID @ 14
  164. */
  165. val = io7->csrs->PO7_LSI_CTL[which].csr;
  166. val &= ~(0x1ffUL << 14); /* clear the target pid */
  167. val |= ((unsigned long)where << 14); /* set the new target pid */
  168. io7->csrs->PO7_LSI_CTL[which].csr = val;
  169. mb();
  170. io7->csrs->PO7_LSI_CTL[which].csr;
  171. }
  172. static void
  173. io7_redirect_one_msi(struct io7 *io7, unsigned int which, unsigned int where)
  174. {
  175. unsigned long val;
  176. /*
  177. * MSI_CTL has target PID @ 14
  178. */
  179. val = io7->csrs->PO7_MSI_CTL[which].csr;
  180. val &= ~(0x1ffUL << 14); /* clear the target pid */
  181. val |= ((unsigned long)where << 14); /* set the new target pid */
  182. io7->csrs->PO7_MSI_CTL[which].csr = val;
  183. mb();
  184. io7->csrs->PO7_MSI_CTL[which].csr;
  185. }
  186. static void __init
  187. init_one_io7_lsi(struct io7 *io7, unsigned int which, unsigned int where)
  188. {
  189. /*
  190. * LSI_CTL has target PID @ 14
  191. */
  192. io7->csrs->PO7_LSI_CTL[which].csr = ((unsigned long)where << 14);
  193. mb();
  194. io7->csrs->PO7_LSI_CTL[which].csr;
  195. }
  196. static void __init
  197. init_one_io7_msi(struct io7 *io7, unsigned int which, unsigned int where)
  198. {
  199. /*
  200. * MSI_CTL has target PID @ 14
  201. */
  202. io7->csrs->PO7_MSI_CTL[which].csr = ((unsigned long)where << 14);
  203. mb();
  204. io7->csrs->PO7_MSI_CTL[which].csr;
  205. }
  206. static void __init
  207. init_io7_irqs(struct io7 *io7,
  208. struct irq_chip *lsi_ops,
  209. struct irq_chip *msi_ops)
  210. {
  211. long base = (io7->pe << MARVEL_IRQ_VEC_PE_SHIFT) + 16;
  212. long i;
  213. printk("Initializing interrupts for IO7 at PE %u - base %lx\n",
  214. io7->pe, base);
  215. /*
  216. * Where should interrupts from this IO7 go?
  217. *
  218. * They really should be sent to the local CPU to avoid having to
  219. * traverse the mesh, but if it's not an SMP kernel, they have to
  220. * go to the boot CPU. Send them all to the boot CPU for now,
  221. * as each secondary starts, it can redirect it's local device
  222. * interrupts.
  223. */
  224. printk(" Interrupts reported to CPU at PE %u\n", boot_cpuid);
  225. spin_lock(&io7->irq_lock);
  226. /* set up the error irqs */
  227. io7_redirect_irq(io7, &io7->csrs->HLT_CTL.csr, boot_cpuid);
  228. io7_redirect_irq(io7, &io7->csrs->HPI_CTL.csr, boot_cpuid);
  229. io7_redirect_irq(io7, &io7->csrs->CRD_CTL.csr, boot_cpuid);
  230. io7_redirect_irq(io7, &io7->csrs->STV_CTL.csr, boot_cpuid);
  231. io7_redirect_irq(io7, &io7->csrs->HEI_CTL.csr, boot_cpuid);
  232. /* Set up the lsi irqs. */
  233. for (i = 0; i < 128; ++i) {
  234. irq_set_chip_and_handler(base + i, lsi_ops, handle_level_irq);
  235. irq_set_status_flags(i, IRQ_LEVEL);
  236. }
  237. /* Disable the implemented irqs in hardware. */
  238. for (i = 0; i < 0x60; ++i)
  239. init_one_io7_lsi(io7, i, boot_cpuid);
  240. init_one_io7_lsi(io7, 0x74, boot_cpuid);
  241. init_one_io7_lsi(io7, 0x75, boot_cpuid);
  242. /* Set up the msi irqs. */
  243. for (i = 128; i < (128 + 512); ++i) {
  244. irq_set_chip_and_handler(base + i, msi_ops, handle_level_irq);
  245. irq_set_status_flags(i, IRQ_LEVEL);
  246. }
  247. for (i = 0; i < 16; ++i)
  248. init_one_io7_msi(io7, i, boot_cpuid);
  249. spin_unlock(&io7->irq_lock);
  250. }
  251. static void __init
  252. marvel_init_irq(void)
  253. {
  254. int i;
  255. struct io7 *io7 = NULL;
  256. /* Reserve the legacy irqs. */
  257. for (i = 0; i < 16; ++i) {
  258. irq_set_chip_and_handler(i, &marvel_legacy_irq_type,
  259. handle_level_irq);
  260. }
  261. /* Init the io7 irqs. */
  262. for (io7 = NULL; (io7 = marvel_next_io7(io7)) != NULL; )
  263. init_io7_irqs(io7, &io7_lsi_irq_type, &io7_msi_irq_type);
  264. }
  265. static int
  266. marvel_map_irq(const struct pci_dev *cdev, u8 slot, u8 pin)
  267. {
  268. struct pci_dev *dev = (struct pci_dev *)cdev;
  269. struct pci_controller *hose = dev->sysdata;
  270. struct io7_port *io7_port = hose->sysdata;
  271. struct io7 *io7 = io7_port->io7;
  272. int msi_loc, msi_data_off;
  273. u16 msg_ctl;
  274. u16 msg_dat;
  275. u8 intline;
  276. int irq;
  277. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &intline);
  278. irq = intline;
  279. msi_loc = dev->msi_cap;
  280. msg_ctl = 0;
  281. if (msi_loc)
  282. pci_read_config_word(dev, msi_loc + PCI_MSI_FLAGS, &msg_ctl);
  283. if (msg_ctl & PCI_MSI_FLAGS_ENABLE) {
  284. msi_data_off = PCI_MSI_DATA_32;
  285. if (msg_ctl & PCI_MSI_FLAGS_64BIT)
  286. msi_data_off = PCI_MSI_DATA_64;
  287. pci_read_config_word(dev, msi_loc + msi_data_off, &msg_dat);
  288. irq = msg_dat & 0x1ff; /* we use msg_data<8:0> */
  289. irq += 0x80; /* offset for lsi */
  290. #if 1
  291. printk("PCI:%d:%d:%d (hose %d) is using MSI\n",
  292. dev->bus->number,
  293. PCI_SLOT(dev->devfn),
  294. PCI_FUNC(dev->devfn),
  295. hose->index);
  296. printk(" %d message(s) from 0x%04x\n",
  297. 1 << ((msg_ctl & PCI_MSI_FLAGS_QSIZE) >> 4),
  298. msg_dat);
  299. printk(" reporting on %d IRQ(s) from %d (0x%x)\n",
  300. 1 << ((msg_ctl & PCI_MSI_FLAGS_QSIZE) >> 4),
  301. (irq + 16) | (io7->pe << MARVEL_IRQ_VEC_PE_SHIFT),
  302. (irq + 16) | (io7->pe << MARVEL_IRQ_VEC_PE_SHIFT));
  303. #endif
  304. #if 0
  305. pci_write_config_word(dev, msi_loc + PCI_MSI_FLAGS,
  306. msg_ctl & ~PCI_MSI_FLAGS_ENABLE);
  307. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &intline);
  308. irq = intline;
  309. printk(" forcing LSI interrupt on irq %d [0x%x]\n", irq, irq);
  310. #endif
  311. }
  312. irq += 16; /* offset for legacy */
  313. irq |= io7->pe << MARVEL_IRQ_VEC_PE_SHIFT; /* merge the pid */
  314. return irq;
  315. }
  316. static void __init
  317. marvel_init_pci(void)
  318. {
  319. struct io7 *io7;
  320. marvel_register_error_handlers();
  321. /* Indicate that we trust the console to configure things properly */
  322. pci_set_flags(PCI_PROBE_ONLY);
  323. common_init_pci();
  324. locate_and_init_vga(NULL);
  325. /* Clear any io7 errors. */
  326. for (io7 = NULL; (io7 = marvel_next_io7(io7)) != NULL; )
  327. io7_clear_errors(io7);
  328. }
  329. static void __init
  330. marvel_init_rtc(void)
  331. {
  332. init_rtc_irq();
  333. }
  334. static void
  335. marvel_smp_callin(void)
  336. {
  337. int cpuid = hard_smp_processor_id();
  338. struct io7 *io7 = marvel_find_io7(cpuid);
  339. unsigned int i;
  340. if (!io7)
  341. return;
  342. /*
  343. * There is a local IO7 - redirect all of its interrupts here.
  344. */
  345. printk("Redirecting IO7 interrupts to local CPU at PE %u\n", cpuid);
  346. /* Redirect the error IRQS here. */
  347. io7_redirect_irq(io7, &io7->csrs->HLT_CTL.csr, cpuid);
  348. io7_redirect_irq(io7, &io7->csrs->HPI_CTL.csr, cpuid);
  349. io7_redirect_irq(io7, &io7->csrs->CRD_CTL.csr, cpuid);
  350. io7_redirect_irq(io7, &io7->csrs->STV_CTL.csr, cpuid);
  351. io7_redirect_irq(io7, &io7->csrs->HEI_CTL.csr, cpuid);
  352. /* Redirect the implemented LSIs here. */
  353. for (i = 0; i < 0x60; ++i)
  354. io7_redirect_one_lsi(io7, i, cpuid);
  355. io7_redirect_one_lsi(io7, 0x74, cpuid);
  356. io7_redirect_one_lsi(io7, 0x75, cpuid);
  357. /* Redirect the MSIs here. */
  358. for (i = 0; i < 16; ++i)
  359. io7_redirect_one_msi(io7, i, cpuid);
  360. }
  361. /*
  362. * System Vectors
  363. */
  364. struct alpha_machine_vector marvel_ev7_mv __initmv = {
  365. .vector_name = "MARVEL/EV7",
  366. DO_EV7_MMU,
  367. .rtc_port = 0x70,
  368. .rtc_boot_cpu_only = 1,
  369. DO_MARVEL_IO,
  370. .machine_check = marvel_machine_check,
  371. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  372. .min_io_address = DEFAULT_IO_BASE,
  373. .min_mem_address = DEFAULT_MEM_BASE,
  374. .pci_dac_offset = IO7_DAC_OFFSET,
  375. .nr_irqs = MARVEL_NR_IRQS,
  376. .device_interrupt = io7_device_interrupt,
  377. .agp_info = marvel_agp_info,
  378. .smp_callin = marvel_smp_callin,
  379. .init_arch = marvel_init_arch,
  380. .init_irq = marvel_init_irq,
  381. .init_rtc = marvel_init_rtc,
  382. .init_pci = marvel_init_pci,
  383. .kill_arch = marvel_kill_arch,
  384. .pci_map_irq = marvel_map_irq,
  385. .pci_swizzle = common_swizzle,
  386. .pa_to_nid = marvel_pa_to_nid,
  387. .cpuid_to_nid = marvel_cpuid_to_nid,
  388. .node_mem_start = marvel_node_mem_start,
  389. .node_mem_size = marvel_node_mem_size,
  390. };
  391. ALIAS_MV(marvel_ev7)