qedr_cm.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623
  1. /* QLogic qedr NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/dma-mapping.h>
  33. #include <linux/crc32.h>
  34. #include <linux/iommu.h>
  35. #include <net/ip.h>
  36. #include <net/ipv6.h>
  37. #include <net/udp.h>
  38. #include <rdma/ib_verbs.h>
  39. #include <rdma/ib_user_verbs.h>
  40. #include <rdma/iw_cm.h>
  41. #include <rdma/ib_umem.h>
  42. #include <rdma/ib_addr.h>
  43. #include <rdma/ib_cache.h>
  44. #include "qedr_hsi.h"
  45. #include <linux/qed/qed_if.h>
  46. #include <linux/qed/qed_roce_if.h>
  47. #include "qedr.h"
  48. #include "qedr_hsi.h"
  49. #include "verbs.h"
  50. #include <rdma/qedr-abi.h>
  51. #include "qedr_hsi.h"
  52. #include "qedr_cm.h"
  53. void qedr_inc_sw_gsi_cons(struct qedr_qp_hwq_info *info)
  54. {
  55. info->gsi_cons = (info->gsi_cons + 1) % info->max_wr;
  56. }
  57. void qedr_store_gsi_qp_cq(struct qedr_dev *dev, struct qedr_qp *qp,
  58. struct ib_qp_init_attr *attrs)
  59. {
  60. dev->gsi_qp_created = 1;
  61. dev->gsi_sqcq = get_qedr_cq(attrs->send_cq);
  62. dev->gsi_rqcq = get_qedr_cq(attrs->recv_cq);
  63. dev->gsi_qp = qp;
  64. }
  65. void qedr_ll2_tx_cb(void *_qdev, struct qed_roce_ll2_packet *pkt)
  66. {
  67. struct qedr_dev *dev = (struct qedr_dev *)_qdev;
  68. struct qedr_cq *cq = dev->gsi_sqcq;
  69. struct qedr_qp *qp = dev->gsi_qp;
  70. unsigned long flags;
  71. DP_DEBUG(dev, QEDR_MSG_GSI,
  72. "LL2 TX CB: gsi_sqcq=%p, gsi_rqcq=%p, gsi_cons=%d, ibcq_comp=%s\n",
  73. dev->gsi_sqcq, dev->gsi_rqcq, qp->sq.gsi_cons,
  74. cq->ibcq.comp_handler ? "Yes" : "No");
  75. dma_free_coherent(&dev->pdev->dev, pkt->header.len, pkt->header.vaddr,
  76. pkt->header.baddr);
  77. kfree(pkt);
  78. spin_lock_irqsave(&qp->q_lock, flags);
  79. qedr_inc_sw_gsi_cons(&qp->sq);
  80. spin_unlock_irqrestore(&qp->q_lock, flags);
  81. if (cq->ibcq.comp_handler) {
  82. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  83. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  84. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  85. }
  86. }
  87. void qedr_ll2_rx_cb(void *_dev, struct qed_roce_ll2_packet *pkt,
  88. struct qed_roce_ll2_rx_params *params)
  89. {
  90. struct qedr_dev *dev = (struct qedr_dev *)_dev;
  91. struct qedr_cq *cq = dev->gsi_rqcq;
  92. struct qedr_qp *qp = dev->gsi_qp;
  93. unsigned long flags;
  94. spin_lock_irqsave(&qp->q_lock, flags);
  95. qp->rqe_wr_id[qp->rq.gsi_cons].rc = params->rc;
  96. qp->rqe_wr_id[qp->rq.gsi_cons].vlan_id = params->vlan_id;
  97. qp->rqe_wr_id[qp->rq.gsi_cons].sg_list[0].length = pkt->payload[0].len;
  98. ether_addr_copy(qp->rqe_wr_id[qp->rq.gsi_cons].smac, params->smac);
  99. qedr_inc_sw_gsi_cons(&qp->rq);
  100. spin_unlock_irqrestore(&qp->q_lock, flags);
  101. if (cq->ibcq.comp_handler) {
  102. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  103. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  104. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  105. }
  106. }
  107. static void qedr_destroy_gsi_cq(struct qedr_dev *dev,
  108. struct ib_qp_init_attr *attrs)
  109. {
  110. struct qed_rdma_destroy_cq_in_params iparams;
  111. struct qed_rdma_destroy_cq_out_params oparams;
  112. struct qedr_cq *cq;
  113. cq = get_qedr_cq(attrs->send_cq);
  114. iparams.icid = cq->icid;
  115. dev->ops->rdma_destroy_cq(dev->rdma_ctx, &iparams, &oparams);
  116. dev->ops->common->chain_free(dev->cdev, &cq->pbl);
  117. cq = get_qedr_cq(attrs->recv_cq);
  118. /* if a dedicated recv_cq was used, delete it too */
  119. if (iparams.icid != cq->icid) {
  120. iparams.icid = cq->icid;
  121. dev->ops->rdma_destroy_cq(dev->rdma_ctx, &iparams, &oparams);
  122. dev->ops->common->chain_free(dev->cdev, &cq->pbl);
  123. }
  124. }
  125. static inline int qedr_check_gsi_qp_attrs(struct qedr_dev *dev,
  126. struct ib_qp_init_attr *attrs)
  127. {
  128. if (attrs->cap.max_recv_sge > QEDR_GSI_MAX_RECV_SGE) {
  129. DP_ERR(dev,
  130. " create gsi qp: failed. max_recv_sge is larger the max %d>%d\n",
  131. attrs->cap.max_recv_sge, QEDR_GSI_MAX_RECV_SGE);
  132. return -EINVAL;
  133. }
  134. if (attrs->cap.max_recv_wr > QEDR_GSI_MAX_RECV_WR) {
  135. DP_ERR(dev,
  136. " create gsi qp: failed. max_recv_wr is too large %d>%d\n",
  137. attrs->cap.max_recv_wr, QEDR_GSI_MAX_RECV_WR);
  138. return -EINVAL;
  139. }
  140. if (attrs->cap.max_send_wr > QEDR_GSI_MAX_SEND_WR) {
  141. DP_ERR(dev,
  142. " create gsi qp: failed. max_send_wr is too large %d>%d\n",
  143. attrs->cap.max_send_wr, QEDR_GSI_MAX_SEND_WR);
  144. return -EINVAL;
  145. }
  146. return 0;
  147. }
  148. struct ib_qp *qedr_create_gsi_qp(struct qedr_dev *dev,
  149. struct ib_qp_init_attr *attrs,
  150. struct qedr_qp *qp)
  151. {
  152. struct qed_roce_ll2_params ll2_params;
  153. int rc;
  154. rc = qedr_check_gsi_qp_attrs(dev, attrs);
  155. if (rc)
  156. return ERR_PTR(rc);
  157. /* configure and start LL2 */
  158. memset(&ll2_params, 0, sizeof(ll2_params));
  159. ll2_params.max_tx_buffers = attrs->cap.max_send_wr;
  160. ll2_params.max_rx_buffers = attrs->cap.max_recv_wr;
  161. ll2_params.cbs.tx_cb = qedr_ll2_tx_cb;
  162. ll2_params.cbs.rx_cb = qedr_ll2_rx_cb;
  163. ll2_params.cb_cookie = (void *)dev;
  164. ll2_params.mtu = dev->ndev->mtu;
  165. ether_addr_copy(ll2_params.mac_address, dev->ndev->dev_addr);
  166. rc = dev->ops->roce_ll2_start(dev->cdev, &ll2_params);
  167. if (rc) {
  168. DP_ERR(dev, "create gsi qp: failed on ll2 start. rc=%d\n", rc);
  169. return ERR_PTR(rc);
  170. }
  171. /* create QP */
  172. qp->ibqp.qp_num = 1;
  173. qp->rq.max_wr = attrs->cap.max_recv_wr;
  174. qp->sq.max_wr = attrs->cap.max_send_wr;
  175. qp->rqe_wr_id = kcalloc(qp->rq.max_wr, sizeof(*qp->rqe_wr_id),
  176. GFP_KERNEL);
  177. if (!qp->rqe_wr_id)
  178. goto err;
  179. qp->wqe_wr_id = kcalloc(qp->sq.max_wr, sizeof(*qp->wqe_wr_id),
  180. GFP_KERNEL);
  181. if (!qp->wqe_wr_id)
  182. goto err;
  183. qedr_store_gsi_qp_cq(dev, qp, attrs);
  184. ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
  185. /* the GSI CQ is handled by the driver so remove it from the FW */
  186. qedr_destroy_gsi_cq(dev, attrs);
  187. dev->gsi_rqcq->cq_type = QEDR_CQ_TYPE_GSI;
  188. dev->gsi_rqcq->cq_type = QEDR_CQ_TYPE_GSI;
  189. DP_DEBUG(dev, QEDR_MSG_GSI, "created GSI QP %p\n", qp);
  190. return &qp->ibqp;
  191. err:
  192. kfree(qp->rqe_wr_id);
  193. rc = dev->ops->roce_ll2_stop(dev->cdev);
  194. if (rc)
  195. DP_ERR(dev, "create gsi qp: failed destroy on create\n");
  196. return ERR_PTR(-ENOMEM);
  197. }
  198. int qedr_destroy_gsi_qp(struct qedr_dev *dev)
  199. {
  200. int rc;
  201. rc = dev->ops->roce_ll2_stop(dev->cdev);
  202. if (rc)
  203. DP_ERR(dev, "destroy gsi qp: failed (rc=%d)\n", rc);
  204. else
  205. DP_DEBUG(dev, QEDR_MSG_GSI, "destroy gsi qp: success\n");
  206. return rc;
  207. }
  208. #define QEDR_MAX_UD_HEADER_SIZE (100)
  209. #define QEDR_GSI_QPN (1)
  210. static inline int qedr_gsi_build_header(struct qedr_dev *dev,
  211. struct qedr_qp *qp,
  212. struct ib_send_wr *swr,
  213. struct ib_ud_header *udh,
  214. int *roce_mode)
  215. {
  216. bool has_vlan = false, has_grh_ipv6 = true;
  217. struct ib_ah_attr *ah_attr = &get_qedr_ah(ud_wr(swr)->ah)->attr;
  218. struct ib_global_route *grh = &ah_attr->grh;
  219. union ib_gid sgid;
  220. int send_size = 0;
  221. u16 vlan_id = 0;
  222. u16 ether_type;
  223. struct ib_gid_attr sgid_attr;
  224. int rc;
  225. int ip_ver = 0;
  226. bool has_udp = false;
  227. int i;
  228. send_size = 0;
  229. for (i = 0; i < swr->num_sge; ++i)
  230. send_size += swr->sg_list[i].length;
  231. rc = ib_get_cached_gid(qp->ibqp.device, ah_attr->port_num,
  232. grh->sgid_index, &sgid, &sgid_attr);
  233. if (rc) {
  234. DP_ERR(dev,
  235. "gsi post send: failed to get cached GID (port=%d, ix=%d)\n",
  236. ah_attr->port_num, grh->sgid_index);
  237. return rc;
  238. }
  239. vlan_id = rdma_vlan_dev_vlan_id(sgid_attr.ndev);
  240. if (vlan_id < VLAN_CFI_MASK)
  241. has_vlan = true;
  242. if (sgid_attr.ndev)
  243. dev_put(sgid_attr.ndev);
  244. if (!memcmp(&sgid, &zgid, sizeof(sgid))) {
  245. DP_ERR(dev, "gsi post send: GID not found GID index %d\n",
  246. ah_attr->grh.sgid_index);
  247. return -ENOENT;
  248. }
  249. has_udp = (sgid_attr.gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP);
  250. if (!has_udp) {
  251. /* RoCE v1 */
  252. ether_type = ETH_P_ROCE;
  253. *roce_mode = ROCE_V1;
  254. } else if (ipv6_addr_v4mapped((struct in6_addr *)&sgid)) {
  255. /* RoCE v2 IPv4 */
  256. ip_ver = 4;
  257. ether_type = ETH_P_IP;
  258. has_grh_ipv6 = false;
  259. *roce_mode = ROCE_V2_IPV4;
  260. } else {
  261. /* RoCE v2 IPv6 */
  262. ip_ver = 6;
  263. ether_type = ETH_P_IPV6;
  264. *roce_mode = ROCE_V2_IPV6;
  265. }
  266. rc = ib_ud_header_init(send_size, false, true, has_vlan,
  267. has_grh_ipv6, ip_ver, has_udp, 0, udh);
  268. if (rc) {
  269. DP_ERR(dev, "gsi post send: failed to init header\n");
  270. return rc;
  271. }
  272. /* ENET + VLAN headers */
  273. ether_addr_copy(udh->eth.dmac_h, ah_attr->dmac);
  274. ether_addr_copy(udh->eth.smac_h, dev->ndev->dev_addr);
  275. if (has_vlan) {
  276. udh->eth.type = htons(ETH_P_8021Q);
  277. udh->vlan.tag = htons(vlan_id);
  278. udh->vlan.type = htons(ether_type);
  279. } else {
  280. udh->eth.type = htons(ether_type);
  281. }
  282. /* BTH */
  283. udh->bth.solicited_event = !!(swr->send_flags & IB_SEND_SOLICITED);
  284. udh->bth.pkey = QEDR_ROCE_PKEY_DEFAULT;
  285. udh->bth.destination_qpn = htonl(ud_wr(swr)->remote_qpn);
  286. udh->bth.psn = htonl((qp->sq_psn++) & ((1 << 24) - 1));
  287. udh->bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  288. /* DETH */
  289. udh->deth.qkey = htonl(0x80010000);
  290. udh->deth.source_qpn = htonl(QEDR_GSI_QPN);
  291. if (has_grh_ipv6) {
  292. /* GRH / IPv6 header */
  293. udh->grh.traffic_class = grh->traffic_class;
  294. udh->grh.flow_label = grh->flow_label;
  295. udh->grh.hop_limit = grh->hop_limit;
  296. udh->grh.destination_gid = grh->dgid;
  297. memcpy(&udh->grh.source_gid.raw, &sgid.raw,
  298. sizeof(udh->grh.source_gid.raw));
  299. } else {
  300. /* IPv4 header */
  301. u32 ipv4_addr;
  302. udh->ip4.protocol = IPPROTO_UDP;
  303. udh->ip4.tos = htonl(ah_attr->grh.flow_label);
  304. udh->ip4.frag_off = htons(IP_DF);
  305. udh->ip4.ttl = ah_attr->grh.hop_limit;
  306. ipv4_addr = qedr_get_ipv4_from_gid(sgid.raw);
  307. udh->ip4.saddr = ipv4_addr;
  308. ipv4_addr = qedr_get_ipv4_from_gid(ah_attr->grh.dgid.raw);
  309. udh->ip4.daddr = ipv4_addr;
  310. /* note: checksum is calculated by the device */
  311. }
  312. /* UDP */
  313. if (has_udp) {
  314. udh->udp.sport = htons(QEDR_ROCE_V2_UDP_SPORT);
  315. udh->udp.dport = htons(ROCE_V2_UDP_DPORT);
  316. udh->udp.csum = 0;
  317. /* UDP length is untouched hence is zero */
  318. }
  319. return 0;
  320. }
  321. static inline int qedr_gsi_build_packet(struct qedr_dev *dev,
  322. struct qedr_qp *qp,
  323. struct ib_send_wr *swr,
  324. struct qed_roce_ll2_packet **p_packet)
  325. {
  326. u8 ud_header_buffer[QEDR_MAX_UD_HEADER_SIZE];
  327. struct qed_roce_ll2_packet *packet;
  328. struct pci_dev *pdev = dev->pdev;
  329. int roce_mode, header_size;
  330. struct ib_ud_header udh;
  331. int i, rc;
  332. *p_packet = NULL;
  333. rc = qedr_gsi_build_header(dev, qp, swr, &udh, &roce_mode);
  334. if (rc)
  335. return rc;
  336. header_size = ib_ud_header_pack(&udh, &ud_header_buffer);
  337. packet = kzalloc(sizeof(*packet), GFP_ATOMIC);
  338. if (!packet)
  339. return -ENOMEM;
  340. packet->header.vaddr = dma_alloc_coherent(&pdev->dev, header_size,
  341. &packet->header.baddr,
  342. GFP_ATOMIC);
  343. if (!packet->header.vaddr) {
  344. kfree(packet);
  345. return -ENOMEM;
  346. }
  347. if (ether_addr_equal(udh.eth.smac_h, udh.eth.dmac_h))
  348. packet->tx_dest = QED_ROCE_LL2_TX_DEST_LB;
  349. else
  350. packet->tx_dest = QED_ROCE_LL2_TX_DEST_NW;
  351. packet->roce_mode = roce_mode;
  352. memcpy(packet->header.vaddr, ud_header_buffer, header_size);
  353. packet->header.len = header_size;
  354. packet->n_seg = swr->num_sge;
  355. for (i = 0; i < packet->n_seg; i++) {
  356. packet->payload[i].baddr = swr->sg_list[i].addr;
  357. packet->payload[i].len = swr->sg_list[i].length;
  358. }
  359. *p_packet = packet;
  360. return 0;
  361. }
  362. int qedr_gsi_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  363. struct ib_send_wr **bad_wr)
  364. {
  365. struct qed_roce_ll2_packet *pkt = NULL;
  366. struct qedr_qp *qp = get_qedr_qp(ibqp);
  367. struct qed_roce_ll2_tx_params params;
  368. struct qedr_dev *dev = qp->dev;
  369. unsigned long flags;
  370. int rc;
  371. if (qp->state != QED_ROCE_QP_STATE_RTS) {
  372. *bad_wr = wr;
  373. DP_ERR(dev,
  374. "gsi post recv: failed to post rx buffer. state is %d and not QED_ROCE_QP_STATE_RTS\n",
  375. qp->state);
  376. return -EINVAL;
  377. }
  378. if (wr->num_sge > RDMA_MAX_SGE_PER_SQ_WQE) {
  379. DP_ERR(dev, "gsi post send: num_sge is too large (%d>%d)\n",
  380. wr->num_sge, RDMA_MAX_SGE_PER_SQ_WQE);
  381. rc = -EINVAL;
  382. goto err;
  383. }
  384. if (wr->opcode != IB_WR_SEND) {
  385. DP_ERR(dev,
  386. "gsi post send: failed due to unsupported opcode %d\n",
  387. wr->opcode);
  388. rc = -EINVAL;
  389. goto err;
  390. }
  391. memset(&params, 0, sizeof(params));
  392. spin_lock_irqsave(&qp->q_lock, flags);
  393. rc = qedr_gsi_build_packet(dev, qp, wr, &pkt);
  394. if (rc) {
  395. spin_unlock_irqrestore(&qp->q_lock, flags);
  396. goto err;
  397. }
  398. rc = dev->ops->roce_ll2_tx(dev->cdev, pkt, &params);
  399. if (!rc) {
  400. qp->wqe_wr_id[qp->sq.prod].wr_id = wr->wr_id;
  401. qedr_inc_sw_prod(&qp->sq);
  402. DP_DEBUG(qp->dev, QEDR_MSG_GSI,
  403. "gsi post send: opcode=%d, in_irq=%ld, irqs_disabled=%d, wr_id=%llx\n",
  404. wr->opcode, in_irq(), irqs_disabled(), wr->wr_id);
  405. } else {
  406. if (rc == QED_ROCE_TX_HEAD_FAILURE) {
  407. /* TX failed while posting header - release resources */
  408. dma_free_coherent(&dev->pdev->dev, pkt->header.len,
  409. pkt->header.vaddr, pkt->header.baddr);
  410. kfree(pkt);
  411. } else if (rc == QED_ROCE_TX_FRAG_FAILURE) {
  412. /* NTD since TX failed while posting a fragment. We will
  413. * release the resources on TX callback
  414. */
  415. }
  416. DP_ERR(dev, "gsi post send: failed to transmit (rc=%d)\n", rc);
  417. rc = -EAGAIN;
  418. *bad_wr = wr;
  419. }
  420. spin_unlock_irqrestore(&qp->q_lock, flags);
  421. if (wr->next) {
  422. DP_ERR(dev,
  423. "gsi post send: failed second WR. Only one WR may be passed at a time\n");
  424. *bad_wr = wr->next;
  425. rc = -EINVAL;
  426. }
  427. return rc;
  428. err:
  429. *bad_wr = wr;
  430. return rc;
  431. }
  432. int qedr_gsi_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  433. struct ib_recv_wr **bad_wr)
  434. {
  435. struct qedr_dev *dev = get_qedr_dev(ibqp->device);
  436. struct qedr_qp *qp = get_qedr_qp(ibqp);
  437. struct qed_roce_ll2_buffer buf;
  438. unsigned long flags;
  439. int status = 0;
  440. int rc;
  441. if ((qp->state != QED_ROCE_QP_STATE_RTR) &&
  442. (qp->state != QED_ROCE_QP_STATE_RTS)) {
  443. *bad_wr = wr;
  444. DP_ERR(dev,
  445. "gsi post recv: failed to post rx buffer. state is %d and not QED_ROCE_QP_STATE_RTR/S\n",
  446. qp->state);
  447. return -EINVAL;
  448. }
  449. memset(&buf, 0, sizeof(buf));
  450. spin_lock_irqsave(&qp->q_lock, flags);
  451. while (wr) {
  452. if (wr->num_sge > QEDR_GSI_MAX_RECV_SGE) {
  453. DP_ERR(dev,
  454. "gsi post recv: failed to post rx buffer. too many sges %d>%d\n",
  455. wr->num_sge, QEDR_GSI_MAX_RECV_SGE);
  456. goto err;
  457. }
  458. buf.baddr = wr->sg_list[0].addr;
  459. buf.len = wr->sg_list[0].length;
  460. rc = dev->ops->roce_ll2_post_rx_buffer(dev->cdev, &buf, 0, 1);
  461. if (rc) {
  462. DP_ERR(dev,
  463. "gsi post recv: failed to post rx buffer (rc=%d)\n",
  464. rc);
  465. goto err;
  466. }
  467. memset(&qp->rqe_wr_id[qp->rq.prod], 0,
  468. sizeof(qp->rqe_wr_id[qp->rq.prod]));
  469. qp->rqe_wr_id[qp->rq.prod].sg_list[0] = wr->sg_list[0];
  470. qp->rqe_wr_id[qp->rq.prod].wr_id = wr->wr_id;
  471. qedr_inc_sw_prod(&qp->rq);
  472. wr = wr->next;
  473. }
  474. spin_unlock_irqrestore(&qp->q_lock, flags);
  475. return status;
  476. err:
  477. spin_unlock_irqrestore(&qp->q_lock, flags);
  478. *bad_wr = wr;
  479. return -ENOMEM;
  480. }
  481. int qedr_gsi_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
  482. {
  483. struct qedr_dev *dev = get_qedr_dev(ibcq->device);
  484. struct qedr_cq *cq = get_qedr_cq(ibcq);
  485. struct qedr_qp *qp = dev->gsi_qp;
  486. unsigned long flags;
  487. int i = 0;
  488. spin_lock_irqsave(&cq->cq_lock, flags);
  489. while (i < num_entries && qp->rq.cons != qp->rq.gsi_cons) {
  490. memset(&wc[i], 0, sizeof(*wc));
  491. wc[i].qp = &qp->ibqp;
  492. wc[i].wr_id = qp->rqe_wr_id[qp->rq.cons].wr_id;
  493. wc[i].opcode = IB_WC_RECV;
  494. wc[i].pkey_index = 0;
  495. wc[i].status = (qp->rqe_wr_id[qp->rq.cons].rc) ?
  496. IB_WC_GENERAL_ERR : IB_WC_SUCCESS;
  497. /* 0 - currently only one recv sg is supported */
  498. wc[i].byte_len = qp->rqe_wr_id[qp->rq.cons].sg_list[0].length;
  499. wc[i].wc_flags |= IB_WC_GRH | IB_WC_IP_CSUM_OK;
  500. ether_addr_copy(wc[i].smac, qp->rqe_wr_id[qp->rq.cons].smac);
  501. wc[i].wc_flags |= IB_WC_WITH_SMAC;
  502. if (qp->rqe_wr_id[qp->rq.cons].vlan_id) {
  503. wc[i].wc_flags |= IB_WC_WITH_VLAN;
  504. wc[i].vlan_id = qp->rqe_wr_id[qp->rq.cons].vlan_id;
  505. }
  506. qedr_inc_sw_cons(&qp->rq);
  507. i++;
  508. }
  509. while (i < num_entries && qp->sq.cons != qp->sq.gsi_cons) {
  510. memset(&wc[i], 0, sizeof(*wc));
  511. wc[i].qp = &qp->ibqp;
  512. wc[i].wr_id = qp->wqe_wr_id[qp->sq.cons].wr_id;
  513. wc[i].opcode = IB_WC_SEND;
  514. wc[i].status = IB_WC_SUCCESS;
  515. qedr_inc_sw_cons(&qp->sq);
  516. i++;
  517. }
  518. spin_unlock_irqrestore(&cq->cq_lock, flags);
  519. DP_DEBUG(dev, QEDR_MSG_GSI,
  520. "gsi poll_cq: requested entries=%d, actual=%d, qp->rq.cons=%d, qp->rq.gsi_cons=%x, qp->sq.cons=%d, qp->sq.gsi_cons=%d, qp_num=%d\n",
  521. num_entries, i, qp->rq.cons, qp->rq.gsi_cons, qp->sq.cons,
  522. qp->sq.gsi_cons, qp->ibqp.qp_num);
  523. return i;
  524. }