mthca_qp.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/string.h>
  36. #include <linux/slab.h>
  37. #include <linux/sched.h>
  38. #include <asm/io.h>
  39. #include <rdma/ib_verbs.h>
  40. #include <rdma/ib_cache.h>
  41. #include <rdma/ib_pack.h>
  42. #include "mthca_dev.h"
  43. #include "mthca_cmd.h"
  44. #include "mthca_memfree.h"
  45. #include "mthca_wqe.h"
  46. enum {
  47. MTHCA_MAX_DIRECT_QP_SIZE = 4 * PAGE_SIZE,
  48. MTHCA_ACK_REQ_FREQ = 10,
  49. MTHCA_FLIGHT_LIMIT = 9,
  50. MTHCA_UD_HEADER_SIZE = 72, /* largest UD header possible */
  51. MTHCA_INLINE_HEADER_SIZE = 4, /* data segment overhead for inline */
  52. MTHCA_INLINE_CHUNK_SIZE = 16 /* inline data segment chunk */
  53. };
  54. enum {
  55. MTHCA_QP_STATE_RST = 0,
  56. MTHCA_QP_STATE_INIT = 1,
  57. MTHCA_QP_STATE_RTR = 2,
  58. MTHCA_QP_STATE_RTS = 3,
  59. MTHCA_QP_STATE_SQE = 4,
  60. MTHCA_QP_STATE_SQD = 5,
  61. MTHCA_QP_STATE_ERR = 6,
  62. MTHCA_QP_STATE_DRAINING = 7
  63. };
  64. enum {
  65. MTHCA_QP_ST_RC = 0x0,
  66. MTHCA_QP_ST_UC = 0x1,
  67. MTHCA_QP_ST_RD = 0x2,
  68. MTHCA_QP_ST_UD = 0x3,
  69. MTHCA_QP_ST_MLX = 0x7
  70. };
  71. enum {
  72. MTHCA_QP_PM_MIGRATED = 0x3,
  73. MTHCA_QP_PM_ARMED = 0x0,
  74. MTHCA_QP_PM_REARM = 0x1
  75. };
  76. enum {
  77. /* qp_context flags */
  78. MTHCA_QP_BIT_DE = 1 << 8,
  79. /* params1 */
  80. MTHCA_QP_BIT_SRE = 1 << 15,
  81. MTHCA_QP_BIT_SWE = 1 << 14,
  82. MTHCA_QP_BIT_SAE = 1 << 13,
  83. MTHCA_QP_BIT_SIC = 1 << 4,
  84. MTHCA_QP_BIT_SSC = 1 << 3,
  85. /* params2 */
  86. MTHCA_QP_BIT_RRE = 1 << 15,
  87. MTHCA_QP_BIT_RWE = 1 << 14,
  88. MTHCA_QP_BIT_RAE = 1 << 13,
  89. MTHCA_QP_BIT_RIC = 1 << 4,
  90. MTHCA_QP_BIT_RSC = 1 << 3
  91. };
  92. enum {
  93. MTHCA_SEND_DOORBELL_FENCE = 1 << 5
  94. };
  95. struct mthca_qp_path {
  96. __be32 port_pkey;
  97. u8 rnr_retry;
  98. u8 g_mylmc;
  99. __be16 rlid;
  100. u8 ackto;
  101. u8 mgid_index;
  102. u8 static_rate;
  103. u8 hop_limit;
  104. __be32 sl_tclass_flowlabel;
  105. u8 rgid[16];
  106. } __attribute__((packed));
  107. struct mthca_qp_context {
  108. __be32 flags;
  109. __be32 tavor_sched_queue; /* Reserved on Arbel */
  110. u8 mtu_msgmax;
  111. u8 rq_size_stride; /* Reserved on Tavor */
  112. u8 sq_size_stride; /* Reserved on Tavor */
  113. u8 rlkey_arbel_sched_queue; /* Reserved on Tavor */
  114. __be32 usr_page;
  115. __be32 local_qpn;
  116. __be32 remote_qpn;
  117. u32 reserved1[2];
  118. struct mthca_qp_path pri_path;
  119. struct mthca_qp_path alt_path;
  120. __be32 rdd;
  121. __be32 pd;
  122. __be32 wqe_base;
  123. __be32 wqe_lkey;
  124. __be32 params1;
  125. __be32 reserved2;
  126. __be32 next_send_psn;
  127. __be32 cqn_snd;
  128. __be32 snd_wqe_base_l; /* Next send WQE on Tavor */
  129. __be32 snd_db_index; /* (debugging only entries) */
  130. __be32 last_acked_psn;
  131. __be32 ssn;
  132. __be32 params2;
  133. __be32 rnr_nextrecvpsn;
  134. __be32 ra_buff_indx;
  135. __be32 cqn_rcv;
  136. __be32 rcv_wqe_base_l; /* Next recv WQE on Tavor */
  137. __be32 rcv_db_index; /* (debugging only entries) */
  138. __be32 qkey;
  139. __be32 srqn;
  140. __be32 rmsn;
  141. __be16 rq_wqe_counter; /* reserved on Tavor */
  142. __be16 sq_wqe_counter; /* reserved on Tavor */
  143. u32 reserved3[18];
  144. } __attribute__((packed));
  145. struct mthca_qp_param {
  146. __be32 opt_param_mask;
  147. u32 reserved1;
  148. struct mthca_qp_context context;
  149. u32 reserved2[62];
  150. } __attribute__((packed));
  151. enum {
  152. MTHCA_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
  153. MTHCA_QP_OPTPAR_RRE = 1 << 1,
  154. MTHCA_QP_OPTPAR_RAE = 1 << 2,
  155. MTHCA_QP_OPTPAR_RWE = 1 << 3,
  156. MTHCA_QP_OPTPAR_PKEY_INDEX = 1 << 4,
  157. MTHCA_QP_OPTPAR_Q_KEY = 1 << 5,
  158. MTHCA_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
  159. MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
  160. MTHCA_QP_OPTPAR_SRA_MAX = 1 << 8,
  161. MTHCA_QP_OPTPAR_RRA_MAX = 1 << 9,
  162. MTHCA_QP_OPTPAR_PM_STATE = 1 << 10,
  163. MTHCA_QP_OPTPAR_PORT_NUM = 1 << 11,
  164. MTHCA_QP_OPTPAR_RETRY_COUNT = 1 << 12,
  165. MTHCA_QP_OPTPAR_ALT_RNR_RETRY = 1 << 13,
  166. MTHCA_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
  167. MTHCA_QP_OPTPAR_RNR_RETRY = 1 << 15,
  168. MTHCA_QP_OPTPAR_SCHED_QUEUE = 1 << 16
  169. };
  170. static const u8 mthca_opcode[] = {
  171. [IB_WR_SEND] = MTHCA_OPCODE_SEND,
  172. [IB_WR_SEND_WITH_IMM] = MTHCA_OPCODE_SEND_IMM,
  173. [IB_WR_RDMA_WRITE] = MTHCA_OPCODE_RDMA_WRITE,
  174. [IB_WR_RDMA_WRITE_WITH_IMM] = MTHCA_OPCODE_RDMA_WRITE_IMM,
  175. [IB_WR_RDMA_READ] = MTHCA_OPCODE_RDMA_READ,
  176. [IB_WR_ATOMIC_CMP_AND_SWP] = MTHCA_OPCODE_ATOMIC_CS,
  177. [IB_WR_ATOMIC_FETCH_AND_ADD] = MTHCA_OPCODE_ATOMIC_FA,
  178. };
  179. static int is_sqp(struct mthca_dev *dev, struct mthca_qp *qp)
  180. {
  181. return qp->qpn >= dev->qp_table.sqp_start &&
  182. qp->qpn <= dev->qp_table.sqp_start + 3;
  183. }
  184. static int is_qp0(struct mthca_dev *dev, struct mthca_qp *qp)
  185. {
  186. return qp->qpn >= dev->qp_table.sqp_start &&
  187. qp->qpn <= dev->qp_table.sqp_start + 1;
  188. }
  189. static void *get_recv_wqe(struct mthca_qp *qp, int n)
  190. {
  191. if (qp->is_direct)
  192. return qp->queue.direct.buf + (n << qp->rq.wqe_shift);
  193. else
  194. return qp->queue.page_list[(n << qp->rq.wqe_shift) >> PAGE_SHIFT].buf +
  195. ((n << qp->rq.wqe_shift) & (PAGE_SIZE - 1));
  196. }
  197. static void *get_send_wqe(struct mthca_qp *qp, int n)
  198. {
  199. if (qp->is_direct)
  200. return qp->queue.direct.buf + qp->send_wqe_offset +
  201. (n << qp->sq.wqe_shift);
  202. else
  203. return qp->queue.page_list[(qp->send_wqe_offset +
  204. (n << qp->sq.wqe_shift)) >>
  205. PAGE_SHIFT].buf +
  206. ((qp->send_wqe_offset + (n << qp->sq.wqe_shift)) &
  207. (PAGE_SIZE - 1));
  208. }
  209. static void mthca_wq_reset(struct mthca_wq *wq)
  210. {
  211. wq->next_ind = 0;
  212. wq->last_comp = wq->max - 1;
  213. wq->head = 0;
  214. wq->tail = 0;
  215. }
  216. void mthca_qp_event(struct mthca_dev *dev, u32 qpn,
  217. enum ib_event_type event_type)
  218. {
  219. struct mthca_qp *qp;
  220. struct ib_event event;
  221. spin_lock(&dev->qp_table.lock);
  222. qp = mthca_array_get(&dev->qp_table.qp, qpn & (dev->limits.num_qps - 1));
  223. if (qp)
  224. ++qp->refcount;
  225. spin_unlock(&dev->qp_table.lock);
  226. if (!qp) {
  227. mthca_warn(dev, "Async event %d for bogus QP %08x\n",
  228. event_type, qpn);
  229. return;
  230. }
  231. if (event_type == IB_EVENT_PATH_MIG)
  232. qp->port = qp->alt_port;
  233. event.device = &dev->ib_dev;
  234. event.event = event_type;
  235. event.element.qp = &qp->ibqp;
  236. if (qp->ibqp.event_handler)
  237. qp->ibqp.event_handler(&event, qp->ibqp.qp_context);
  238. spin_lock(&dev->qp_table.lock);
  239. if (!--qp->refcount)
  240. wake_up(&qp->wait);
  241. spin_unlock(&dev->qp_table.lock);
  242. }
  243. static int to_mthca_state(enum ib_qp_state ib_state)
  244. {
  245. switch (ib_state) {
  246. case IB_QPS_RESET: return MTHCA_QP_STATE_RST;
  247. case IB_QPS_INIT: return MTHCA_QP_STATE_INIT;
  248. case IB_QPS_RTR: return MTHCA_QP_STATE_RTR;
  249. case IB_QPS_RTS: return MTHCA_QP_STATE_RTS;
  250. case IB_QPS_SQD: return MTHCA_QP_STATE_SQD;
  251. case IB_QPS_SQE: return MTHCA_QP_STATE_SQE;
  252. case IB_QPS_ERR: return MTHCA_QP_STATE_ERR;
  253. default: return -1;
  254. }
  255. }
  256. enum { RC, UC, UD, RD, RDEE, MLX, NUM_TRANS };
  257. static int to_mthca_st(int transport)
  258. {
  259. switch (transport) {
  260. case RC: return MTHCA_QP_ST_RC;
  261. case UC: return MTHCA_QP_ST_UC;
  262. case UD: return MTHCA_QP_ST_UD;
  263. case RD: return MTHCA_QP_ST_RD;
  264. case MLX: return MTHCA_QP_ST_MLX;
  265. default: return -1;
  266. }
  267. }
  268. static void store_attrs(struct mthca_sqp *sqp, const struct ib_qp_attr *attr,
  269. int attr_mask)
  270. {
  271. if (attr_mask & IB_QP_PKEY_INDEX)
  272. sqp->pkey_index = attr->pkey_index;
  273. if (attr_mask & IB_QP_QKEY)
  274. sqp->qkey = attr->qkey;
  275. if (attr_mask & IB_QP_SQ_PSN)
  276. sqp->send_psn = attr->sq_psn;
  277. }
  278. static void init_port(struct mthca_dev *dev, int port)
  279. {
  280. int err;
  281. struct mthca_init_ib_param param;
  282. memset(&param, 0, sizeof param);
  283. param.port_width = dev->limits.port_width_cap;
  284. param.vl_cap = dev->limits.vl_cap;
  285. param.mtu_cap = dev->limits.mtu_cap;
  286. param.gid_cap = dev->limits.gid_table_len;
  287. param.pkey_cap = dev->limits.pkey_table_len;
  288. err = mthca_INIT_IB(dev, &param, port);
  289. if (err)
  290. mthca_warn(dev, "INIT_IB failed, return code %d.\n", err);
  291. }
  292. static __be32 get_hw_access_flags(struct mthca_qp *qp, const struct ib_qp_attr *attr,
  293. int attr_mask)
  294. {
  295. u8 dest_rd_atomic;
  296. u32 access_flags;
  297. u32 hw_access_flags = 0;
  298. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  299. dest_rd_atomic = attr->max_dest_rd_atomic;
  300. else
  301. dest_rd_atomic = qp->resp_depth;
  302. if (attr_mask & IB_QP_ACCESS_FLAGS)
  303. access_flags = attr->qp_access_flags;
  304. else
  305. access_flags = qp->atomic_rd_en;
  306. if (!dest_rd_atomic)
  307. access_flags &= IB_ACCESS_REMOTE_WRITE;
  308. if (access_flags & IB_ACCESS_REMOTE_READ)
  309. hw_access_flags |= MTHCA_QP_BIT_RRE;
  310. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  311. hw_access_flags |= MTHCA_QP_BIT_RAE;
  312. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  313. hw_access_flags |= MTHCA_QP_BIT_RWE;
  314. return cpu_to_be32(hw_access_flags);
  315. }
  316. static inline enum ib_qp_state to_ib_qp_state(int mthca_state)
  317. {
  318. switch (mthca_state) {
  319. case MTHCA_QP_STATE_RST: return IB_QPS_RESET;
  320. case MTHCA_QP_STATE_INIT: return IB_QPS_INIT;
  321. case MTHCA_QP_STATE_RTR: return IB_QPS_RTR;
  322. case MTHCA_QP_STATE_RTS: return IB_QPS_RTS;
  323. case MTHCA_QP_STATE_DRAINING:
  324. case MTHCA_QP_STATE_SQD: return IB_QPS_SQD;
  325. case MTHCA_QP_STATE_SQE: return IB_QPS_SQE;
  326. case MTHCA_QP_STATE_ERR: return IB_QPS_ERR;
  327. default: return -1;
  328. }
  329. }
  330. static inline enum ib_mig_state to_ib_mig_state(int mthca_mig_state)
  331. {
  332. switch (mthca_mig_state) {
  333. case 0: return IB_MIG_ARMED;
  334. case 1: return IB_MIG_REARM;
  335. case 3: return IB_MIG_MIGRATED;
  336. default: return -1;
  337. }
  338. }
  339. static int to_ib_qp_access_flags(int mthca_flags)
  340. {
  341. int ib_flags = 0;
  342. if (mthca_flags & MTHCA_QP_BIT_RRE)
  343. ib_flags |= IB_ACCESS_REMOTE_READ;
  344. if (mthca_flags & MTHCA_QP_BIT_RWE)
  345. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  346. if (mthca_flags & MTHCA_QP_BIT_RAE)
  347. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  348. return ib_flags;
  349. }
  350. static void to_ib_ah_attr(struct mthca_dev *dev, struct ib_ah_attr *ib_ah_attr,
  351. struct mthca_qp_path *path)
  352. {
  353. memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
  354. ib_ah_attr->port_num = (be32_to_cpu(path->port_pkey) >> 24) & 0x3;
  355. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->limits.num_ports)
  356. return;
  357. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  358. ib_ah_attr->sl = be32_to_cpu(path->sl_tclass_flowlabel) >> 28;
  359. ib_ah_attr->src_path_bits = path->g_mylmc & 0x7f;
  360. ib_ah_attr->static_rate = mthca_rate_to_ib(dev,
  361. path->static_rate & 0xf,
  362. ib_ah_attr->port_num);
  363. ib_ah_attr->ah_flags = (path->g_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  364. if (ib_ah_attr->ah_flags) {
  365. ib_ah_attr->grh.sgid_index = path->mgid_index & (dev->limits.gid_table_len - 1);
  366. ib_ah_attr->grh.hop_limit = path->hop_limit;
  367. ib_ah_attr->grh.traffic_class =
  368. (be32_to_cpu(path->sl_tclass_flowlabel) >> 20) & 0xff;
  369. ib_ah_attr->grh.flow_label =
  370. be32_to_cpu(path->sl_tclass_flowlabel) & 0xfffff;
  371. memcpy(ib_ah_attr->grh.dgid.raw,
  372. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  373. }
  374. }
  375. int mthca_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  376. struct ib_qp_init_attr *qp_init_attr)
  377. {
  378. struct mthca_dev *dev = to_mdev(ibqp->device);
  379. struct mthca_qp *qp = to_mqp(ibqp);
  380. int err = 0;
  381. struct mthca_mailbox *mailbox = NULL;
  382. struct mthca_qp_param *qp_param;
  383. struct mthca_qp_context *context;
  384. int mthca_state;
  385. mutex_lock(&qp->mutex);
  386. if (qp->state == IB_QPS_RESET) {
  387. qp_attr->qp_state = IB_QPS_RESET;
  388. goto done;
  389. }
  390. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  391. if (IS_ERR(mailbox)) {
  392. err = PTR_ERR(mailbox);
  393. goto out;
  394. }
  395. err = mthca_QUERY_QP(dev, qp->qpn, 0, mailbox);
  396. if (err) {
  397. mthca_warn(dev, "QUERY_QP failed (%d)\n", err);
  398. goto out_mailbox;
  399. }
  400. qp_param = mailbox->buf;
  401. context = &qp_param->context;
  402. mthca_state = be32_to_cpu(context->flags) >> 28;
  403. qp->state = to_ib_qp_state(mthca_state);
  404. qp_attr->qp_state = qp->state;
  405. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  406. qp_attr->path_mig_state =
  407. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  408. qp_attr->qkey = be32_to_cpu(context->qkey);
  409. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  410. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  411. qp_attr->dest_qp_num = be32_to_cpu(context->remote_qpn) & 0xffffff;
  412. qp_attr->qp_access_flags =
  413. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  414. if (qp->transport == RC || qp->transport == UC) {
  415. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  416. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  417. qp_attr->alt_pkey_index =
  418. be32_to_cpu(context->alt_path.port_pkey) & 0x7f;
  419. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  420. }
  421. qp_attr->pkey_index = be32_to_cpu(context->pri_path.port_pkey) & 0x7f;
  422. qp_attr->port_num =
  423. (be32_to_cpu(context->pri_path.port_pkey) >> 24) & 0x3;
  424. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  425. qp_attr->sq_draining = mthca_state == MTHCA_QP_STATE_DRAINING;
  426. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  427. qp_attr->max_dest_rd_atomic =
  428. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  429. qp_attr->min_rnr_timer =
  430. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  431. qp_attr->timeout = context->pri_path.ackto >> 3;
  432. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  433. qp_attr->rnr_retry = context->pri_path.rnr_retry >> 5;
  434. qp_attr->alt_timeout = context->alt_path.ackto >> 3;
  435. done:
  436. qp_attr->cur_qp_state = qp_attr->qp_state;
  437. qp_attr->cap.max_send_wr = qp->sq.max;
  438. qp_attr->cap.max_recv_wr = qp->rq.max;
  439. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  440. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  441. qp_attr->cap.max_inline_data = qp->max_inline_data;
  442. qp_init_attr->cap = qp_attr->cap;
  443. qp_init_attr->sq_sig_type = qp->sq_policy;
  444. out_mailbox:
  445. mthca_free_mailbox(dev, mailbox);
  446. out:
  447. mutex_unlock(&qp->mutex);
  448. return err;
  449. }
  450. static int mthca_path_set(struct mthca_dev *dev, const struct ib_ah_attr *ah,
  451. struct mthca_qp_path *path, u8 port)
  452. {
  453. path->g_mylmc = ah->src_path_bits & 0x7f;
  454. path->rlid = cpu_to_be16(ah->dlid);
  455. path->static_rate = mthca_get_rate(dev, ah->static_rate, port);
  456. if (ah->ah_flags & IB_AH_GRH) {
  457. if (ah->grh.sgid_index >= dev->limits.gid_table_len) {
  458. mthca_dbg(dev, "sgid_index (%u) too large. max is %d\n",
  459. ah->grh.sgid_index, dev->limits.gid_table_len-1);
  460. return -1;
  461. }
  462. path->g_mylmc |= 1 << 7;
  463. path->mgid_index = ah->grh.sgid_index;
  464. path->hop_limit = ah->grh.hop_limit;
  465. path->sl_tclass_flowlabel =
  466. cpu_to_be32((ah->sl << 28) |
  467. (ah->grh.traffic_class << 20) |
  468. (ah->grh.flow_label));
  469. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  470. } else
  471. path->sl_tclass_flowlabel = cpu_to_be32(ah->sl << 28);
  472. return 0;
  473. }
  474. static int __mthca_modify_qp(struct ib_qp *ibqp,
  475. const struct ib_qp_attr *attr, int attr_mask,
  476. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  477. {
  478. struct mthca_dev *dev = to_mdev(ibqp->device);
  479. struct mthca_qp *qp = to_mqp(ibqp);
  480. struct mthca_mailbox *mailbox;
  481. struct mthca_qp_param *qp_param;
  482. struct mthca_qp_context *qp_context;
  483. u32 sqd_event = 0;
  484. int err = -EINVAL;
  485. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  486. if (IS_ERR(mailbox)) {
  487. err = PTR_ERR(mailbox);
  488. goto out;
  489. }
  490. qp_param = mailbox->buf;
  491. qp_context = &qp_param->context;
  492. memset(qp_param, 0, sizeof *qp_param);
  493. qp_context->flags = cpu_to_be32((to_mthca_state(new_state) << 28) |
  494. (to_mthca_st(qp->transport) << 16));
  495. qp_context->flags |= cpu_to_be32(MTHCA_QP_BIT_DE);
  496. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  497. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  498. else {
  499. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PM_STATE);
  500. switch (attr->path_mig_state) {
  501. case IB_MIG_MIGRATED:
  502. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  503. break;
  504. case IB_MIG_REARM:
  505. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_REARM << 11);
  506. break;
  507. case IB_MIG_ARMED:
  508. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_ARMED << 11);
  509. break;
  510. }
  511. }
  512. /* leave tavor_sched_queue as 0 */
  513. if (qp->transport == MLX || qp->transport == UD)
  514. qp_context->mtu_msgmax = (IB_MTU_2048 << 5) | 11;
  515. else if (attr_mask & IB_QP_PATH_MTU) {
  516. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_2048) {
  517. mthca_dbg(dev, "path MTU (%u) is invalid\n",
  518. attr->path_mtu);
  519. goto out_mailbox;
  520. }
  521. qp_context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  522. }
  523. if (mthca_is_memfree(dev)) {
  524. if (qp->rq.max)
  525. qp_context->rq_size_stride = ilog2(qp->rq.max) << 3;
  526. qp_context->rq_size_stride |= qp->rq.wqe_shift - 4;
  527. if (qp->sq.max)
  528. qp_context->sq_size_stride = ilog2(qp->sq.max) << 3;
  529. qp_context->sq_size_stride |= qp->sq.wqe_shift - 4;
  530. }
  531. /* leave arbel_sched_queue as 0 */
  532. if (qp->ibqp.uobject)
  533. qp_context->usr_page =
  534. cpu_to_be32(to_mucontext(qp->ibqp.uobject->context)->uar.index);
  535. else
  536. qp_context->usr_page = cpu_to_be32(dev->driver_uar.index);
  537. qp_context->local_qpn = cpu_to_be32(qp->qpn);
  538. if (attr_mask & IB_QP_DEST_QPN) {
  539. qp_context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  540. }
  541. if (qp->transport == MLX)
  542. qp_context->pri_path.port_pkey |=
  543. cpu_to_be32(qp->port << 24);
  544. else {
  545. if (attr_mask & IB_QP_PORT) {
  546. qp_context->pri_path.port_pkey |=
  547. cpu_to_be32(attr->port_num << 24);
  548. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PORT_NUM);
  549. }
  550. }
  551. if (attr_mask & IB_QP_PKEY_INDEX) {
  552. qp_context->pri_path.port_pkey |=
  553. cpu_to_be32(attr->pkey_index);
  554. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PKEY_INDEX);
  555. }
  556. if (attr_mask & IB_QP_RNR_RETRY) {
  557. qp_context->alt_path.rnr_retry = qp_context->pri_path.rnr_retry =
  558. attr->rnr_retry << 5;
  559. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_RETRY |
  560. MTHCA_QP_OPTPAR_ALT_RNR_RETRY);
  561. }
  562. if (attr_mask & IB_QP_AV) {
  563. if (mthca_path_set(dev, &attr->ah_attr, &qp_context->pri_path,
  564. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  565. goto out_mailbox;
  566. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH);
  567. }
  568. if (ibqp->qp_type == IB_QPT_RC &&
  569. cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  570. u8 sched_queue = ibqp->uobject ? 0x2 : 0x1;
  571. if (mthca_is_memfree(dev))
  572. qp_context->rlkey_arbel_sched_queue |= sched_queue;
  573. else
  574. qp_context->tavor_sched_queue |= cpu_to_be32(sched_queue);
  575. qp_param->opt_param_mask |=
  576. cpu_to_be32(MTHCA_QP_OPTPAR_SCHED_QUEUE);
  577. }
  578. if (attr_mask & IB_QP_TIMEOUT) {
  579. qp_context->pri_path.ackto = attr->timeout << 3;
  580. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ACK_TIMEOUT);
  581. }
  582. if (attr_mask & IB_QP_ALT_PATH) {
  583. if (attr->alt_pkey_index >= dev->limits.pkey_table_len) {
  584. mthca_dbg(dev, "Alternate P_Key index (%u) too large. max is %d\n",
  585. attr->alt_pkey_index, dev->limits.pkey_table_len-1);
  586. goto out_mailbox;
  587. }
  588. if (attr->alt_port_num == 0 || attr->alt_port_num > dev->limits.num_ports) {
  589. mthca_dbg(dev, "Alternate port number (%u) is invalid\n",
  590. attr->alt_port_num);
  591. goto out_mailbox;
  592. }
  593. if (mthca_path_set(dev, &attr->alt_ah_attr, &qp_context->alt_path,
  594. attr->alt_ah_attr.port_num))
  595. goto out_mailbox;
  596. qp_context->alt_path.port_pkey |= cpu_to_be32(attr->alt_pkey_index |
  597. attr->alt_port_num << 24);
  598. qp_context->alt_path.ackto = attr->alt_timeout << 3;
  599. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ALT_ADDR_PATH);
  600. }
  601. /* leave rdd as 0 */
  602. qp_context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pd_num);
  603. /* leave wqe_base as 0 (we always create an MR based at 0 for WQs) */
  604. qp_context->wqe_lkey = cpu_to_be32(qp->mr.ibmr.lkey);
  605. qp_context->params1 = cpu_to_be32((MTHCA_ACK_REQ_FREQ << 28) |
  606. (MTHCA_FLIGHT_LIMIT << 24) |
  607. MTHCA_QP_BIT_SWE);
  608. if (qp->sq_policy == IB_SIGNAL_ALL_WR)
  609. qp_context->params1 |= cpu_to_be32(MTHCA_QP_BIT_SSC);
  610. if (attr_mask & IB_QP_RETRY_CNT) {
  611. qp_context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  612. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RETRY_COUNT);
  613. }
  614. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  615. if (attr->max_rd_atomic) {
  616. qp_context->params1 |=
  617. cpu_to_be32(MTHCA_QP_BIT_SRE |
  618. MTHCA_QP_BIT_SAE);
  619. qp_context->params1 |=
  620. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  621. }
  622. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_SRA_MAX);
  623. }
  624. if (attr_mask & IB_QP_SQ_PSN)
  625. qp_context->next_send_psn = cpu_to_be32(attr->sq_psn);
  626. qp_context->cqn_snd = cpu_to_be32(to_mcq(ibqp->send_cq)->cqn);
  627. if (mthca_is_memfree(dev)) {
  628. qp_context->snd_wqe_base_l = cpu_to_be32(qp->send_wqe_offset);
  629. qp_context->snd_db_index = cpu_to_be32(qp->sq.db_index);
  630. }
  631. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  632. if (attr->max_dest_rd_atomic)
  633. qp_context->params2 |=
  634. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  635. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RRA_MAX);
  636. }
  637. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  638. qp_context->params2 |= get_hw_access_flags(qp, attr, attr_mask);
  639. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
  640. MTHCA_QP_OPTPAR_RRE |
  641. MTHCA_QP_OPTPAR_RAE);
  642. }
  643. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RSC);
  644. if (ibqp->srq)
  645. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RIC);
  646. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  647. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  648. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_TIMEOUT);
  649. }
  650. if (attr_mask & IB_QP_RQ_PSN)
  651. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  652. qp_context->ra_buff_indx =
  653. cpu_to_be32(dev->qp_table.rdb_base +
  654. ((qp->qpn & (dev->limits.num_qps - 1)) * MTHCA_RDB_ENTRY_SIZE <<
  655. dev->qp_table.rdb_shift));
  656. qp_context->cqn_rcv = cpu_to_be32(to_mcq(ibqp->recv_cq)->cqn);
  657. if (mthca_is_memfree(dev))
  658. qp_context->rcv_db_index = cpu_to_be32(qp->rq.db_index);
  659. if (attr_mask & IB_QP_QKEY) {
  660. qp_context->qkey = cpu_to_be32(attr->qkey);
  661. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_Q_KEY);
  662. }
  663. if (ibqp->srq)
  664. qp_context->srqn = cpu_to_be32(1 << 24 |
  665. to_msrq(ibqp->srq)->srqn);
  666. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  667. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY &&
  668. attr->en_sqd_async_notify)
  669. sqd_event = 1 << 31;
  670. err = mthca_MODIFY_QP(dev, cur_state, new_state, qp->qpn, 0,
  671. mailbox, sqd_event);
  672. if (err) {
  673. mthca_warn(dev, "modify QP %d->%d returned %d.\n",
  674. cur_state, new_state, err);
  675. goto out_mailbox;
  676. }
  677. qp->state = new_state;
  678. if (attr_mask & IB_QP_ACCESS_FLAGS)
  679. qp->atomic_rd_en = attr->qp_access_flags;
  680. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  681. qp->resp_depth = attr->max_dest_rd_atomic;
  682. if (attr_mask & IB_QP_PORT)
  683. qp->port = attr->port_num;
  684. if (attr_mask & IB_QP_ALT_PATH)
  685. qp->alt_port = attr->alt_port_num;
  686. if (is_sqp(dev, qp))
  687. store_attrs(to_msqp(qp), attr, attr_mask);
  688. /*
  689. * If we moved QP0 to RTR, bring the IB link up; if we moved
  690. * QP0 to RESET or ERROR, bring the link back down.
  691. */
  692. if (is_qp0(dev, qp)) {
  693. if (cur_state != IB_QPS_RTR &&
  694. new_state == IB_QPS_RTR)
  695. init_port(dev, qp->port);
  696. if (cur_state != IB_QPS_RESET &&
  697. cur_state != IB_QPS_ERR &&
  698. (new_state == IB_QPS_RESET ||
  699. new_state == IB_QPS_ERR))
  700. mthca_CLOSE_IB(dev, qp->port);
  701. }
  702. /*
  703. * If we moved a kernel QP to RESET, clean up all old CQ
  704. * entries and reinitialize the QP.
  705. */
  706. if (new_state == IB_QPS_RESET && !qp->ibqp.uobject) {
  707. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq), qp->qpn,
  708. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  709. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  710. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq), qp->qpn, NULL);
  711. mthca_wq_reset(&qp->sq);
  712. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  713. mthca_wq_reset(&qp->rq);
  714. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  715. if (mthca_is_memfree(dev)) {
  716. *qp->sq.db = 0;
  717. *qp->rq.db = 0;
  718. }
  719. }
  720. out_mailbox:
  721. mthca_free_mailbox(dev, mailbox);
  722. out:
  723. return err;
  724. }
  725. int mthca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask,
  726. struct ib_udata *udata)
  727. {
  728. struct mthca_dev *dev = to_mdev(ibqp->device);
  729. struct mthca_qp *qp = to_mqp(ibqp);
  730. enum ib_qp_state cur_state, new_state;
  731. int err = -EINVAL;
  732. mutex_lock(&qp->mutex);
  733. if (attr_mask & IB_QP_CUR_STATE) {
  734. cur_state = attr->cur_qp_state;
  735. } else {
  736. spin_lock_irq(&qp->sq.lock);
  737. spin_lock(&qp->rq.lock);
  738. cur_state = qp->state;
  739. spin_unlock(&qp->rq.lock);
  740. spin_unlock_irq(&qp->sq.lock);
  741. }
  742. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  743. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask,
  744. IB_LINK_LAYER_UNSPECIFIED)) {
  745. mthca_dbg(dev, "Bad QP transition (transport %d) "
  746. "%d->%d with attr 0x%08x\n",
  747. qp->transport, cur_state, new_state,
  748. attr_mask);
  749. goto out;
  750. }
  751. if ((attr_mask & IB_QP_PKEY_INDEX) &&
  752. attr->pkey_index >= dev->limits.pkey_table_len) {
  753. mthca_dbg(dev, "P_Key index (%u) too large. max is %d\n",
  754. attr->pkey_index, dev->limits.pkey_table_len-1);
  755. goto out;
  756. }
  757. if ((attr_mask & IB_QP_PORT) &&
  758. (attr->port_num == 0 || attr->port_num > dev->limits.num_ports)) {
  759. mthca_dbg(dev, "Port number (%u) is invalid\n", attr->port_num);
  760. goto out;
  761. }
  762. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  763. attr->max_rd_atomic > dev->limits.max_qp_init_rdma) {
  764. mthca_dbg(dev, "Max rdma_atomic as initiator %u too large (max is %d)\n",
  765. attr->max_rd_atomic, dev->limits.max_qp_init_rdma);
  766. goto out;
  767. }
  768. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  769. attr->max_dest_rd_atomic > 1 << dev->qp_table.rdb_shift) {
  770. mthca_dbg(dev, "Max rdma_atomic as responder %u too large (max %d)\n",
  771. attr->max_dest_rd_atomic, 1 << dev->qp_table.rdb_shift);
  772. goto out;
  773. }
  774. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  775. err = 0;
  776. goto out;
  777. }
  778. err = __mthca_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  779. out:
  780. mutex_unlock(&qp->mutex);
  781. return err;
  782. }
  783. static int mthca_max_data_size(struct mthca_dev *dev, struct mthca_qp *qp, int desc_sz)
  784. {
  785. /*
  786. * Calculate the maximum size of WQE s/g segments, excluding
  787. * the next segment and other non-data segments.
  788. */
  789. int max_data_size = desc_sz - sizeof (struct mthca_next_seg);
  790. switch (qp->transport) {
  791. case MLX:
  792. max_data_size -= 2 * sizeof (struct mthca_data_seg);
  793. break;
  794. case UD:
  795. if (mthca_is_memfree(dev))
  796. max_data_size -= sizeof (struct mthca_arbel_ud_seg);
  797. else
  798. max_data_size -= sizeof (struct mthca_tavor_ud_seg);
  799. break;
  800. default:
  801. max_data_size -= sizeof (struct mthca_raddr_seg);
  802. break;
  803. }
  804. return max_data_size;
  805. }
  806. static inline int mthca_max_inline_data(struct mthca_pd *pd, int max_data_size)
  807. {
  808. /* We don't support inline data for kernel QPs (yet). */
  809. return pd->ibpd.uobject ? max_data_size - MTHCA_INLINE_HEADER_SIZE : 0;
  810. }
  811. static void mthca_adjust_qp_caps(struct mthca_dev *dev,
  812. struct mthca_pd *pd,
  813. struct mthca_qp *qp)
  814. {
  815. int max_data_size = mthca_max_data_size(dev, qp,
  816. min(dev->limits.max_desc_sz,
  817. 1 << qp->sq.wqe_shift));
  818. qp->max_inline_data = mthca_max_inline_data(pd, max_data_size);
  819. qp->sq.max_gs = min_t(int, dev->limits.max_sg,
  820. max_data_size / sizeof (struct mthca_data_seg));
  821. qp->rq.max_gs = min_t(int, dev->limits.max_sg,
  822. (min(dev->limits.max_desc_sz, 1 << qp->rq.wqe_shift) -
  823. sizeof (struct mthca_next_seg)) /
  824. sizeof (struct mthca_data_seg));
  825. }
  826. /*
  827. * Allocate and register buffer for WQEs. qp->rq.max, sq.max,
  828. * rq.max_gs and sq.max_gs must all be assigned.
  829. * mthca_alloc_wqe_buf will calculate rq.wqe_shift and
  830. * sq.wqe_shift (as well as send_wqe_offset, is_direct, and
  831. * queue)
  832. */
  833. static int mthca_alloc_wqe_buf(struct mthca_dev *dev,
  834. struct mthca_pd *pd,
  835. struct mthca_qp *qp)
  836. {
  837. int size;
  838. int err = -ENOMEM;
  839. size = sizeof (struct mthca_next_seg) +
  840. qp->rq.max_gs * sizeof (struct mthca_data_seg);
  841. if (size > dev->limits.max_desc_sz)
  842. return -EINVAL;
  843. for (qp->rq.wqe_shift = 6; 1 << qp->rq.wqe_shift < size;
  844. qp->rq.wqe_shift++)
  845. ; /* nothing */
  846. size = qp->sq.max_gs * sizeof (struct mthca_data_seg);
  847. switch (qp->transport) {
  848. case MLX:
  849. size += 2 * sizeof (struct mthca_data_seg);
  850. break;
  851. case UD:
  852. size += mthca_is_memfree(dev) ?
  853. sizeof (struct mthca_arbel_ud_seg) :
  854. sizeof (struct mthca_tavor_ud_seg);
  855. break;
  856. case UC:
  857. size += sizeof (struct mthca_raddr_seg);
  858. break;
  859. case RC:
  860. size += sizeof (struct mthca_raddr_seg);
  861. /*
  862. * An atomic op will require an atomic segment, a
  863. * remote address segment and one scatter entry.
  864. */
  865. size = max_t(int, size,
  866. sizeof (struct mthca_atomic_seg) +
  867. sizeof (struct mthca_raddr_seg) +
  868. sizeof (struct mthca_data_seg));
  869. break;
  870. default:
  871. break;
  872. }
  873. /* Make sure that we have enough space for a bind request */
  874. size = max_t(int, size, sizeof (struct mthca_bind_seg));
  875. size += sizeof (struct mthca_next_seg);
  876. if (size > dev->limits.max_desc_sz)
  877. return -EINVAL;
  878. for (qp->sq.wqe_shift = 6; 1 << qp->sq.wqe_shift < size;
  879. qp->sq.wqe_shift++)
  880. ; /* nothing */
  881. qp->send_wqe_offset = ALIGN(qp->rq.max << qp->rq.wqe_shift,
  882. 1 << qp->sq.wqe_shift);
  883. /*
  884. * If this is a userspace QP, we don't actually have to
  885. * allocate anything. All we need is to calculate the WQE
  886. * sizes and the send_wqe_offset, so we're done now.
  887. */
  888. if (pd->ibpd.uobject)
  889. return 0;
  890. size = PAGE_ALIGN(qp->send_wqe_offset +
  891. (qp->sq.max << qp->sq.wqe_shift));
  892. qp->wrid = kmalloc((qp->rq.max + qp->sq.max) * sizeof (u64),
  893. GFP_KERNEL);
  894. if (!qp->wrid)
  895. goto err_out;
  896. err = mthca_buf_alloc(dev, size, MTHCA_MAX_DIRECT_QP_SIZE,
  897. &qp->queue, &qp->is_direct, pd, 0, &qp->mr);
  898. if (err)
  899. goto err_out;
  900. return 0;
  901. err_out:
  902. kfree(qp->wrid);
  903. return err;
  904. }
  905. static void mthca_free_wqe_buf(struct mthca_dev *dev,
  906. struct mthca_qp *qp)
  907. {
  908. mthca_buf_free(dev, PAGE_ALIGN(qp->send_wqe_offset +
  909. (qp->sq.max << qp->sq.wqe_shift)),
  910. &qp->queue, qp->is_direct, &qp->mr);
  911. kfree(qp->wrid);
  912. }
  913. static int mthca_map_memfree(struct mthca_dev *dev,
  914. struct mthca_qp *qp)
  915. {
  916. int ret;
  917. if (mthca_is_memfree(dev)) {
  918. ret = mthca_table_get(dev, dev->qp_table.qp_table, qp->qpn);
  919. if (ret)
  920. return ret;
  921. ret = mthca_table_get(dev, dev->qp_table.eqp_table, qp->qpn);
  922. if (ret)
  923. goto err_qpc;
  924. ret = mthca_table_get(dev, dev->qp_table.rdb_table,
  925. qp->qpn << dev->qp_table.rdb_shift);
  926. if (ret)
  927. goto err_eqpc;
  928. }
  929. return 0;
  930. err_eqpc:
  931. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  932. err_qpc:
  933. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  934. return ret;
  935. }
  936. static void mthca_unmap_memfree(struct mthca_dev *dev,
  937. struct mthca_qp *qp)
  938. {
  939. mthca_table_put(dev, dev->qp_table.rdb_table,
  940. qp->qpn << dev->qp_table.rdb_shift);
  941. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  942. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  943. }
  944. static int mthca_alloc_memfree(struct mthca_dev *dev,
  945. struct mthca_qp *qp)
  946. {
  947. if (mthca_is_memfree(dev)) {
  948. qp->rq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_RQ,
  949. qp->qpn, &qp->rq.db);
  950. if (qp->rq.db_index < 0)
  951. return -ENOMEM;
  952. qp->sq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SQ,
  953. qp->qpn, &qp->sq.db);
  954. if (qp->sq.db_index < 0) {
  955. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  956. return -ENOMEM;
  957. }
  958. }
  959. return 0;
  960. }
  961. static void mthca_free_memfree(struct mthca_dev *dev,
  962. struct mthca_qp *qp)
  963. {
  964. if (mthca_is_memfree(dev)) {
  965. mthca_free_db(dev, MTHCA_DB_TYPE_SQ, qp->sq.db_index);
  966. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  967. }
  968. }
  969. static int mthca_alloc_qp_common(struct mthca_dev *dev,
  970. struct mthca_pd *pd,
  971. struct mthca_cq *send_cq,
  972. struct mthca_cq *recv_cq,
  973. enum ib_sig_type send_policy,
  974. struct mthca_qp *qp)
  975. {
  976. int ret;
  977. int i;
  978. struct mthca_next_seg *next;
  979. qp->refcount = 1;
  980. init_waitqueue_head(&qp->wait);
  981. mutex_init(&qp->mutex);
  982. qp->state = IB_QPS_RESET;
  983. qp->atomic_rd_en = 0;
  984. qp->resp_depth = 0;
  985. qp->sq_policy = send_policy;
  986. mthca_wq_reset(&qp->sq);
  987. mthca_wq_reset(&qp->rq);
  988. spin_lock_init(&qp->sq.lock);
  989. spin_lock_init(&qp->rq.lock);
  990. ret = mthca_map_memfree(dev, qp);
  991. if (ret)
  992. return ret;
  993. ret = mthca_alloc_wqe_buf(dev, pd, qp);
  994. if (ret) {
  995. mthca_unmap_memfree(dev, qp);
  996. return ret;
  997. }
  998. mthca_adjust_qp_caps(dev, pd, qp);
  999. /*
  1000. * If this is a userspace QP, we're done now. The doorbells
  1001. * will be allocated and buffers will be initialized in
  1002. * userspace.
  1003. */
  1004. if (pd->ibpd.uobject)
  1005. return 0;
  1006. ret = mthca_alloc_memfree(dev, qp);
  1007. if (ret) {
  1008. mthca_free_wqe_buf(dev, qp);
  1009. mthca_unmap_memfree(dev, qp);
  1010. return ret;
  1011. }
  1012. if (mthca_is_memfree(dev)) {
  1013. struct mthca_data_seg *scatter;
  1014. int size = (sizeof (struct mthca_next_seg) +
  1015. qp->rq.max_gs * sizeof (struct mthca_data_seg)) / 16;
  1016. for (i = 0; i < qp->rq.max; ++i) {
  1017. next = get_recv_wqe(qp, i);
  1018. next->nda_op = cpu_to_be32(((i + 1) & (qp->rq.max - 1)) <<
  1019. qp->rq.wqe_shift);
  1020. next->ee_nds = cpu_to_be32(size);
  1021. for (scatter = (void *) (next + 1);
  1022. (void *) scatter < (void *) next + (1 << qp->rq.wqe_shift);
  1023. ++scatter)
  1024. scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1025. }
  1026. for (i = 0; i < qp->sq.max; ++i) {
  1027. next = get_send_wqe(qp, i);
  1028. next->nda_op = cpu_to_be32((((i + 1) & (qp->sq.max - 1)) <<
  1029. qp->sq.wqe_shift) +
  1030. qp->send_wqe_offset);
  1031. }
  1032. } else {
  1033. for (i = 0; i < qp->rq.max; ++i) {
  1034. next = get_recv_wqe(qp, i);
  1035. next->nda_op = htonl((((i + 1) % qp->rq.max) <<
  1036. qp->rq.wqe_shift) | 1);
  1037. }
  1038. }
  1039. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  1040. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  1041. return 0;
  1042. }
  1043. static int mthca_set_qp_size(struct mthca_dev *dev, struct ib_qp_cap *cap,
  1044. struct mthca_pd *pd, struct mthca_qp *qp)
  1045. {
  1046. int max_data_size = mthca_max_data_size(dev, qp, dev->limits.max_desc_sz);
  1047. /* Sanity check QP size before proceeding */
  1048. if (cap->max_send_wr > dev->limits.max_wqes ||
  1049. cap->max_recv_wr > dev->limits.max_wqes ||
  1050. cap->max_send_sge > dev->limits.max_sg ||
  1051. cap->max_recv_sge > dev->limits.max_sg ||
  1052. cap->max_inline_data > mthca_max_inline_data(pd, max_data_size))
  1053. return -EINVAL;
  1054. /*
  1055. * For MLX transport we need 2 extra send gather entries:
  1056. * one for the header and one for the checksum at the end
  1057. */
  1058. if (qp->transport == MLX && cap->max_send_sge + 2 > dev->limits.max_sg)
  1059. return -EINVAL;
  1060. if (mthca_is_memfree(dev)) {
  1061. qp->rq.max = cap->max_recv_wr ?
  1062. roundup_pow_of_two(cap->max_recv_wr) : 0;
  1063. qp->sq.max = cap->max_send_wr ?
  1064. roundup_pow_of_two(cap->max_send_wr) : 0;
  1065. } else {
  1066. qp->rq.max = cap->max_recv_wr;
  1067. qp->sq.max = cap->max_send_wr;
  1068. }
  1069. qp->rq.max_gs = cap->max_recv_sge;
  1070. qp->sq.max_gs = max_t(int, cap->max_send_sge,
  1071. ALIGN(cap->max_inline_data + MTHCA_INLINE_HEADER_SIZE,
  1072. MTHCA_INLINE_CHUNK_SIZE) /
  1073. sizeof (struct mthca_data_seg));
  1074. return 0;
  1075. }
  1076. int mthca_alloc_qp(struct mthca_dev *dev,
  1077. struct mthca_pd *pd,
  1078. struct mthca_cq *send_cq,
  1079. struct mthca_cq *recv_cq,
  1080. enum ib_qp_type type,
  1081. enum ib_sig_type send_policy,
  1082. struct ib_qp_cap *cap,
  1083. struct mthca_qp *qp)
  1084. {
  1085. int err;
  1086. switch (type) {
  1087. case IB_QPT_RC: qp->transport = RC; break;
  1088. case IB_QPT_UC: qp->transport = UC; break;
  1089. case IB_QPT_UD: qp->transport = UD; break;
  1090. default: return -EINVAL;
  1091. }
  1092. err = mthca_set_qp_size(dev, cap, pd, qp);
  1093. if (err)
  1094. return err;
  1095. qp->qpn = mthca_alloc(&dev->qp_table.alloc);
  1096. if (qp->qpn == -1)
  1097. return -ENOMEM;
  1098. /* initialize port to zero for error-catching. */
  1099. qp->port = 0;
  1100. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1101. send_policy, qp);
  1102. if (err) {
  1103. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1104. return err;
  1105. }
  1106. spin_lock_irq(&dev->qp_table.lock);
  1107. mthca_array_set(&dev->qp_table.qp,
  1108. qp->qpn & (dev->limits.num_qps - 1), qp);
  1109. spin_unlock_irq(&dev->qp_table.lock);
  1110. return 0;
  1111. }
  1112. static void mthca_lock_cqs(struct mthca_cq *send_cq, struct mthca_cq *recv_cq)
  1113. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1114. {
  1115. if (send_cq == recv_cq) {
  1116. spin_lock_irq(&send_cq->lock);
  1117. __acquire(&recv_cq->lock);
  1118. } else if (send_cq->cqn < recv_cq->cqn) {
  1119. spin_lock_irq(&send_cq->lock);
  1120. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  1121. } else {
  1122. spin_lock_irq(&recv_cq->lock);
  1123. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  1124. }
  1125. }
  1126. static void mthca_unlock_cqs(struct mthca_cq *send_cq, struct mthca_cq *recv_cq)
  1127. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1128. {
  1129. if (send_cq == recv_cq) {
  1130. __release(&recv_cq->lock);
  1131. spin_unlock_irq(&send_cq->lock);
  1132. } else if (send_cq->cqn < recv_cq->cqn) {
  1133. spin_unlock(&recv_cq->lock);
  1134. spin_unlock_irq(&send_cq->lock);
  1135. } else {
  1136. spin_unlock(&send_cq->lock);
  1137. spin_unlock_irq(&recv_cq->lock);
  1138. }
  1139. }
  1140. int mthca_alloc_sqp(struct mthca_dev *dev,
  1141. struct mthca_pd *pd,
  1142. struct mthca_cq *send_cq,
  1143. struct mthca_cq *recv_cq,
  1144. enum ib_sig_type send_policy,
  1145. struct ib_qp_cap *cap,
  1146. int qpn,
  1147. int port,
  1148. struct mthca_sqp *sqp)
  1149. {
  1150. u32 mqpn = qpn * 2 + dev->qp_table.sqp_start + port - 1;
  1151. int err;
  1152. sqp->qp.transport = MLX;
  1153. err = mthca_set_qp_size(dev, cap, pd, &sqp->qp);
  1154. if (err)
  1155. return err;
  1156. sqp->header_buf_size = sqp->qp.sq.max * MTHCA_UD_HEADER_SIZE;
  1157. sqp->header_buf = dma_alloc_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1158. &sqp->header_dma, GFP_KERNEL);
  1159. if (!sqp->header_buf)
  1160. return -ENOMEM;
  1161. spin_lock_irq(&dev->qp_table.lock);
  1162. if (mthca_array_get(&dev->qp_table.qp, mqpn))
  1163. err = -EBUSY;
  1164. else
  1165. mthca_array_set(&dev->qp_table.qp, mqpn, sqp);
  1166. spin_unlock_irq(&dev->qp_table.lock);
  1167. if (err)
  1168. goto err_out;
  1169. sqp->qp.port = port;
  1170. sqp->qp.qpn = mqpn;
  1171. sqp->qp.transport = MLX;
  1172. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1173. send_policy, &sqp->qp);
  1174. if (err)
  1175. goto err_out_free;
  1176. atomic_inc(&pd->sqp_count);
  1177. return 0;
  1178. err_out_free:
  1179. /*
  1180. * Lock CQs here, so that CQ polling code can do QP lookup
  1181. * without taking a lock.
  1182. */
  1183. mthca_lock_cqs(send_cq, recv_cq);
  1184. spin_lock(&dev->qp_table.lock);
  1185. mthca_array_clear(&dev->qp_table.qp, mqpn);
  1186. spin_unlock(&dev->qp_table.lock);
  1187. mthca_unlock_cqs(send_cq, recv_cq);
  1188. err_out:
  1189. dma_free_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1190. sqp->header_buf, sqp->header_dma);
  1191. return err;
  1192. }
  1193. static inline int get_qp_refcount(struct mthca_dev *dev, struct mthca_qp *qp)
  1194. {
  1195. int c;
  1196. spin_lock_irq(&dev->qp_table.lock);
  1197. c = qp->refcount;
  1198. spin_unlock_irq(&dev->qp_table.lock);
  1199. return c;
  1200. }
  1201. void mthca_free_qp(struct mthca_dev *dev,
  1202. struct mthca_qp *qp)
  1203. {
  1204. struct mthca_cq *send_cq;
  1205. struct mthca_cq *recv_cq;
  1206. send_cq = to_mcq(qp->ibqp.send_cq);
  1207. recv_cq = to_mcq(qp->ibqp.recv_cq);
  1208. /*
  1209. * Lock CQs here, so that CQ polling code can do QP lookup
  1210. * without taking a lock.
  1211. */
  1212. mthca_lock_cqs(send_cq, recv_cq);
  1213. spin_lock(&dev->qp_table.lock);
  1214. mthca_array_clear(&dev->qp_table.qp,
  1215. qp->qpn & (dev->limits.num_qps - 1));
  1216. --qp->refcount;
  1217. spin_unlock(&dev->qp_table.lock);
  1218. mthca_unlock_cqs(send_cq, recv_cq);
  1219. wait_event(qp->wait, !get_qp_refcount(dev, qp));
  1220. if (qp->state != IB_QPS_RESET)
  1221. mthca_MODIFY_QP(dev, qp->state, IB_QPS_RESET, qp->qpn, 0,
  1222. NULL, 0);
  1223. /*
  1224. * If this is a userspace QP, the buffers, MR, CQs and so on
  1225. * will be cleaned up in userspace, so all we have to do is
  1226. * unref the mem-free tables and free the QPN in our table.
  1227. */
  1228. if (!qp->ibqp.uobject) {
  1229. mthca_cq_clean(dev, recv_cq, qp->qpn,
  1230. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1231. if (send_cq != recv_cq)
  1232. mthca_cq_clean(dev, send_cq, qp->qpn, NULL);
  1233. mthca_free_memfree(dev, qp);
  1234. mthca_free_wqe_buf(dev, qp);
  1235. }
  1236. mthca_unmap_memfree(dev, qp);
  1237. if (is_sqp(dev, qp)) {
  1238. atomic_dec(&(to_mpd(qp->ibqp.pd)->sqp_count));
  1239. dma_free_coherent(&dev->pdev->dev,
  1240. to_msqp(qp)->header_buf_size,
  1241. to_msqp(qp)->header_buf,
  1242. to_msqp(qp)->header_dma);
  1243. } else
  1244. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1245. }
  1246. /* Create UD header for an MLX send and build a data segment for it */
  1247. static int build_mlx_header(struct mthca_dev *dev, struct mthca_sqp *sqp,
  1248. int ind, struct ib_ud_wr *wr,
  1249. struct mthca_mlx_seg *mlx,
  1250. struct mthca_data_seg *data)
  1251. {
  1252. int header_size;
  1253. int err;
  1254. u16 pkey;
  1255. ib_ud_header_init(256, /* assume a MAD */ 1, 0, 0,
  1256. mthca_ah_grh_present(to_mah(wr->ah)), 0, 0, 0,
  1257. &sqp->ud_header);
  1258. err = mthca_read_ah(dev, to_mah(wr->ah), &sqp->ud_header);
  1259. if (err)
  1260. return err;
  1261. mlx->flags &= ~cpu_to_be32(MTHCA_NEXT_SOLICIT | 1);
  1262. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MTHCA_MLX_VL15 : 0) |
  1263. (sqp->ud_header.lrh.destination_lid ==
  1264. IB_LID_PERMISSIVE ? MTHCA_MLX_SLR : 0) |
  1265. (sqp->ud_header.lrh.service_level << 8));
  1266. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1267. mlx->vcrc = 0;
  1268. switch (wr->wr.opcode) {
  1269. case IB_WR_SEND:
  1270. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1271. sqp->ud_header.immediate_present = 0;
  1272. break;
  1273. case IB_WR_SEND_WITH_IMM:
  1274. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1275. sqp->ud_header.immediate_present = 1;
  1276. sqp->ud_header.immediate_data = wr->wr.ex.imm_data;
  1277. break;
  1278. default:
  1279. return -EINVAL;
  1280. }
  1281. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1282. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1283. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1284. sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
  1285. if (!sqp->qp.ibqp.qp_num)
  1286. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1287. sqp->pkey_index, &pkey);
  1288. else
  1289. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1290. wr->pkey_index, &pkey);
  1291. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1292. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
  1293. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1294. sqp->ud_header.deth.qkey = cpu_to_be32(wr->remote_qkey & 0x80000000 ?
  1295. sqp->qkey : wr->remote_qkey);
  1296. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1297. header_size = ib_ud_header_pack(&sqp->ud_header,
  1298. sqp->header_buf +
  1299. ind * MTHCA_UD_HEADER_SIZE);
  1300. data->byte_count = cpu_to_be32(header_size);
  1301. data->lkey = cpu_to_be32(to_mpd(sqp->qp.ibqp.pd)->ntmr.ibmr.lkey);
  1302. data->addr = cpu_to_be64(sqp->header_dma +
  1303. ind * MTHCA_UD_HEADER_SIZE);
  1304. return 0;
  1305. }
  1306. static inline int mthca_wq_overflow(struct mthca_wq *wq, int nreq,
  1307. struct ib_cq *ib_cq)
  1308. {
  1309. unsigned cur;
  1310. struct mthca_cq *cq;
  1311. cur = wq->head - wq->tail;
  1312. if (likely(cur + nreq < wq->max))
  1313. return 0;
  1314. cq = to_mcq(ib_cq);
  1315. spin_lock(&cq->lock);
  1316. cur = wq->head - wq->tail;
  1317. spin_unlock(&cq->lock);
  1318. return cur + nreq >= wq->max;
  1319. }
  1320. static __always_inline void set_raddr_seg(struct mthca_raddr_seg *rseg,
  1321. u64 remote_addr, u32 rkey)
  1322. {
  1323. rseg->raddr = cpu_to_be64(remote_addr);
  1324. rseg->rkey = cpu_to_be32(rkey);
  1325. rseg->reserved = 0;
  1326. }
  1327. static __always_inline void set_atomic_seg(struct mthca_atomic_seg *aseg,
  1328. struct ib_atomic_wr *wr)
  1329. {
  1330. if (wr->wr.opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1331. aseg->swap_add = cpu_to_be64(wr->swap);
  1332. aseg->compare = cpu_to_be64(wr->compare_add);
  1333. } else {
  1334. aseg->swap_add = cpu_to_be64(wr->compare_add);
  1335. aseg->compare = 0;
  1336. }
  1337. }
  1338. static void set_tavor_ud_seg(struct mthca_tavor_ud_seg *useg,
  1339. struct ib_ud_wr *wr)
  1340. {
  1341. useg->lkey = cpu_to_be32(to_mah(wr->ah)->key);
  1342. useg->av_addr = cpu_to_be64(to_mah(wr->ah)->avdma);
  1343. useg->dqpn = cpu_to_be32(wr->remote_qpn);
  1344. useg->qkey = cpu_to_be32(wr->remote_qkey);
  1345. }
  1346. static void set_arbel_ud_seg(struct mthca_arbel_ud_seg *useg,
  1347. struct ib_ud_wr *wr)
  1348. {
  1349. memcpy(useg->av, to_mah(wr->ah)->av, MTHCA_AV_SIZE);
  1350. useg->dqpn = cpu_to_be32(wr->remote_qpn);
  1351. useg->qkey = cpu_to_be32(wr->remote_qkey);
  1352. }
  1353. int mthca_tavor_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1354. struct ib_send_wr **bad_wr)
  1355. {
  1356. struct mthca_dev *dev = to_mdev(ibqp->device);
  1357. struct mthca_qp *qp = to_mqp(ibqp);
  1358. void *wqe;
  1359. void *prev_wqe;
  1360. unsigned long flags;
  1361. int err = 0;
  1362. int nreq;
  1363. int i;
  1364. int size;
  1365. /*
  1366. * f0 and size0 are only used if nreq != 0, and they will
  1367. * always be initialized the first time through the main loop
  1368. * before nreq is incremented. So nreq cannot become non-zero
  1369. * without initializing f0 and size0, and they are in fact
  1370. * never used uninitialized.
  1371. */
  1372. int uninitialized_var(size0);
  1373. u32 uninitialized_var(f0);
  1374. int ind;
  1375. u8 op0 = 0;
  1376. spin_lock_irqsave(&qp->sq.lock, flags);
  1377. /* XXX check that state is OK to post send */
  1378. ind = qp->sq.next_ind;
  1379. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1380. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1381. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1382. " %d max, %d nreq)\n", qp->qpn,
  1383. qp->sq.head, qp->sq.tail,
  1384. qp->sq.max, nreq);
  1385. err = -ENOMEM;
  1386. *bad_wr = wr;
  1387. goto out;
  1388. }
  1389. wqe = get_send_wqe(qp, ind);
  1390. prev_wqe = qp->sq.last;
  1391. qp->sq.last = wqe;
  1392. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1393. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  1394. ((struct mthca_next_seg *) wqe)->flags =
  1395. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1396. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1397. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1398. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1399. cpu_to_be32(1);
  1400. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1401. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1402. ((struct mthca_next_seg *) wqe)->imm = wr->ex.imm_data;
  1403. wqe += sizeof (struct mthca_next_seg);
  1404. size = sizeof (struct mthca_next_seg) / 16;
  1405. switch (qp->transport) {
  1406. case RC:
  1407. switch (wr->opcode) {
  1408. case IB_WR_ATOMIC_CMP_AND_SWP:
  1409. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1410. set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
  1411. atomic_wr(wr)->rkey);
  1412. wqe += sizeof (struct mthca_raddr_seg);
  1413. set_atomic_seg(wqe, atomic_wr(wr));
  1414. wqe += sizeof (struct mthca_atomic_seg);
  1415. size += (sizeof (struct mthca_raddr_seg) +
  1416. sizeof (struct mthca_atomic_seg)) / 16;
  1417. break;
  1418. case IB_WR_RDMA_WRITE:
  1419. case IB_WR_RDMA_WRITE_WITH_IMM:
  1420. case IB_WR_RDMA_READ:
  1421. set_raddr_seg(wqe, rdma_wr(wr)->remote_addr,
  1422. rdma_wr(wr)->rkey);
  1423. wqe += sizeof (struct mthca_raddr_seg);
  1424. size += sizeof (struct mthca_raddr_seg) / 16;
  1425. break;
  1426. default:
  1427. /* No extra segments required for sends */
  1428. break;
  1429. }
  1430. break;
  1431. case UC:
  1432. switch (wr->opcode) {
  1433. case IB_WR_RDMA_WRITE:
  1434. case IB_WR_RDMA_WRITE_WITH_IMM:
  1435. set_raddr_seg(wqe, rdma_wr(wr)->remote_addr,
  1436. rdma_wr(wr)->rkey);
  1437. wqe += sizeof (struct mthca_raddr_seg);
  1438. size += sizeof (struct mthca_raddr_seg) / 16;
  1439. break;
  1440. default:
  1441. /* No extra segments required for sends */
  1442. break;
  1443. }
  1444. break;
  1445. case UD:
  1446. set_tavor_ud_seg(wqe, ud_wr(wr));
  1447. wqe += sizeof (struct mthca_tavor_ud_seg);
  1448. size += sizeof (struct mthca_tavor_ud_seg) / 16;
  1449. break;
  1450. case MLX:
  1451. err = build_mlx_header(dev, to_msqp(qp), ind, ud_wr(wr),
  1452. wqe - sizeof (struct mthca_next_seg),
  1453. wqe);
  1454. if (err) {
  1455. *bad_wr = wr;
  1456. goto out;
  1457. }
  1458. wqe += sizeof (struct mthca_data_seg);
  1459. size += sizeof (struct mthca_data_seg) / 16;
  1460. break;
  1461. }
  1462. if (wr->num_sge > qp->sq.max_gs) {
  1463. mthca_err(dev, "too many gathers\n");
  1464. err = -EINVAL;
  1465. *bad_wr = wr;
  1466. goto out;
  1467. }
  1468. for (i = 0; i < wr->num_sge; ++i) {
  1469. mthca_set_data_seg(wqe, wr->sg_list + i);
  1470. wqe += sizeof (struct mthca_data_seg);
  1471. size += sizeof (struct mthca_data_seg) / 16;
  1472. }
  1473. /* Add one more inline data segment for ICRC */
  1474. if (qp->transport == MLX) {
  1475. ((struct mthca_data_seg *) wqe)->byte_count =
  1476. cpu_to_be32((1 << 31) | 4);
  1477. ((u32 *) wqe)[1] = 0;
  1478. wqe += sizeof (struct mthca_data_seg);
  1479. size += sizeof (struct mthca_data_seg) / 16;
  1480. }
  1481. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1482. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1483. mthca_err(dev, "opcode invalid\n");
  1484. err = -EINVAL;
  1485. *bad_wr = wr;
  1486. goto out;
  1487. }
  1488. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1489. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1490. qp->send_wqe_offset) |
  1491. mthca_opcode[wr->opcode]);
  1492. wmb();
  1493. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1494. cpu_to_be32((nreq ? 0 : MTHCA_NEXT_DBD) | size |
  1495. ((wr->send_flags & IB_SEND_FENCE) ?
  1496. MTHCA_NEXT_FENCE : 0));
  1497. if (!nreq) {
  1498. size0 = size;
  1499. op0 = mthca_opcode[wr->opcode];
  1500. f0 = wr->send_flags & IB_SEND_FENCE ?
  1501. MTHCA_SEND_DOORBELL_FENCE : 0;
  1502. }
  1503. ++ind;
  1504. if (unlikely(ind >= qp->sq.max))
  1505. ind -= qp->sq.max;
  1506. }
  1507. out:
  1508. if (likely(nreq)) {
  1509. wmb();
  1510. mthca_write64(((qp->sq.next_ind << qp->sq.wqe_shift) +
  1511. qp->send_wqe_offset) | f0 | op0,
  1512. (qp->qpn << 8) | size0,
  1513. dev->kar + MTHCA_SEND_DOORBELL,
  1514. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1515. /*
  1516. * Make sure doorbells don't leak out of SQ spinlock
  1517. * and reach the HCA out of order:
  1518. */
  1519. mmiowb();
  1520. }
  1521. qp->sq.next_ind = ind;
  1522. qp->sq.head += nreq;
  1523. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1524. return err;
  1525. }
  1526. int mthca_tavor_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1527. struct ib_recv_wr **bad_wr)
  1528. {
  1529. struct mthca_dev *dev = to_mdev(ibqp->device);
  1530. struct mthca_qp *qp = to_mqp(ibqp);
  1531. unsigned long flags;
  1532. int err = 0;
  1533. int nreq;
  1534. int i;
  1535. int size;
  1536. /*
  1537. * size0 is only used if nreq != 0, and it will always be
  1538. * initialized the first time through the main loop before
  1539. * nreq is incremented. So nreq cannot become non-zero
  1540. * without initializing size0, and it is in fact never used
  1541. * uninitialized.
  1542. */
  1543. int uninitialized_var(size0);
  1544. int ind;
  1545. void *wqe;
  1546. void *prev_wqe;
  1547. spin_lock_irqsave(&qp->rq.lock, flags);
  1548. /* XXX check that state is OK to post receive */
  1549. ind = qp->rq.next_ind;
  1550. for (nreq = 0; wr; wr = wr->next) {
  1551. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1552. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1553. " %d max, %d nreq)\n", qp->qpn,
  1554. qp->rq.head, qp->rq.tail,
  1555. qp->rq.max, nreq);
  1556. err = -ENOMEM;
  1557. *bad_wr = wr;
  1558. goto out;
  1559. }
  1560. wqe = get_recv_wqe(qp, ind);
  1561. prev_wqe = qp->rq.last;
  1562. qp->rq.last = wqe;
  1563. ((struct mthca_next_seg *) wqe)->ee_nds =
  1564. cpu_to_be32(MTHCA_NEXT_DBD);
  1565. ((struct mthca_next_seg *) wqe)->flags = 0;
  1566. wqe += sizeof (struct mthca_next_seg);
  1567. size = sizeof (struct mthca_next_seg) / 16;
  1568. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1569. err = -EINVAL;
  1570. *bad_wr = wr;
  1571. goto out;
  1572. }
  1573. for (i = 0; i < wr->num_sge; ++i) {
  1574. mthca_set_data_seg(wqe, wr->sg_list + i);
  1575. wqe += sizeof (struct mthca_data_seg);
  1576. size += sizeof (struct mthca_data_seg) / 16;
  1577. }
  1578. qp->wrid[ind] = wr->wr_id;
  1579. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1580. cpu_to_be32(MTHCA_NEXT_DBD | size);
  1581. if (!nreq)
  1582. size0 = size;
  1583. ++ind;
  1584. if (unlikely(ind >= qp->rq.max))
  1585. ind -= qp->rq.max;
  1586. ++nreq;
  1587. if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
  1588. nreq = 0;
  1589. wmb();
  1590. mthca_write64((qp->rq.next_ind << qp->rq.wqe_shift) | size0,
  1591. qp->qpn << 8, dev->kar + MTHCA_RECEIVE_DOORBELL,
  1592. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1593. qp->rq.next_ind = ind;
  1594. qp->rq.head += MTHCA_TAVOR_MAX_WQES_PER_RECV_DB;
  1595. }
  1596. }
  1597. out:
  1598. if (likely(nreq)) {
  1599. wmb();
  1600. mthca_write64((qp->rq.next_ind << qp->rq.wqe_shift) | size0,
  1601. qp->qpn << 8 | nreq, dev->kar + MTHCA_RECEIVE_DOORBELL,
  1602. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1603. }
  1604. qp->rq.next_ind = ind;
  1605. qp->rq.head += nreq;
  1606. /*
  1607. * Make sure doorbells don't leak out of RQ spinlock and reach
  1608. * the HCA out of order:
  1609. */
  1610. mmiowb();
  1611. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1612. return err;
  1613. }
  1614. int mthca_arbel_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1615. struct ib_send_wr **bad_wr)
  1616. {
  1617. struct mthca_dev *dev = to_mdev(ibqp->device);
  1618. struct mthca_qp *qp = to_mqp(ibqp);
  1619. u32 dbhi;
  1620. void *wqe;
  1621. void *prev_wqe;
  1622. unsigned long flags;
  1623. int err = 0;
  1624. int nreq;
  1625. int i;
  1626. int size;
  1627. /*
  1628. * f0 and size0 are only used if nreq != 0, and they will
  1629. * always be initialized the first time through the main loop
  1630. * before nreq is incremented. So nreq cannot become non-zero
  1631. * without initializing f0 and size0, and they are in fact
  1632. * never used uninitialized.
  1633. */
  1634. int uninitialized_var(size0);
  1635. u32 uninitialized_var(f0);
  1636. int ind;
  1637. u8 op0 = 0;
  1638. spin_lock_irqsave(&qp->sq.lock, flags);
  1639. /* XXX check that state is OK to post send */
  1640. ind = qp->sq.head & (qp->sq.max - 1);
  1641. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1642. if (unlikely(nreq == MTHCA_ARBEL_MAX_WQES_PER_SEND_DB)) {
  1643. nreq = 0;
  1644. dbhi = (MTHCA_ARBEL_MAX_WQES_PER_SEND_DB << 24) |
  1645. ((qp->sq.head & 0xffff) << 8) | f0 | op0;
  1646. qp->sq.head += MTHCA_ARBEL_MAX_WQES_PER_SEND_DB;
  1647. /*
  1648. * Make sure that descriptors are written before
  1649. * doorbell record.
  1650. */
  1651. wmb();
  1652. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1653. /*
  1654. * Make sure doorbell record is written before we
  1655. * write MMIO send doorbell.
  1656. */
  1657. wmb();
  1658. mthca_write64(dbhi, (qp->qpn << 8) | size0,
  1659. dev->kar + MTHCA_SEND_DOORBELL,
  1660. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1661. }
  1662. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1663. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1664. " %d max, %d nreq)\n", qp->qpn,
  1665. qp->sq.head, qp->sq.tail,
  1666. qp->sq.max, nreq);
  1667. err = -ENOMEM;
  1668. *bad_wr = wr;
  1669. goto out;
  1670. }
  1671. wqe = get_send_wqe(qp, ind);
  1672. prev_wqe = qp->sq.last;
  1673. qp->sq.last = wqe;
  1674. ((struct mthca_next_seg *) wqe)->flags =
  1675. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1676. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1677. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1678. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1679. ((wr->send_flags & IB_SEND_IP_CSUM) ?
  1680. cpu_to_be32(MTHCA_NEXT_IP_CSUM | MTHCA_NEXT_TCP_UDP_CSUM) : 0) |
  1681. cpu_to_be32(1);
  1682. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1683. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1684. ((struct mthca_next_seg *) wqe)->imm = wr->ex.imm_data;
  1685. wqe += sizeof (struct mthca_next_seg);
  1686. size = sizeof (struct mthca_next_seg) / 16;
  1687. switch (qp->transport) {
  1688. case RC:
  1689. switch (wr->opcode) {
  1690. case IB_WR_ATOMIC_CMP_AND_SWP:
  1691. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1692. set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
  1693. atomic_wr(wr)->rkey);
  1694. wqe += sizeof (struct mthca_raddr_seg);
  1695. set_atomic_seg(wqe, atomic_wr(wr));
  1696. wqe += sizeof (struct mthca_atomic_seg);
  1697. size += (sizeof (struct mthca_raddr_seg) +
  1698. sizeof (struct mthca_atomic_seg)) / 16;
  1699. break;
  1700. case IB_WR_RDMA_READ:
  1701. case IB_WR_RDMA_WRITE:
  1702. case IB_WR_RDMA_WRITE_WITH_IMM:
  1703. set_raddr_seg(wqe, rdma_wr(wr)->remote_addr,
  1704. rdma_wr(wr)->rkey);
  1705. wqe += sizeof (struct mthca_raddr_seg);
  1706. size += sizeof (struct mthca_raddr_seg) / 16;
  1707. break;
  1708. default:
  1709. /* No extra segments required for sends */
  1710. break;
  1711. }
  1712. break;
  1713. case UC:
  1714. switch (wr->opcode) {
  1715. case IB_WR_RDMA_WRITE:
  1716. case IB_WR_RDMA_WRITE_WITH_IMM:
  1717. set_raddr_seg(wqe, rdma_wr(wr)->remote_addr,
  1718. rdma_wr(wr)->rkey);
  1719. wqe += sizeof (struct mthca_raddr_seg);
  1720. size += sizeof (struct mthca_raddr_seg) / 16;
  1721. break;
  1722. default:
  1723. /* No extra segments required for sends */
  1724. break;
  1725. }
  1726. break;
  1727. case UD:
  1728. set_arbel_ud_seg(wqe, ud_wr(wr));
  1729. wqe += sizeof (struct mthca_arbel_ud_seg);
  1730. size += sizeof (struct mthca_arbel_ud_seg) / 16;
  1731. break;
  1732. case MLX:
  1733. err = build_mlx_header(dev, to_msqp(qp), ind, ud_wr(wr),
  1734. wqe - sizeof (struct mthca_next_seg),
  1735. wqe);
  1736. if (err) {
  1737. *bad_wr = wr;
  1738. goto out;
  1739. }
  1740. wqe += sizeof (struct mthca_data_seg);
  1741. size += sizeof (struct mthca_data_seg) / 16;
  1742. break;
  1743. }
  1744. if (wr->num_sge > qp->sq.max_gs) {
  1745. mthca_err(dev, "too many gathers\n");
  1746. err = -EINVAL;
  1747. *bad_wr = wr;
  1748. goto out;
  1749. }
  1750. for (i = 0; i < wr->num_sge; ++i) {
  1751. mthca_set_data_seg(wqe, wr->sg_list + i);
  1752. wqe += sizeof (struct mthca_data_seg);
  1753. size += sizeof (struct mthca_data_seg) / 16;
  1754. }
  1755. /* Add one more inline data segment for ICRC */
  1756. if (qp->transport == MLX) {
  1757. ((struct mthca_data_seg *) wqe)->byte_count =
  1758. cpu_to_be32((1 << 31) | 4);
  1759. ((u32 *) wqe)[1] = 0;
  1760. wqe += sizeof (struct mthca_data_seg);
  1761. size += sizeof (struct mthca_data_seg) / 16;
  1762. }
  1763. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1764. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1765. mthca_err(dev, "opcode invalid\n");
  1766. err = -EINVAL;
  1767. *bad_wr = wr;
  1768. goto out;
  1769. }
  1770. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1771. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1772. qp->send_wqe_offset) |
  1773. mthca_opcode[wr->opcode]);
  1774. wmb();
  1775. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1776. cpu_to_be32(MTHCA_NEXT_DBD | size |
  1777. ((wr->send_flags & IB_SEND_FENCE) ?
  1778. MTHCA_NEXT_FENCE : 0));
  1779. if (!nreq) {
  1780. size0 = size;
  1781. op0 = mthca_opcode[wr->opcode];
  1782. f0 = wr->send_flags & IB_SEND_FENCE ?
  1783. MTHCA_SEND_DOORBELL_FENCE : 0;
  1784. }
  1785. ++ind;
  1786. if (unlikely(ind >= qp->sq.max))
  1787. ind -= qp->sq.max;
  1788. }
  1789. out:
  1790. if (likely(nreq)) {
  1791. dbhi = (nreq << 24) | ((qp->sq.head & 0xffff) << 8) | f0 | op0;
  1792. qp->sq.head += nreq;
  1793. /*
  1794. * Make sure that descriptors are written before
  1795. * doorbell record.
  1796. */
  1797. wmb();
  1798. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1799. /*
  1800. * Make sure doorbell record is written before we
  1801. * write MMIO send doorbell.
  1802. */
  1803. wmb();
  1804. mthca_write64(dbhi, (qp->qpn << 8) | size0, dev->kar + MTHCA_SEND_DOORBELL,
  1805. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1806. }
  1807. /*
  1808. * Make sure doorbells don't leak out of SQ spinlock and reach
  1809. * the HCA out of order:
  1810. */
  1811. mmiowb();
  1812. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1813. return err;
  1814. }
  1815. int mthca_arbel_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1816. struct ib_recv_wr **bad_wr)
  1817. {
  1818. struct mthca_dev *dev = to_mdev(ibqp->device);
  1819. struct mthca_qp *qp = to_mqp(ibqp);
  1820. unsigned long flags;
  1821. int err = 0;
  1822. int nreq;
  1823. int ind;
  1824. int i;
  1825. void *wqe;
  1826. spin_lock_irqsave(&qp->rq.lock, flags);
  1827. /* XXX check that state is OK to post receive */
  1828. ind = qp->rq.head & (qp->rq.max - 1);
  1829. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1830. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1831. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1832. " %d max, %d nreq)\n", qp->qpn,
  1833. qp->rq.head, qp->rq.tail,
  1834. qp->rq.max, nreq);
  1835. err = -ENOMEM;
  1836. *bad_wr = wr;
  1837. goto out;
  1838. }
  1839. wqe = get_recv_wqe(qp, ind);
  1840. ((struct mthca_next_seg *) wqe)->flags = 0;
  1841. wqe += sizeof (struct mthca_next_seg);
  1842. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1843. err = -EINVAL;
  1844. *bad_wr = wr;
  1845. goto out;
  1846. }
  1847. for (i = 0; i < wr->num_sge; ++i) {
  1848. mthca_set_data_seg(wqe, wr->sg_list + i);
  1849. wqe += sizeof (struct mthca_data_seg);
  1850. }
  1851. if (i < qp->rq.max_gs)
  1852. mthca_set_data_seg_inval(wqe);
  1853. qp->wrid[ind] = wr->wr_id;
  1854. ++ind;
  1855. if (unlikely(ind >= qp->rq.max))
  1856. ind -= qp->rq.max;
  1857. }
  1858. out:
  1859. if (likely(nreq)) {
  1860. qp->rq.head += nreq;
  1861. /*
  1862. * Make sure that descriptors are written before
  1863. * doorbell record.
  1864. */
  1865. wmb();
  1866. *qp->rq.db = cpu_to_be32(qp->rq.head & 0xffff);
  1867. }
  1868. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1869. return err;
  1870. }
  1871. void mthca_free_err_wqe(struct mthca_dev *dev, struct mthca_qp *qp, int is_send,
  1872. int index, int *dbd, __be32 *new_wqe)
  1873. {
  1874. struct mthca_next_seg *next;
  1875. /*
  1876. * For SRQs, all receive WQEs generate a CQE, so we're always
  1877. * at the end of the doorbell chain.
  1878. */
  1879. if (qp->ibqp.srq && !is_send) {
  1880. *new_wqe = 0;
  1881. return;
  1882. }
  1883. if (is_send)
  1884. next = get_send_wqe(qp, index);
  1885. else
  1886. next = get_recv_wqe(qp, index);
  1887. *dbd = !!(next->ee_nds & cpu_to_be32(MTHCA_NEXT_DBD));
  1888. if (next->ee_nds & cpu_to_be32(0x3f))
  1889. *new_wqe = (next->nda_op & cpu_to_be32(~0x3f)) |
  1890. (next->ee_nds & cpu_to_be32(0x3f));
  1891. else
  1892. *new_wqe = 0;
  1893. }
  1894. int mthca_init_qp_table(struct mthca_dev *dev)
  1895. {
  1896. int err;
  1897. int i;
  1898. spin_lock_init(&dev->qp_table.lock);
  1899. /*
  1900. * We reserve 2 extra QPs per port for the special QPs. The
  1901. * special QP for port 1 has to be even, so round up.
  1902. */
  1903. dev->qp_table.sqp_start = (dev->limits.reserved_qps + 1) & ~1UL;
  1904. err = mthca_alloc_init(&dev->qp_table.alloc,
  1905. dev->limits.num_qps,
  1906. (1 << 24) - 1,
  1907. dev->qp_table.sqp_start +
  1908. MTHCA_MAX_PORTS * 2);
  1909. if (err)
  1910. return err;
  1911. err = mthca_array_init(&dev->qp_table.qp,
  1912. dev->limits.num_qps);
  1913. if (err) {
  1914. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1915. return err;
  1916. }
  1917. for (i = 0; i < 2; ++i) {
  1918. err = mthca_CONF_SPECIAL_QP(dev, i ? IB_QPT_GSI : IB_QPT_SMI,
  1919. dev->qp_table.sqp_start + i * 2);
  1920. if (err) {
  1921. mthca_warn(dev, "CONF_SPECIAL_QP returned "
  1922. "%d, aborting.\n", err);
  1923. goto err_out;
  1924. }
  1925. }
  1926. return 0;
  1927. err_out:
  1928. for (i = 0; i < 2; ++i)
  1929. mthca_CONF_SPECIAL_QP(dev, i, 0);
  1930. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1931. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1932. return err;
  1933. }
  1934. void mthca_cleanup_qp_table(struct mthca_dev *dev)
  1935. {
  1936. int i;
  1937. for (i = 0; i < 2; ++i)
  1938. mthca_CONF_SPECIAL_QP(dev, i, 0);
  1939. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1940. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1941. }