qp.c 130 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include "mlx5_ib.h"
  37. /* not supported currently */
  38. static int wq_signature;
  39. enum {
  40. MLX5_IB_ACK_REQ_FREQ = 8,
  41. };
  42. enum {
  43. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  44. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  45. MLX5_IB_LINK_TYPE_IB = 0,
  46. MLX5_IB_LINK_TYPE_ETH = 1
  47. };
  48. enum {
  49. MLX5_IB_SQ_STRIDE = 6,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  54. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  55. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  56. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  57. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  58. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  59. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  60. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  61. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  62. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  63. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  64. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  65. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  66. };
  67. struct mlx5_wqe_eth_pad {
  68. u8 rsvd0[16];
  69. };
  70. enum raw_qp_set_mask_map {
  71. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  72. };
  73. struct mlx5_modify_raw_qp_param {
  74. u16 operation;
  75. u32 set_mask; /* raw_qp_set_mask_map */
  76. u8 rq_q_ctr_id;
  77. };
  78. static void get_cqs(enum ib_qp_type qp_type,
  79. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  80. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  81. static int is_qp0(enum ib_qp_type qp_type)
  82. {
  83. return qp_type == IB_QPT_SMI;
  84. }
  85. static int is_sqp(enum ib_qp_type qp_type)
  86. {
  87. return is_qp0(qp_type) || is_qp1(qp_type);
  88. }
  89. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  90. {
  91. return mlx5_buf_offset(&qp->buf, offset);
  92. }
  93. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  94. {
  95. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  96. }
  97. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  98. {
  99. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  100. }
  101. /**
  102. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  103. *
  104. * @qp: QP to copy from.
  105. * @send: copy from the send queue when non-zero, use the receive queue
  106. * otherwise.
  107. * @wqe_index: index to start copying from. For send work queues, the
  108. * wqe_index is in units of MLX5_SEND_WQE_BB.
  109. * For receive work queue, it is the number of work queue
  110. * element in the queue.
  111. * @buffer: destination buffer.
  112. * @length: maximum number of bytes to copy.
  113. *
  114. * Copies at least a single WQE, but may copy more data.
  115. *
  116. * Return: the number of bytes copied, or an error code.
  117. */
  118. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  119. void *buffer, u32 length,
  120. struct mlx5_ib_qp_base *base)
  121. {
  122. struct ib_device *ibdev = qp->ibqp.device;
  123. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  124. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  125. size_t offset;
  126. size_t wq_end;
  127. struct ib_umem *umem = base->ubuffer.umem;
  128. u32 first_copy_length;
  129. int wqe_length;
  130. int ret;
  131. if (wq->wqe_cnt == 0) {
  132. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  133. qp->ibqp.qp_type);
  134. return -EINVAL;
  135. }
  136. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  137. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  138. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  139. return -EINVAL;
  140. if (offset > umem->length ||
  141. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  142. return -EINVAL;
  143. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  144. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  145. if (ret)
  146. return ret;
  147. if (send) {
  148. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  149. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  150. wqe_length = ds * MLX5_WQE_DS_UNITS;
  151. } else {
  152. wqe_length = 1 << wq->wqe_shift;
  153. }
  154. if (wqe_length <= first_copy_length)
  155. return first_copy_length;
  156. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  157. wqe_length - first_copy_length);
  158. if (ret)
  159. return ret;
  160. return wqe_length;
  161. }
  162. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  163. {
  164. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  165. struct ib_event event;
  166. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  167. /* This event is only valid for trans_qps */
  168. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  169. }
  170. if (ibqp->event_handler) {
  171. event.device = ibqp->device;
  172. event.element.qp = ibqp;
  173. switch (type) {
  174. case MLX5_EVENT_TYPE_PATH_MIG:
  175. event.event = IB_EVENT_PATH_MIG;
  176. break;
  177. case MLX5_EVENT_TYPE_COMM_EST:
  178. event.event = IB_EVENT_COMM_EST;
  179. break;
  180. case MLX5_EVENT_TYPE_SQ_DRAINED:
  181. event.event = IB_EVENT_SQ_DRAINED;
  182. break;
  183. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  184. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  185. break;
  186. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  187. event.event = IB_EVENT_QP_FATAL;
  188. break;
  189. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  190. event.event = IB_EVENT_PATH_MIG_ERR;
  191. break;
  192. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  193. event.event = IB_EVENT_QP_REQ_ERR;
  194. break;
  195. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  196. event.event = IB_EVENT_QP_ACCESS_ERR;
  197. break;
  198. default:
  199. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  200. return;
  201. }
  202. ibqp->event_handler(&event, ibqp->qp_context);
  203. }
  204. }
  205. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  206. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  207. {
  208. int wqe_size;
  209. int wq_size;
  210. /* Sanity check RQ size before proceeding */
  211. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  212. return -EINVAL;
  213. if (!has_rq) {
  214. qp->rq.max_gs = 0;
  215. qp->rq.wqe_cnt = 0;
  216. qp->rq.wqe_shift = 0;
  217. cap->max_recv_wr = 0;
  218. cap->max_recv_sge = 0;
  219. } else {
  220. if (ucmd) {
  221. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  222. if (ucmd->rq_wqe_shift > BITS_PER_BYTE * sizeof(ucmd->rq_wqe_shift))
  223. return -EINVAL;
  224. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  225. if ((1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) < qp->wq_sig)
  226. return -EINVAL;
  227. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  228. qp->rq.max_post = qp->rq.wqe_cnt;
  229. } else {
  230. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  231. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  232. wqe_size = roundup_pow_of_two(wqe_size);
  233. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  234. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  235. qp->rq.wqe_cnt = wq_size / wqe_size;
  236. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  237. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  238. wqe_size,
  239. MLX5_CAP_GEN(dev->mdev,
  240. max_wqe_sz_rq));
  241. return -EINVAL;
  242. }
  243. qp->rq.wqe_shift = ilog2(wqe_size);
  244. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  245. qp->rq.max_post = qp->rq.wqe_cnt;
  246. }
  247. }
  248. return 0;
  249. }
  250. static int sq_overhead(struct ib_qp_init_attr *attr)
  251. {
  252. int size = 0;
  253. switch (attr->qp_type) {
  254. case IB_QPT_XRC_INI:
  255. size += sizeof(struct mlx5_wqe_xrc_seg);
  256. /* fall through */
  257. case IB_QPT_RC:
  258. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  259. max(sizeof(struct mlx5_wqe_atomic_seg) +
  260. sizeof(struct mlx5_wqe_raddr_seg),
  261. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  262. sizeof(struct mlx5_mkey_seg));
  263. break;
  264. case IB_QPT_XRC_TGT:
  265. return 0;
  266. case IB_QPT_UC:
  267. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  268. max(sizeof(struct mlx5_wqe_raddr_seg),
  269. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  270. sizeof(struct mlx5_mkey_seg));
  271. break;
  272. case IB_QPT_UD:
  273. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  274. size += sizeof(struct mlx5_wqe_eth_pad) +
  275. sizeof(struct mlx5_wqe_eth_seg);
  276. /* fall through */
  277. case IB_QPT_SMI:
  278. case MLX5_IB_QPT_HW_GSI:
  279. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  280. sizeof(struct mlx5_wqe_datagram_seg);
  281. break;
  282. case MLX5_IB_QPT_REG_UMR:
  283. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  284. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  285. sizeof(struct mlx5_mkey_seg);
  286. break;
  287. default:
  288. return -EINVAL;
  289. }
  290. return size;
  291. }
  292. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  293. {
  294. int inl_size = 0;
  295. int size;
  296. size = sq_overhead(attr);
  297. if (size < 0)
  298. return size;
  299. if (attr->cap.max_inline_data) {
  300. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  301. attr->cap.max_inline_data;
  302. }
  303. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  304. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  305. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  306. return MLX5_SIG_WQE_SIZE;
  307. else
  308. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  309. }
  310. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  311. {
  312. int max_sge;
  313. if (attr->qp_type == IB_QPT_RC)
  314. max_sge = (min_t(int, wqe_size, 512) -
  315. sizeof(struct mlx5_wqe_ctrl_seg) -
  316. sizeof(struct mlx5_wqe_raddr_seg)) /
  317. sizeof(struct mlx5_wqe_data_seg);
  318. else if (attr->qp_type == IB_QPT_XRC_INI)
  319. max_sge = (min_t(int, wqe_size, 512) -
  320. sizeof(struct mlx5_wqe_ctrl_seg) -
  321. sizeof(struct mlx5_wqe_xrc_seg) -
  322. sizeof(struct mlx5_wqe_raddr_seg)) /
  323. sizeof(struct mlx5_wqe_data_seg);
  324. else
  325. max_sge = (wqe_size - sq_overhead(attr)) /
  326. sizeof(struct mlx5_wqe_data_seg);
  327. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  328. sizeof(struct mlx5_wqe_data_seg));
  329. }
  330. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  331. struct mlx5_ib_qp *qp)
  332. {
  333. int wqe_size;
  334. int wq_size;
  335. if (!attr->cap.max_send_wr)
  336. return 0;
  337. wqe_size = calc_send_wqe(attr);
  338. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  339. if (wqe_size < 0)
  340. return wqe_size;
  341. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  342. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  343. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  344. return -EINVAL;
  345. }
  346. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  347. sizeof(struct mlx5_wqe_inline_seg);
  348. attr->cap.max_inline_data = qp->max_inline_data;
  349. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  350. qp->signature_en = true;
  351. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  352. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  353. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  354. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  355. qp->sq.wqe_cnt,
  356. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  357. return -ENOMEM;
  358. }
  359. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  360. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  361. if (qp->sq.max_gs < attr->cap.max_send_sge)
  362. return -ENOMEM;
  363. attr->cap.max_send_sge = qp->sq.max_gs;
  364. qp->sq.max_post = wq_size / wqe_size;
  365. attr->cap.max_send_wr = qp->sq.max_post;
  366. return wq_size;
  367. }
  368. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  369. struct mlx5_ib_qp *qp,
  370. struct mlx5_ib_create_qp *ucmd,
  371. struct mlx5_ib_qp_base *base,
  372. struct ib_qp_init_attr *attr)
  373. {
  374. int desc_sz = 1 << qp->sq.wqe_shift;
  375. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  376. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  377. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  378. return -EINVAL;
  379. }
  380. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  381. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  382. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  383. return -EINVAL;
  384. }
  385. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  386. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  387. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  388. qp->sq.wqe_cnt,
  389. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  390. return -EINVAL;
  391. }
  392. if (attr->qp_type == IB_QPT_RAW_PACKET) {
  393. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  394. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  395. } else {
  396. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  397. (qp->sq.wqe_cnt << 6);
  398. }
  399. return 0;
  400. }
  401. static int qp_has_rq(struct ib_qp_init_attr *attr)
  402. {
  403. if (attr->qp_type == IB_QPT_XRC_INI ||
  404. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  405. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  406. !attr->cap.max_recv_wr)
  407. return 0;
  408. return 1;
  409. }
  410. static int first_med_uuar(void)
  411. {
  412. return 1;
  413. }
  414. static int next_uuar(int n)
  415. {
  416. n++;
  417. while (((n % 4) & 2))
  418. n++;
  419. return n;
  420. }
  421. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  422. {
  423. int n;
  424. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  425. uuari->num_low_latency_uuars - 1;
  426. return n >= 0 ? n : 0;
  427. }
  428. static int max_uuari(struct mlx5_uuar_info *uuari)
  429. {
  430. return uuari->num_uars * 4;
  431. }
  432. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  433. {
  434. int med;
  435. int i;
  436. int t;
  437. med = num_med_uuar(uuari);
  438. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  439. t++;
  440. if (t == med)
  441. return next_uuar(i);
  442. }
  443. return 0;
  444. }
  445. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  446. {
  447. int i;
  448. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  449. if (!test_bit(i, uuari->bitmap)) {
  450. set_bit(i, uuari->bitmap);
  451. uuari->count[i]++;
  452. return i;
  453. }
  454. }
  455. return -ENOMEM;
  456. }
  457. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  458. {
  459. int minidx = first_med_uuar();
  460. int i;
  461. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  462. if (uuari->count[i] < uuari->count[minidx])
  463. minidx = i;
  464. }
  465. uuari->count[minidx]++;
  466. return minidx;
  467. }
  468. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  469. enum mlx5_ib_latency_class lat)
  470. {
  471. int uuarn = -EINVAL;
  472. mutex_lock(&uuari->lock);
  473. switch (lat) {
  474. case MLX5_IB_LATENCY_CLASS_LOW:
  475. uuarn = 0;
  476. uuari->count[uuarn]++;
  477. break;
  478. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  479. if (uuari->ver < 2)
  480. uuarn = -ENOMEM;
  481. else
  482. uuarn = alloc_med_class_uuar(uuari);
  483. break;
  484. case MLX5_IB_LATENCY_CLASS_HIGH:
  485. if (uuari->ver < 2)
  486. uuarn = -ENOMEM;
  487. else
  488. uuarn = alloc_high_class_uuar(uuari);
  489. break;
  490. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  491. uuarn = 2;
  492. break;
  493. }
  494. mutex_unlock(&uuari->lock);
  495. return uuarn;
  496. }
  497. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  498. {
  499. clear_bit(uuarn, uuari->bitmap);
  500. --uuari->count[uuarn];
  501. }
  502. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  503. {
  504. clear_bit(uuarn, uuari->bitmap);
  505. --uuari->count[uuarn];
  506. }
  507. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  508. {
  509. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  510. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  511. mutex_lock(&uuari->lock);
  512. if (uuarn == 0) {
  513. --uuari->count[uuarn];
  514. goto out;
  515. }
  516. if (uuarn < high_uuar) {
  517. free_med_class_uuar(uuari, uuarn);
  518. goto out;
  519. }
  520. free_high_class_uuar(uuari, uuarn);
  521. out:
  522. mutex_unlock(&uuari->lock);
  523. }
  524. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  525. {
  526. switch (state) {
  527. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  528. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  529. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  530. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  531. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  532. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  533. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  534. default: return -1;
  535. }
  536. }
  537. static int to_mlx5_st(enum ib_qp_type type)
  538. {
  539. switch (type) {
  540. case IB_QPT_RC: return MLX5_QP_ST_RC;
  541. case IB_QPT_UC: return MLX5_QP_ST_UC;
  542. case IB_QPT_UD: return MLX5_QP_ST_UD;
  543. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  544. case IB_QPT_XRC_INI:
  545. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  546. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  547. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  548. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  549. case IB_QPT_RAW_PACKET:
  550. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  551. case IB_QPT_MAX:
  552. default: return -EINVAL;
  553. }
  554. }
  555. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  556. struct mlx5_ib_cq *recv_cq);
  557. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  558. struct mlx5_ib_cq *recv_cq);
  559. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  560. {
  561. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  562. }
  563. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  564. struct ib_pd *pd,
  565. unsigned long addr, size_t size,
  566. struct ib_umem **umem,
  567. int *npages, int *page_shift, int *ncont,
  568. u32 *offset)
  569. {
  570. int err;
  571. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  572. if (IS_ERR(*umem)) {
  573. mlx5_ib_dbg(dev, "umem_get failed\n");
  574. return PTR_ERR(*umem);
  575. }
  576. mlx5_ib_cont_pages(*umem, addr, npages, page_shift, ncont, NULL);
  577. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  578. if (err) {
  579. mlx5_ib_warn(dev, "bad offset\n");
  580. goto err_umem;
  581. }
  582. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  583. addr, size, *npages, *page_shift, *ncont, *offset);
  584. return 0;
  585. err_umem:
  586. ib_umem_release(*umem);
  587. *umem = NULL;
  588. return err;
  589. }
  590. static void destroy_user_rq(struct ib_pd *pd, struct mlx5_ib_rwq *rwq)
  591. {
  592. struct mlx5_ib_ucontext *context;
  593. context = to_mucontext(pd->uobject->context);
  594. mlx5_ib_db_unmap_user(context, &rwq->db);
  595. if (rwq->umem)
  596. ib_umem_release(rwq->umem);
  597. }
  598. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  599. struct mlx5_ib_rwq *rwq,
  600. struct mlx5_ib_create_wq *ucmd)
  601. {
  602. struct mlx5_ib_ucontext *context;
  603. int page_shift = 0;
  604. int npages;
  605. u32 offset = 0;
  606. int ncont = 0;
  607. int err;
  608. if (!ucmd->buf_addr)
  609. return -EINVAL;
  610. context = to_mucontext(pd->uobject->context);
  611. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  612. rwq->buf_size, 0, 0);
  613. if (IS_ERR(rwq->umem)) {
  614. mlx5_ib_dbg(dev, "umem_get failed\n");
  615. err = PTR_ERR(rwq->umem);
  616. return err;
  617. }
  618. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, &npages, &page_shift,
  619. &ncont, NULL);
  620. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  621. &rwq->rq_page_offset);
  622. if (err) {
  623. mlx5_ib_warn(dev, "bad offset\n");
  624. goto err_umem;
  625. }
  626. rwq->rq_num_pas = ncont;
  627. rwq->page_shift = page_shift;
  628. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  629. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  630. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  631. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  632. npages, page_shift, ncont, offset);
  633. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  634. if (err) {
  635. mlx5_ib_dbg(dev, "map failed\n");
  636. goto err_umem;
  637. }
  638. rwq->create_type = MLX5_WQ_USER;
  639. return 0;
  640. err_umem:
  641. ib_umem_release(rwq->umem);
  642. return err;
  643. }
  644. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  645. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  646. struct ib_qp_init_attr *attr,
  647. u32 **in,
  648. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  649. struct mlx5_ib_qp_base *base)
  650. {
  651. struct mlx5_ib_ucontext *context;
  652. struct mlx5_ib_create_qp ucmd;
  653. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  654. int page_shift = 0;
  655. int uar_index;
  656. int npages;
  657. u32 offset = 0;
  658. int uuarn;
  659. int ncont = 0;
  660. __be64 *pas;
  661. void *qpc;
  662. int err;
  663. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  664. if (err) {
  665. mlx5_ib_dbg(dev, "copy failed\n");
  666. return err;
  667. }
  668. context = to_mucontext(pd->uobject->context);
  669. /*
  670. * TBD: should come from the verbs when we have the API
  671. */
  672. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  673. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  674. uuarn = MLX5_CROSS_CHANNEL_UUAR;
  675. else {
  676. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  677. if (uuarn < 0) {
  678. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  679. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  680. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  681. if (uuarn < 0) {
  682. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  683. mlx5_ib_dbg(dev, "reverting to high latency\n");
  684. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  685. if (uuarn < 0) {
  686. mlx5_ib_warn(dev, "uuar allocation failed\n");
  687. return uuarn;
  688. }
  689. }
  690. }
  691. }
  692. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  693. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  694. qp->rq.offset = 0;
  695. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  696. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  697. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  698. if (err)
  699. goto err_uuar;
  700. if (ucmd.buf_addr && ubuffer->buf_size) {
  701. ubuffer->buf_addr = ucmd.buf_addr;
  702. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  703. ubuffer->buf_size,
  704. &ubuffer->umem, &npages, &page_shift,
  705. &ncont, &offset);
  706. if (err)
  707. goto err_uuar;
  708. } else {
  709. ubuffer->umem = NULL;
  710. }
  711. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  712. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  713. *in = mlx5_vzalloc(*inlen);
  714. if (!*in) {
  715. err = -ENOMEM;
  716. goto err_umem;
  717. }
  718. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  719. if (ubuffer->umem)
  720. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  721. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  722. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  723. MLX5_SET(qpc, qpc, page_offset, offset);
  724. MLX5_SET(qpc, qpc, uar_page, uar_index);
  725. resp->uuar_index = uuarn;
  726. qp->uuarn = uuarn;
  727. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  728. if (err) {
  729. mlx5_ib_dbg(dev, "map failed\n");
  730. goto err_free;
  731. }
  732. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  733. if (err) {
  734. mlx5_ib_dbg(dev, "copy failed\n");
  735. goto err_unmap;
  736. }
  737. qp->create_type = MLX5_QP_USER;
  738. return 0;
  739. err_unmap:
  740. mlx5_ib_db_unmap_user(context, &qp->db);
  741. err_free:
  742. kvfree(*in);
  743. err_umem:
  744. if (ubuffer->umem)
  745. ib_umem_release(ubuffer->umem);
  746. err_uuar:
  747. free_uuar(&context->uuari, uuarn);
  748. return err;
  749. }
  750. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp,
  751. struct mlx5_ib_qp_base *base)
  752. {
  753. struct mlx5_ib_ucontext *context;
  754. context = to_mucontext(pd->uobject->context);
  755. mlx5_ib_db_unmap_user(context, &qp->db);
  756. if (base->ubuffer.umem)
  757. ib_umem_release(base->ubuffer.umem);
  758. free_uuar(&context->uuari, qp->uuarn);
  759. }
  760. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  761. struct ib_qp_init_attr *init_attr,
  762. struct mlx5_ib_qp *qp,
  763. u32 **in, int *inlen,
  764. struct mlx5_ib_qp_base *base)
  765. {
  766. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  767. struct mlx5_uuar_info *uuari;
  768. int uar_index;
  769. void *qpc;
  770. int uuarn;
  771. int err;
  772. uuari = &dev->mdev->priv.uuari;
  773. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  774. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  775. IB_QP_CREATE_IPOIB_UD_LSO |
  776. mlx5_ib_create_qp_sqpn_qp1()))
  777. return -EINVAL;
  778. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  779. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  780. uuarn = alloc_uuar(uuari, lc);
  781. if (uuarn < 0) {
  782. mlx5_ib_dbg(dev, "\n");
  783. return -ENOMEM;
  784. }
  785. qp->bf = &uuari->bfs[uuarn];
  786. uar_index = qp->bf->uar->index;
  787. err = calc_sq_size(dev, init_attr, qp);
  788. if (err < 0) {
  789. mlx5_ib_dbg(dev, "err %d\n", err);
  790. goto err_uuar;
  791. }
  792. qp->rq.offset = 0;
  793. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  794. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  795. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  796. if (err) {
  797. mlx5_ib_dbg(dev, "err %d\n", err);
  798. goto err_uuar;
  799. }
  800. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  801. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  802. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  803. *in = mlx5_vzalloc(*inlen);
  804. if (!*in) {
  805. err = -ENOMEM;
  806. goto err_buf;
  807. }
  808. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  809. MLX5_SET(qpc, qpc, uar_page, uar_index);
  810. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  811. /* Set "fast registration enabled" for all kernel QPs */
  812. MLX5_SET(qpc, qpc, fre, 1);
  813. MLX5_SET(qpc, qpc, rlky, 1);
  814. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  815. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  816. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  817. }
  818. mlx5_fill_page_array(&qp->buf,
  819. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  820. err = mlx5_db_alloc(dev->mdev, &qp->db);
  821. if (err) {
  822. mlx5_ib_dbg(dev, "err %d\n", err);
  823. goto err_free;
  824. }
  825. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  826. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  827. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  828. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  829. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  830. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  831. !qp->sq.w_list || !qp->sq.wqe_head) {
  832. err = -ENOMEM;
  833. goto err_wrid;
  834. }
  835. qp->create_type = MLX5_QP_KERNEL;
  836. return 0;
  837. err_wrid:
  838. mlx5_db_free(dev->mdev, &qp->db);
  839. kfree(qp->sq.wqe_head);
  840. kfree(qp->sq.w_list);
  841. kfree(qp->sq.wrid);
  842. kfree(qp->sq.wr_data);
  843. kfree(qp->rq.wrid);
  844. err_free:
  845. kvfree(*in);
  846. err_buf:
  847. mlx5_buf_free(dev->mdev, &qp->buf);
  848. err_uuar:
  849. free_uuar(&dev->mdev->priv.uuari, uuarn);
  850. return err;
  851. }
  852. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  853. {
  854. mlx5_db_free(dev->mdev, &qp->db);
  855. kfree(qp->sq.wqe_head);
  856. kfree(qp->sq.w_list);
  857. kfree(qp->sq.wrid);
  858. kfree(qp->sq.wr_data);
  859. kfree(qp->rq.wrid);
  860. mlx5_buf_free(dev->mdev, &qp->buf);
  861. free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
  862. }
  863. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  864. {
  865. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  866. (attr->qp_type == IB_QPT_XRC_INI))
  867. return MLX5_SRQ_RQ;
  868. else if (!qp->has_rq)
  869. return MLX5_ZERO_LEN_RQ;
  870. else
  871. return MLX5_NON_ZERO_RQ;
  872. }
  873. static int is_connected(enum ib_qp_type qp_type)
  874. {
  875. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  876. return 1;
  877. return 0;
  878. }
  879. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  880. struct mlx5_ib_sq *sq, u32 tdn)
  881. {
  882. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  883. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  884. MLX5_SET(tisc, tisc, transport_domain, tdn);
  885. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  886. }
  887. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  888. struct mlx5_ib_sq *sq)
  889. {
  890. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  891. }
  892. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  893. struct mlx5_ib_sq *sq, void *qpin,
  894. struct ib_pd *pd)
  895. {
  896. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  897. __be64 *pas;
  898. void *in;
  899. void *sqc;
  900. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  901. void *wq;
  902. int inlen;
  903. int err;
  904. int page_shift = 0;
  905. int npages;
  906. int ncont = 0;
  907. u32 offset = 0;
  908. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  909. &sq->ubuffer.umem, &npages, &page_shift,
  910. &ncont, &offset);
  911. if (err)
  912. return err;
  913. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  914. in = mlx5_vzalloc(inlen);
  915. if (!in) {
  916. err = -ENOMEM;
  917. goto err_umem;
  918. }
  919. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  920. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  921. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  922. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  923. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  924. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  925. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  926. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  927. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  928. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  929. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  930. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  931. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  932. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  933. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  934. MLX5_SET(wq, wq, page_offset, offset);
  935. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  936. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  937. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  938. kvfree(in);
  939. if (err)
  940. goto err_umem;
  941. return 0;
  942. err_umem:
  943. ib_umem_release(sq->ubuffer.umem);
  944. sq->ubuffer.umem = NULL;
  945. return err;
  946. }
  947. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  948. struct mlx5_ib_sq *sq)
  949. {
  950. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  951. ib_umem_release(sq->ubuffer.umem);
  952. }
  953. static size_t get_rq_pas_size(void *qpc)
  954. {
  955. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  956. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  957. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  958. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  959. u32 po_quanta = 1 << (log_page_size - 6);
  960. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  961. u32 page_size = 1 << log_page_size;
  962. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  963. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  964. return rq_num_pas * sizeof(u64);
  965. }
  966. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  967. struct mlx5_ib_rq *rq, void *qpin,
  968. size_t qpinlen)
  969. {
  970. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  971. __be64 *pas;
  972. __be64 *qp_pas;
  973. void *in;
  974. void *rqc;
  975. void *wq;
  976. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  977. size_t rq_pas_size = get_rq_pas_size(qpc);
  978. size_t inlen;
  979. int err;
  980. if (qpinlen < rq_pas_size + MLX5_BYTE_OFF(create_qp_in, pas))
  981. return -EINVAL;
  982. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  983. in = mlx5_vzalloc(inlen);
  984. if (!in)
  985. return -ENOMEM;
  986. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  987. MLX5_SET(rqc, rqc, vsd, 1);
  988. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  989. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  990. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  991. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  992. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  993. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  994. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  995. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  996. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  997. MLX5_SET(wq, wq, end_padding_mode,
  998. MLX5_GET(qpc, qpc, end_padding_mode));
  999. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  1000. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  1001. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  1002. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  1003. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  1004. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  1005. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1006. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  1007. memcpy(pas, qp_pas, rq_pas_size);
  1008. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  1009. kvfree(in);
  1010. return err;
  1011. }
  1012. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1013. struct mlx5_ib_rq *rq)
  1014. {
  1015. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  1016. }
  1017. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1018. struct mlx5_ib_rq *rq, u32 tdn)
  1019. {
  1020. u32 *in;
  1021. void *tirc;
  1022. int inlen;
  1023. int err;
  1024. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1025. in = mlx5_vzalloc(inlen);
  1026. if (!in)
  1027. return -ENOMEM;
  1028. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1029. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1030. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1031. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1032. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1033. kvfree(in);
  1034. return err;
  1035. }
  1036. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1037. struct mlx5_ib_rq *rq)
  1038. {
  1039. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1040. }
  1041. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1042. u32 *in, size_t inlen,
  1043. struct ib_pd *pd)
  1044. {
  1045. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1046. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1047. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1048. struct ib_uobject *uobj = pd->uobject;
  1049. struct ib_ucontext *ucontext = uobj->context;
  1050. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1051. int err;
  1052. u32 tdn = mucontext->tdn;
  1053. if (qp->sq.wqe_cnt) {
  1054. err = create_raw_packet_qp_tis(dev, sq, tdn);
  1055. if (err)
  1056. return err;
  1057. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1058. if (err)
  1059. goto err_destroy_tis;
  1060. sq->base.container_mibqp = qp;
  1061. }
  1062. if (qp->rq.wqe_cnt) {
  1063. rq->base.container_mibqp = qp;
  1064. err = create_raw_packet_qp_rq(dev, rq, in, inlen);
  1065. if (err)
  1066. goto err_destroy_sq;
  1067. err = create_raw_packet_qp_tir(dev, rq, tdn);
  1068. if (err)
  1069. goto err_destroy_rq;
  1070. }
  1071. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1072. rq->base.mqp.qpn;
  1073. return 0;
  1074. err_destroy_rq:
  1075. destroy_raw_packet_qp_rq(dev, rq);
  1076. err_destroy_sq:
  1077. if (!qp->sq.wqe_cnt)
  1078. return err;
  1079. destroy_raw_packet_qp_sq(dev, sq);
  1080. err_destroy_tis:
  1081. destroy_raw_packet_qp_tis(dev, sq);
  1082. return err;
  1083. }
  1084. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1085. struct mlx5_ib_qp *qp)
  1086. {
  1087. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1088. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1089. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1090. if (qp->rq.wqe_cnt) {
  1091. destroy_raw_packet_qp_tir(dev, rq);
  1092. destroy_raw_packet_qp_rq(dev, rq);
  1093. }
  1094. if (qp->sq.wqe_cnt) {
  1095. destroy_raw_packet_qp_sq(dev, sq);
  1096. destroy_raw_packet_qp_tis(dev, sq);
  1097. }
  1098. }
  1099. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1100. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1101. {
  1102. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1103. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1104. sq->sq = &qp->sq;
  1105. rq->rq = &qp->rq;
  1106. sq->doorbell = &qp->db;
  1107. rq->doorbell = &qp->db;
  1108. }
  1109. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1110. {
  1111. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1112. }
  1113. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1114. struct ib_pd *pd,
  1115. struct ib_qp_init_attr *init_attr,
  1116. struct ib_udata *udata)
  1117. {
  1118. struct ib_uobject *uobj = pd->uobject;
  1119. struct ib_ucontext *ucontext = uobj->context;
  1120. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1121. struct mlx5_ib_create_qp_resp resp = {};
  1122. int inlen;
  1123. int err;
  1124. u32 *in;
  1125. void *tirc;
  1126. void *hfso;
  1127. u32 selected_fields = 0;
  1128. size_t min_resp_len;
  1129. u32 tdn = mucontext->tdn;
  1130. struct mlx5_ib_create_qp_rss ucmd = {};
  1131. size_t required_cmd_sz;
  1132. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1133. return -EOPNOTSUPP;
  1134. if (init_attr->create_flags || init_attr->send_cq)
  1135. return -EINVAL;
  1136. min_resp_len = offsetof(typeof(resp), uuar_index) + sizeof(resp.uuar_index);
  1137. if (udata->outlen < min_resp_len)
  1138. return -EINVAL;
  1139. required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
  1140. if (udata->inlen < required_cmd_sz) {
  1141. mlx5_ib_dbg(dev, "invalid inlen\n");
  1142. return -EINVAL;
  1143. }
  1144. if (udata->inlen > sizeof(ucmd) &&
  1145. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1146. udata->inlen - sizeof(ucmd))) {
  1147. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1148. return -EOPNOTSUPP;
  1149. }
  1150. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1151. mlx5_ib_dbg(dev, "copy failed\n");
  1152. return -EFAULT;
  1153. }
  1154. if (ucmd.comp_mask) {
  1155. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1156. return -EOPNOTSUPP;
  1157. }
  1158. if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
  1159. mlx5_ib_dbg(dev, "invalid reserved\n");
  1160. return -EOPNOTSUPP;
  1161. }
  1162. err = ib_copy_to_udata(udata, &resp, min_resp_len);
  1163. if (err) {
  1164. mlx5_ib_dbg(dev, "copy failed\n");
  1165. return -EINVAL;
  1166. }
  1167. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1168. in = mlx5_vzalloc(inlen);
  1169. if (!in)
  1170. return -ENOMEM;
  1171. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1172. MLX5_SET(tirc, tirc, disp_type,
  1173. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1174. MLX5_SET(tirc, tirc, indirect_table,
  1175. init_attr->rwq_ind_tbl->ind_tbl_num);
  1176. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1177. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1178. switch (ucmd.rx_hash_function) {
  1179. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1180. {
  1181. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1182. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1183. if (len != ucmd.rx_key_len) {
  1184. err = -EINVAL;
  1185. goto err;
  1186. }
  1187. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1188. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1189. memcpy(rss_key, ucmd.rx_hash_key, len);
  1190. break;
  1191. }
  1192. default:
  1193. err = -EOPNOTSUPP;
  1194. goto err;
  1195. }
  1196. if (!ucmd.rx_hash_fields_mask) {
  1197. /* special case when this TIR serves as steering entry without hashing */
  1198. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1199. goto create_tir;
  1200. err = -EINVAL;
  1201. goto err;
  1202. }
  1203. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1204. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1205. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1206. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1207. err = -EINVAL;
  1208. goto err;
  1209. }
  1210. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1211. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1212. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1213. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1214. MLX5_L3_PROT_TYPE_IPV4);
  1215. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1216. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1217. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1218. MLX5_L3_PROT_TYPE_IPV6);
  1219. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1220. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
  1221. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1222. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
  1223. err = -EINVAL;
  1224. goto err;
  1225. }
  1226. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1227. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1228. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1229. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1230. MLX5_L4_PROT_TYPE_TCP);
  1231. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1232. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1233. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1234. MLX5_L4_PROT_TYPE_UDP);
  1235. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1236. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1237. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1238. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1239. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1240. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1241. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1242. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1243. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1244. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1245. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1246. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1247. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1248. create_tir:
  1249. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1250. if (err)
  1251. goto err;
  1252. kvfree(in);
  1253. /* qpn is reserved for that QP */
  1254. qp->trans_qp.base.mqp.qpn = 0;
  1255. qp->flags |= MLX5_IB_QP_RSS;
  1256. return 0;
  1257. err:
  1258. kvfree(in);
  1259. return err;
  1260. }
  1261. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1262. struct ib_qp_init_attr *init_attr,
  1263. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1264. {
  1265. struct mlx5_ib_resources *devr = &dev->devr;
  1266. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1267. struct mlx5_core_dev *mdev = dev->mdev;
  1268. struct mlx5_ib_create_qp_resp resp;
  1269. struct mlx5_ib_cq *send_cq;
  1270. struct mlx5_ib_cq *recv_cq;
  1271. unsigned long flags;
  1272. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1273. struct mlx5_ib_create_qp ucmd;
  1274. struct mlx5_ib_qp_base *base;
  1275. void *qpc;
  1276. u32 *in;
  1277. int err;
  1278. base = init_attr->qp_type == IB_QPT_RAW_PACKET ?
  1279. &qp->raw_packet_qp.rq.base :
  1280. &qp->trans_qp.base;
  1281. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1282. mlx5_ib_odp_create_qp(qp);
  1283. mutex_init(&qp->mutex);
  1284. spin_lock_init(&qp->sq.lock);
  1285. spin_lock_init(&qp->rq.lock);
  1286. if (init_attr->rwq_ind_tbl) {
  1287. if (!udata)
  1288. return -ENOSYS;
  1289. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1290. return err;
  1291. }
  1292. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1293. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1294. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1295. return -EINVAL;
  1296. } else {
  1297. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1298. }
  1299. }
  1300. if (init_attr->create_flags &
  1301. (IB_QP_CREATE_CROSS_CHANNEL |
  1302. IB_QP_CREATE_MANAGED_SEND |
  1303. IB_QP_CREATE_MANAGED_RECV)) {
  1304. if (!MLX5_CAP_GEN(mdev, cd)) {
  1305. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1306. return -EINVAL;
  1307. }
  1308. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1309. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1310. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1311. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1312. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1313. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1314. }
  1315. if (init_attr->qp_type == IB_QPT_UD &&
  1316. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1317. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1318. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1319. return -EOPNOTSUPP;
  1320. }
  1321. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1322. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1323. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1324. return -EOPNOTSUPP;
  1325. }
  1326. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1327. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1328. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1329. return -EOPNOTSUPP;
  1330. }
  1331. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1332. }
  1333. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1334. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1335. if (pd && pd->uobject) {
  1336. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1337. mlx5_ib_dbg(dev, "copy failed\n");
  1338. return -EFAULT;
  1339. }
  1340. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1341. &ucmd, udata->inlen, &uidx);
  1342. if (err)
  1343. return err;
  1344. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1345. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1346. } else {
  1347. qp->wq_sig = !!wq_signature;
  1348. }
  1349. qp->has_rq = qp_has_rq(init_attr);
  1350. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1351. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1352. if (err) {
  1353. mlx5_ib_dbg(dev, "err %d\n", err);
  1354. return err;
  1355. }
  1356. if (pd) {
  1357. if (pd->uobject) {
  1358. __u32 max_wqes =
  1359. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1360. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1361. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1362. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1363. mlx5_ib_dbg(dev, "invalid rq params\n");
  1364. return -EINVAL;
  1365. }
  1366. if (ucmd.sq_wqe_count > max_wqes) {
  1367. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1368. ucmd.sq_wqe_count, max_wqes);
  1369. return -EINVAL;
  1370. }
  1371. if (init_attr->create_flags &
  1372. mlx5_ib_create_qp_sqpn_qp1()) {
  1373. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1374. return -EINVAL;
  1375. }
  1376. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1377. &resp, &inlen, base);
  1378. if (err)
  1379. mlx5_ib_dbg(dev, "err %d\n", err);
  1380. } else {
  1381. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1382. base);
  1383. if (err)
  1384. mlx5_ib_dbg(dev, "err %d\n", err);
  1385. }
  1386. if (err)
  1387. return err;
  1388. } else {
  1389. in = mlx5_vzalloc(inlen);
  1390. if (!in)
  1391. return -ENOMEM;
  1392. qp->create_type = MLX5_QP_EMPTY;
  1393. }
  1394. if (is_sqp(init_attr->qp_type))
  1395. qp->port = init_attr->port_num;
  1396. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1397. MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
  1398. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1399. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1400. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1401. else
  1402. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1403. if (qp->wq_sig)
  1404. MLX5_SET(qpc, qpc, wq_signature, 1);
  1405. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1406. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1407. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1408. MLX5_SET(qpc, qpc, cd_master, 1);
  1409. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1410. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1411. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1412. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1413. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1414. int rcqe_sz;
  1415. int scqe_sz;
  1416. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1417. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1418. if (rcqe_sz == 128)
  1419. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1420. else
  1421. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1422. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1423. if (scqe_sz == 128)
  1424. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1425. else
  1426. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1427. }
  1428. }
  1429. if (qp->rq.wqe_cnt) {
  1430. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1431. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1432. }
  1433. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1434. if (qp->sq.wqe_cnt)
  1435. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1436. else
  1437. MLX5_SET(qpc, qpc, no_sq, 1);
  1438. /* Set default resources */
  1439. switch (init_attr->qp_type) {
  1440. case IB_QPT_XRC_TGT:
  1441. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1442. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1443. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1444. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1445. break;
  1446. case IB_QPT_XRC_INI:
  1447. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1448. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1449. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1450. break;
  1451. default:
  1452. if (init_attr->srq) {
  1453. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1454. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1455. } else {
  1456. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1457. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1458. }
  1459. }
  1460. if (init_attr->send_cq)
  1461. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1462. if (init_attr->recv_cq)
  1463. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1464. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1465. /* 0xffffff means we ask to work with cqe version 0 */
  1466. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1467. MLX5_SET(qpc, qpc, user_index, uidx);
  1468. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1469. if (init_attr->qp_type == IB_QPT_UD &&
  1470. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1471. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1472. qp->flags |= MLX5_IB_QP_LSO;
  1473. }
  1474. if (inlen < 0) {
  1475. err = -EINVAL;
  1476. goto err;
  1477. }
  1478. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1479. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1480. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1481. err = create_raw_packet_qp(dev, qp, in, inlen, pd);
  1482. } else {
  1483. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1484. }
  1485. if (err) {
  1486. mlx5_ib_dbg(dev, "create qp failed\n");
  1487. goto err_create;
  1488. }
  1489. kvfree(in);
  1490. base->container_mibqp = qp;
  1491. base->mqp.event = mlx5_ib_qp_event;
  1492. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1493. &send_cq, &recv_cq);
  1494. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1495. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1496. /* Maintain device to QPs access, needed for further handling via reset
  1497. * flow
  1498. */
  1499. list_add_tail(&qp->qps_list, &dev->qp_list);
  1500. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1501. */
  1502. if (send_cq)
  1503. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1504. if (recv_cq)
  1505. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1506. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1507. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1508. return 0;
  1509. err_create:
  1510. if (qp->create_type == MLX5_QP_USER)
  1511. destroy_qp_user(pd, qp, base);
  1512. else if (qp->create_type == MLX5_QP_KERNEL)
  1513. destroy_qp_kernel(dev, qp);
  1514. err:
  1515. kvfree(in);
  1516. return err;
  1517. }
  1518. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1519. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1520. {
  1521. if (send_cq) {
  1522. if (recv_cq) {
  1523. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1524. spin_lock(&send_cq->lock);
  1525. spin_lock_nested(&recv_cq->lock,
  1526. SINGLE_DEPTH_NESTING);
  1527. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1528. spin_lock(&send_cq->lock);
  1529. __acquire(&recv_cq->lock);
  1530. } else {
  1531. spin_lock(&recv_cq->lock);
  1532. spin_lock_nested(&send_cq->lock,
  1533. SINGLE_DEPTH_NESTING);
  1534. }
  1535. } else {
  1536. spin_lock(&send_cq->lock);
  1537. __acquire(&recv_cq->lock);
  1538. }
  1539. } else if (recv_cq) {
  1540. spin_lock(&recv_cq->lock);
  1541. __acquire(&send_cq->lock);
  1542. } else {
  1543. __acquire(&send_cq->lock);
  1544. __acquire(&recv_cq->lock);
  1545. }
  1546. }
  1547. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1548. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1549. {
  1550. if (send_cq) {
  1551. if (recv_cq) {
  1552. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1553. spin_unlock(&recv_cq->lock);
  1554. spin_unlock(&send_cq->lock);
  1555. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1556. __release(&recv_cq->lock);
  1557. spin_unlock(&send_cq->lock);
  1558. } else {
  1559. spin_unlock(&send_cq->lock);
  1560. spin_unlock(&recv_cq->lock);
  1561. }
  1562. } else {
  1563. __release(&recv_cq->lock);
  1564. spin_unlock(&send_cq->lock);
  1565. }
  1566. } else if (recv_cq) {
  1567. __release(&send_cq->lock);
  1568. spin_unlock(&recv_cq->lock);
  1569. } else {
  1570. __release(&recv_cq->lock);
  1571. __release(&send_cq->lock);
  1572. }
  1573. }
  1574. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1575. {
  1576. return to_mpd(qp->ibqp.pd);
  1577. }
  1578. static void get_cqs(enum ib_qp_type qp_type,
  1579. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1580. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1581. {
  1582. switch (qp_type) {
  1583. case IB_QPT_XRC_TGT:
  1584. *send_cq = NULL;
  1585. *recv_cq = NULL;
  1586. break;
  1587. case MLX5_IB_QPT_REG_UMR:
  1588. case IB_QPT_XRC_INI:
  1589. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1590. *recv_cq = NULL;
  1591. break;
  1592. case IB_QPT_SMI:
  1593. case MLX5_IB_QPT_HW_GSI:
  1594. case IB_QPT_RC:
  1595. case IB_QPT_UC:
  1596. case IB_QPT_UD:
  1597. case IB_QPT_RAW_IPV6:
  1598. case IB_QPT_RAW_ETHERTYPE:
  1599. case IB_QPT_RAW_PACKET:
  1600. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1601. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1602. break;
  1603. case IB_QPT_MAX:
  1604. default:
  1605. *send_cq = NULL;
  1606. *recv_cq = NULL;
  1607. break;
  1608. }
  1609. }
  1610. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1611. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1612. u8 lag_tx_affinity);
  1613. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1614. {
  1615. struct mlx5_ib_cq *send_cq, *recv_cq;
  1616. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  1617. unsigned long flags;
  1618. int err;
  1619. if (qp->ibqp.rwq_ind_tbl) {
  1620. destroy_rss_raw_qp_tir(dev, qp);
  1621. return;
  1622. }
  1623. base = qp->ibqp.qp_type == IB_QPT_RAW_PACKET ?
  1624. &qp->raw_packet_qp.rq.base :
  1625. &qp->trans_qp.base;
  1626. if (qp->state != IB_QPS_RESET) {
  1627. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET) {
  1628. mlx5_ib_qp_disable_pagefaults(qp);
  1629. err = mlx5_core_qp_modify(dev->mdev,
  1630. MLX5_CMD_OP_2RST_QP, 0,
  1631. NULL, &base->mqp);
  1632. } else {
  1633. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1634. .operation = MLX5_CMD_OP_2RST_QP
  1635. };
  1636. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1637. }
  1638. if (err)
  1639. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1640. base->mqp.qpn);
  1641. }
  1642. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1643. &send_cq, &recv_cq);
  1644. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1645. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1646. /* del from lists under both locks above to protect reset flow paths */
  1647. list_del(&qp->qps_list);
  1648. if (send_cq)
  1649. list_del(&qp->cq_send_list);
  1650. if (recv_cq)
  1651. list_del(&qp->cq_recv_list);
  1652. if (qp->create_type == MLX5_QP_KERNEL) {
  1653. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1654. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1655. if (send_cq != recv_cq)
  1656. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1657. NULL);
  1658. }
  1659. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1660. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1661. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  1662. destroy_raw_packet_qp(dev, qp);
  1663. } else {
  1664. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1665. if (err)
  1666. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1667. base->mqp.qpn);
  1668. }
  1669. if (qp->create_type == MLX5_QP_KERNEL)
  1670. destroy_qp_kernel(dev, qp);
  1671. else if (qp->create_type == MLX5_QP_USER)
  1672. destroy_qp_user(&get_pd(qp)->ibpd, qp, base);
  1673. }
  1674. static const char *ib_qp_type_str(enum ib_qp_type type)
  1675. {
  1676. switch (type) {
  1677. case IB_QPT_SMI:
  1678. return "IB_QPT_SMI";
  1679. case IB_QPT_GSI:
  1680. return "IB_QPT_GSI";
  1681. case IB_QPT_RC:
  1682. return "IB_QPT_RC";
  1683. case IB_QPT_UC:
  1684. return "IB_QPT_UC";
  1685. case IB_QPT_UD:
  1686. return "IB_QPT_UD";
  1687. case IB_QPT_RAW_IPV6:
  1688. return "IB_QPT_RAW_IPV6";
  1689. case IB_QPT_RAW_ETHERTYPE:
  1690. return "IB_QPT_RAW_ETHERTYPE";
  1691. case IB_QPT_XRC_INI:
  1692. return "IB_QPT_XRC_INI";
  1693. case IB_QPT_XRC_TGT:
  1694. return "IB_QPT_XRC_TGT";
  1695. case IB_QPT_RAW_PACKET:
  1696. return "IB_QPT_RAW_PACKET";
  1697. case MLX5_IB_QPT_REG_UMR:
  1698. return "MLX5_IB_QPT_REG_UMR";
  1699. case IB_QPT_MAX:
  1700. default:
  1701. return "Invalid QP type";
  1702. }
  1703. }
  1704. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1705. struct ib_qp_init_attr *init_attr,
  1706. struct ib_udata *udata)
  1707. {
  1708. struct mlx5_ib_dev *dev;
  1709. struct mlx5_ib_qp *qp;
  1710. u16 xrcdn = 0;
  1711. int err;
  1712. if (pd) {
  1713. dev = to_mdev(pd->device);
  1714. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1715. if (!pd->uobject) {
  1716. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1717. return ERR_PTR(-EINVAL);
  1718. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1719. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1720. return ERR_PTR(-EINVAL);
  1721. }
  1722. }
  1723. } else {
  1724. /* being cautious here */
  1725. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1726. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1727. pr_warn("%s: no PD for transport %s\n", __func__,
  1728. ib_qp_type_str(init_attr->qp_type));
  1729. return ERR_PTR(-EINVAL);
  1730. }
  1731. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1732. }
  1733. switch (init_attr->qp_type) {
  1734. case IB_QPT_XRC_TGT:
  1735. case IB_QPT_XRC_INI:
  1736. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1737. mlx5_ib_dbg(dev, "XRC not supported\n");
  1738. return ERR_PTR(-ENOSYS);
  1739. }
  1740. init_attr->recv_cq = NULL;
  1741. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1742. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1743. init_attr->send_cq = NULL;
  1744. }
  1745. /* fall through */
  1746. case IB_QPT_RAW_PACKET:
  1747. case IB_QPT_RC:
  1748. case IB_QPT_UC:
  1749. case IB_QPT_UD:
  1750. case IB_QPT_SMI:
  1751. case MLX5_IB_QPT_HW_GSI:
  1752. case MLX5_IB_QPT_REG_UMR:
  1753. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1754. if (!qp)
  1755. return ERR_PTR(-ENOMEM);
  1756. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1757. if (err) {
  1758. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1759. kfree(qp);
  1760. return ERR_PTR(err);
  1761. }
  1762. if (is_qp0(init_attr->qp_type))
  1763. qp->ibqp.qp_num = 0;
  1764. else if (is_qp1(init_attr->qp_type))
  1765. qp->ibqp.qp_num = 1;
  1766. else
  1767. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1768. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1769. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1770. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  1771. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  1772. qp->trans_qp.xrcdn = xrcdn;
  1773. break;
  1774. case IB_QPT_GSI:
  1775. return mlx5_ib_gsi_create_qp(pd, init_attr);
  1776. case IB_QPT_RAW_IPV6:
  1777. case IB_QPT_RAW_ETHERTYPE:
  1778. case IB_QPT_MAX:
  1779. default:
  1780. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1781. init_attr->qp_type);
  1782. /* Don't support raw QPs */
  1783. return ERR_PTR(-EINVAL);
  1784. }
  1785. return &qp->ibqp;
  1786. }
  1787. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1788. {
  1789. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1790. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1791. if (unlikely(qp->qp_type == IB_QPT_GSI))
  1792. return mlx5_ib_gsi_destroy_qp(qp);
  1793. destroy_qp_common(dev, mqp);
  1794. kfree(mqp);
  1795. return 0;
  1796. }
  1797. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1798. int attr_mask)
  1799. {
  1800. u32 hw_access_flags = 0;
  1801. u8 dest_rd_atomic;
  1802. u32 access_flags;
  1803. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1804. dest_rd_atomic = attr->max_dest_rd_atomic;
  1805. else
  1806. dest_rd_atomic = qp->trans_qp.resp_depth;
  1807. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1808. access_flags = attr->qp_access_flags;
  1809. else
  1810. access_flags = qp->trans_qp.atomic_rd_en;
  1811. if (!dest_rd_atomic)
  1812. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1813. if (access_flags & IB_ACCESS_REMOTE_READ)
  1814. hw_access_flags |= MLX5_QP_BIT_RRE;
  1815. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1816. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1817. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1818. hw_access_flags |= MLX5_QP_BIT_RWE;
  1819. return cpu_to_be32(hw_access_flags);
  1820. }
  1821. enum {
  1822. MLX5_PATH_FLAG_FL = 1 << 0,
  1823. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1824. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1825. };
  1826. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1827. {
  1828. if (rate == IB_RATE_PORT_CURRENT)
  1829. return 0;
  1830. if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS)
  1831. return -EINVAL;
  1832. while (rate != IB_RATE_PORT_CURRENT &&
  1833. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1834. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1835. --rate;
  1836. return rate ? rate + MLX5_STAT_RATE_OFFSET : rate;
  1837. }
  1838. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  1839. struct mlx5_ib_sq *sq, u8 sl)
  1840. {
  1841. void *in;
  1842. void *tisc;
  1843. int inlen;
  1844. int err;
  1845. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1846. in = mlx5_vzalloc(inlen);
  1847. if (!in)
  1848. return -ENOMEM;
  1849. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  1850. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1851. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  1852. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1853. kvfree(in);
  1854. return err;
  1855. }
  1856. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  1857. struct mlx5_ib_sq *sq, u8 tx_affinity)
  1858. {
  1859. void *in;
  1860. void *tisc;
  1861. int inlen;
  1862. int err;
  1863. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1864. in = mlx5_vzalloc(inlen);
  1865. if (!in)
  1866. return -ENOMEM;
  1867. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  1868. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1869. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  1870. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1871. kvfree(in);
  1872. return err;
  1873. }
  1874. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1875. const struct ib_ah_attr *ah,
  1876. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1877. u32 path_flags, const struct ib_qp_attr *attr,
  1878. bool alt)
  1879. {
  1880. enum rdma_link_layer ll = rdma_port_get_link_layer(&dev->ib_dev, port);
  1881. int err;
  1882. enum ib_gid_type gid_type;
  1883. if (attr_mask & IB_QP_PKEY_INDEX)
  1884. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  1885. attr->pkey_index);
  1886. if (ah->ah_flags & IB_AH_GRH) {
  1887. if (ah->grh.sgid_index >=
  1888. dev->mdev->port_caps[port - 1].gid_table_len) {
  1889. pr_err("sgid_index (%u) too large. max is %d\n",
  1890. ah->grh.sgid_index,
  1891. dev->mdev->port_caps[port - 1].gid_table_len);
  1892. return -EINVAL;
  1893. }
  1894. }
  1895. if (ll == IB_LINK_LAYER_ETHERNET) {
  1896. if (!(ah->ah_flags & IB_AH_GRH))
  1897. return -EINVAL;
  1898. err = mlx5_get_roce_gid_type(dev, port, ah->grh.sgid_index,
  1899. &gid_type);
  1900. if (err)
  1901. return err;
  1902. memcpy(path->rmac, ah->dmac, sizeof(ah->dmac));
  1903. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  1904. ah->grh.sgid_index);
  1905. path->dci_cfi_prio_sl = (ah->sl & 0x7) << 4;
  1906. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  1907. path->ecn_dscp = (ah->grh.traffic_class >> 2) & 0x3f;
  1908. } else {
  1909. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1910. path->fl_free_ar |=
  1911. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  1912. path->rlid = cpu_to_be16(ah->dlid);
  1913. path->grh_mlid = ah->src_path_bits & 0x7f;
  1914. if (ah->ah_flags & IB_AH_GRH)
  1915. path->grh_mlid |= 1 << 7;
  1916. path->dci_cfi_prio_sl = ah->sl & 0xf;
  1917. }
  1918. if (ah->ah_flags & IB_AH_GRH) {
  1919. path->mgid_index = ah->grh.sgid_index;
  1920. path->hop_limit = ah->grh.hop_limit;
  1921. path->tclass_flowlabel =
  1922. cpu_to_be32((ah->grh.traffic_class << 20) |
  1923. (ah->grh.flow_label));
  1924. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1925. }
  1926. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1927. if (err < 0)
  1928. return err;
  1929. path->static_rate = err;
  1930. path->port = port;
  1931. if (attr_mask & IB_QP_TIMEOUT)
  1932. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  1933. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  1934. return modify_raw_packet_eth_prio(dev->mdev,
  1935. &qp->raw_packet_qp.sq,
  1936. ah->sl & 0xf);
  1937. return 0;
  1938. }
  1939. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1940. [MLX5_QP_STATE_INIT] = {
  1941. [MLX5_QP_STATE_INIT] = {
  1942. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1943. MLX5_QP_OPTPAR_RAE |
  1944. MLX5_QP_OPTPAR_RWE |
  1945. MLX5_QP_OPTPAR_PKEY_INDEX |
  1946. MLX5_QP_OPTPAR_PRI_PORT,
  1947. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1948. MLX5_QP_OPTPAR_PKEY_INDEX |
  1949. MLX5_QP_OPTPAR_PRI_PORT,
  1950. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1951. MLX5_QP_OPTPAR_Q_KEY |
  1952. MLX5_QP_OPTPAR_PRI_PORT,
  1953. },
  1954. [MLX5_QP_STATE_RTR] = {
  1955. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1956. MLX5_QP_OPTPAR_RRE |
  1957. MLX5_QP_OPTPAR_RAE |
  1958. MLX5_QP_OPTPAR_RWE |
  1959. MLX5_QP_OPTPAR_PKEY_INDEX,
  1960. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1961. MLX5_QP_OPTPAR_RWE |
  1962. MLX5_QP_OPTPAR_PKEY_INDEX,
  1963. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1964. MLX5_QP_OPTPAR_Q_KEY,
  1965. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1966. MLX5_QP_OPTPAR_Q_KEY,
  1967. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1968. MLX5_QP_OPTPAR_RRE |
  1969. MLX5_QP_OPTPAR_RAE |
  1970. MLX5_QP_OPTPAR_RWE |
  1971. MLX5_QP_OPTPAR_PKEY_INDEX,
  1972. },
  1973. },
  1974. [MLX5_QP_STATE_RTR] = {
  1975. [MLX5_QP_STATE_RTS] = {
  1976. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1977. MLX5_QP_OPTPAR_RRE |
  1978. MLX5_QP_OPTPAR_RAE |
  1979. MLX5_QP_OPTPAR_RWE |
  1980. MLX5_QP_OPTPAR_PM_STATE |
  1981. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1982. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1983. MLX5_QP_OPTPAR_RWE |
  1984. MLX5_QP_OPTPAR_PM_STATE,
  1985. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1986. },
  1987. },
  1988. [MLX5_QP_STATE_RTS] = {
  1989. [MLX5_QP_STATE_RTS] = {
  1990. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1991. MLX5_QP_OPTPAR_RAE |
  1992. MLX5_QP_OPTPAR_RWE |
  1993. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1994. MLX5_QP_OPTPAR_PM_STATE |
  1995. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1996. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1997. MLX5_QP_OPTPAR_PM_STATE |
  1998. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1999. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  2000. MLX5_QP_OPTPAR_SRQN |
  2001. MLX5_QP_OPTPAR_CQN_RCV,
  2002. },
  2003. },
  2004. [MLX5_QP_STATE_SQER] = {
  2005. [MLX5_QP_STATE_RTS] = {
  2006. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2007. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  2008. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  2009. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2010. MLX5_QP_OPTPAR_RWE |
  2011. MLX5_QP_OPTPAR_RAE |
  2012. MLX5_QP_OPTPAR_RRE,
  2013. },
  2014. },
  2015. };
  2016. static int ib_nr_to_mlx5_nr(int ib_mask)
  2017. {
  2018. switch (ib_mask) {
  2019. case IB_QP_STATE:
  2020. return 0;
  2021. case IB_QP_CUR_STATE:
  2022. return 0;
  2023. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2024. return 0;
  2025. case IB_QP_ACCESS_FLAGS:
  2026. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2027. MLX5_QP_OPTPAR_RAE;
  2028. case IB_QP_PKEY_INDEX:
  2029. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2030. case IB_QP_PORT:
  2031. return MLX5_QP_OPTPAR_PRI_PORT;
  2032. case IB_QP_QKEY:
  2033. return MLX5_QP_OPTPAR_Q_KEY;
  2034. case IB_QP_AV:
  2035. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2036. MLX5_QP_OPTPAR_PRI_PORT;
  2037. case IB_QP_PATH_MTU:
  2038. return 0;
  2039. case IB_QP_TIMEOUT:
  2040. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2041. case IB_QP_RETRY_CNT:
  2042. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2043. case IB_QP_RNR_RETRY:
  2044. return MLX5_QP_OPTPAR_RNR_RETRY;
  2045. case IB_QP_RQ_PSN:
  2046. return 0;
  2047. case IB_QP_MAX_QP_RD_ATOMIC:
  2048. return MLX5_QP_OPTPAR_SRA_MAX;
  2049. case IB_QP_ALT_PATH:
  2050. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2051. case IB_QP_MIN_RNR_TIMER:
  2052. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2053. case IB_QP_SQ_PSN:
  2054. return 0;
  2055. case IB_QP_MAX_DEST_RD_ATOMIC:
  2056. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2057. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2058. case IB_QP_PATH_MIG_STATE:
  2059. return MLX5_QP_OPTPAR_PM_STATE;
  2060. case IB_QP_CAP:
  2061. return 0;
  2062. case IB_QP_DEST_QPN:
  2063. return 0;
  2064. }
  2065. return 0;
  2066. }
  2067. static int ib_mask_to_mlx5_opt(int ib_mask)
  2068. {
  2069. int result = 0;
  2070. int i;
  2071. for (i = 0; i < 8 * sizeof(int); i++) {
  2072. if ((1 << i) & ib_mask)
  2073. result |= ib_nr_to_mlx5_nr(1 << i);
  2074. }
  2075. return result;
  2076. }
  2077. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2078. struct mlx5_ib_rq *rq, int new_state,
  2079. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2080. {
  2081. void *in;
  2082. void *rqc;
  2083. int inlen;
  2084. int err;
  2085. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2086. in = mlx5_vzalloc(inlen);
  2087. if (!in)
  2088. return -ENOMEM;
  2089. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2090. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2091. MLX5_SET(rqc, rqc, state, new_state);
  2092. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2093. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2094. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2095. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_MODIFY_RQ_COUNTER_SET_ID);
  2096. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2097. } else
  2098. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2099. dev->ib_dev.name);
  2100. }
  2101. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2102. if (err)
  2103. goto out;
  2104. rq->state = new_state;
  2105. out:
  2106. kvfree(in);
  2107. return err;
  2108. }
  2109. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2110. struct mlx5_ib_sq *sq, int new_state)
  2111. {
  2112. void *in;
  2113. void *sqc;
  2114. int inlen;
  2115. int err;
  2116. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2117. in = mlx5_vzalloc(inlen);
  2118. if (!in)
  2119. return -ENOMEM;
  2120. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2121. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2122. MLX5_SET(sqc, sqc, state, new_state);
  2123. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2124. if (err)
  2125. goto out;
  2126. sq->state = new_state;
  2127. out:
  2128. kvfree(in);
  2129. return err;
  2130. }
  2131. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2132. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2133. u8 tx_affinity)
  2134. {
  2135. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2136. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2137. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2138. int rq_state;
  2139. int sq_state;
  2140. int err;
  2141. switch (raw_qp_param->operation) {
  2142. case MLX5_CMD_OP_RST2INIT_QP:
  2143. rq_state = MLX5_RQC_STATE_RDY;
  2144. sq_state = MLX5_SQC_STATE_RDY;
  2145. break;
  2146. case MLX5_CMD_OP_2ERR_QP:
  2147. rq_state = MLX5_RQC_STATE_ERR;
  2148. sq_state = MLX5_SQC_STATE_ERR;
  2149. break;
  2150. case MLX5_CMD_OP_2RST_QP:
  2151. rq_state = MLX5_RQC_STATE_RST;
  2152. sq_state = MLX5_SQC_STATE_RST;
  2153. break;
  2154. case MLX5_CMD_OP_INIT2INIT_QP:
  2155. case MLX5_CMD_OP_INIT2RTR_QP:
  2156. case MLX5_CMD_OP_RTR2RTS_QP:
  2157. case MLX5_CMD_OP_RTS2RTS_QP:
  2158. if (raw_qp_param->set_mask)
  2159. return -EINVAL;
  2160. else
  2161. return 0;
  2162. default:
  2163. WARN_ON(1);
  2164. return -EINVAL;
  2165. }
  2166. if (qp->rq.wqe_cnt) {
  2167. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2168. if (err)
  2169. return err;
  2170. }
  2171. if (qp->sq.wqe_cnt) {
  2172. if (tx_affinity) {
  2173. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2174. tx_affinity);
  2175. if (err)
  2176. return err;
  2177. }
  2178. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state);
  2179. }
  2180. return 0;
  2181. }
  2182. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2183. const struct ib_qp_attr *attr, int attr_mask,
  2184. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  2185. {
  2186. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2187. [MLX5_QP_STATE_RST] = {
  2188. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2189. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2190. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2191. },
  2192. [MLX5_QP_STATE_INIT] = {
  2193. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2194. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2195. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2196. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2197. },
  2198. [MLX5_QP_STATE_RTR] = {
  2199. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2200. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2201. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2202. },
  2203. [MLX5_QP_STATE_RTS] = {
  2204. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2205. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2206. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2207. },
  2208. [MLX5_QP_STATE_SQD] = {
  2209. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2210. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2211. },
  2212. [MLX5_QP_STATE_SQER] = {
  2213. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2214. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2215. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2216. },
  2217. [MLX5_QP_STATE_ERR] = {
  2218. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2219. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2220. }
  2221. };
  2222. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2223. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2224. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2225. struct mlx5_ib_cq *send_cq, *recv_cq;
  2226. struct mlx5_qp_context *context;
  2227. struct mlx5_ib_pd *pd;
  2228. struct mlx5_ib_port *mibport = NULL;
  2229. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2230. enum mlx5_qp_optpar optpar;
  2231. int sqd_event;
  2232. int mlx5_st;
  2233. int err;
  2234. u16 op;
  2235. u8 tx_affinity = 0;
  2236. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2237. if (!context)
  2238. return -ENOMEM;
  2239. err = to_mlx5_st(ibqp->qp_type);
  2240. if (err < 0) {
  2241. mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
  2242. goto out;
  2243. }
  2244. context->flags = cpu_to_be32(err << 16);
  2245. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2246. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2247. } else {
  2248. switch (attr->path_mig_state) {
  2249. case IB_MIG_MIGRATED:
  2250. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2251. break;
  2252. case IB_MIG_REARM:
  2253. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2254. break;
  2255. case IB_MIG_ARMED:
  2256. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2257. break;
  2258. }
  2259. }
  2260. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2261. if ((ibqp->qp_type == IB_QPT_RC) ||
  2262. (ibqp->qp_type == IB_QPT_UD &&
  2263. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2264. (ibqp->qp_type == IB_QPT_UC) ||
  2265. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2266. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2267. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2268. if (mlx5_lag_is_active(dev->mdev)) {
  2269. tx_affinity = (unsigned int)atomic_add_return(1,
  2270. &dev->roce.next_port) %
  2271. MLX5_MAX_PORTS + 1;
  2272. context->flags |= cpu_to_be32(tx_affinity << 24);
  2273. }
  2274. }
  2275. }
  2276. if (is_sqp(ibqp->qp_type)) {
  2277. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2278. } else if (ibqp->qp_type == IB_QPT_UD ||
  2279. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2280. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2281. } else if (attr_mask & IB_QP_PATH_MTU) {
  2282. if (attr->path_mtu < IB_MTU_256 ||
  2283. attr->path_mtu > IB_MTU_4096) {
  2284. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2285. err = -EINVAL;
  2286. goto out;
  2287. }
  2288. context->mtu_msgmax = (attr->path_mtu << 5) |
  2289. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2290. }
  2291. if (attr_mask & IB_QP_DEST_QPN)
  2292. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2293. if (attr_mask & IB_QP_PKEY_INDEX)
  2294. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2295. /* todo implement counter_index functionality */
  2296. if (is_sqp(ibqp->qp_type))
  2297. context->pri_path.port = qp->port;
  2298. if (attr_mask & IB_QP_PORT)
  2299. context->pri_path.port = attr->port_num;
  2300. if (attr_mask & IB_QP_AV) {
  2301. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2302. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2303. attr_mask, 0, attr, false);
  2304. if (err)
  2305. goto out;
  2306. }
  2307. if (attr_mask & IB_QP_TIMEOUT)
  2308. context->pri_path.ackto_lt |= attr->timeout << 3;
  2309. if (attr_mask & IB_QP_ALT_PATH) {
  2310. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2311. &context->alt_path,
  2312. attr->alt_port_num,
  2313. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2314. 0, attr, true);
  2315. if (err)
  2316. goto out;
  2317. }
  2318. pd = get_pd(qp);
  2319. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2320. &send_cq, &recv_cq);
  2321. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2322. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2323. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2324. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2325. if (attr_mask & IB_QP_RNR_RETRY)
  2326. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2327. if (attr_mask & IB_QP_RETRY_CNT)
  2328. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2329. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2330. if (attr->max_rd_atomic)
  2331. context->params1 |=
  2332. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2333. }
  2334. if (attr_mask & IB_QP_SQ_PSN)
  2335. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2336. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2337. if (attr->max_dest_rd_atomic)
  2338. context->params2 |=
  2339. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2340. }
  2341. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2342. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2343. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2344. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2345. if (attr_mask & IB_QP_RQ_PSN)
  2346. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2347. if (attr_mask & IB_QP_QKEY)
  2348. context->qkey = cpu_to_be32(attr->qkey);
  2349. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2350. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2351. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  2352. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  2353. sqd_event = 1;
  2354. else
  2355. sqd_event = 0;
  2356. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2357. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2358. qp->port) - 1;
  2359. mibport = &dev->port[port_num];
  2360. context->qp_counter_set_usr_page |=
  2361. cpu_to_be32((u32)(mibport->q_cnt_id) << 24);
  2362. }
  2363. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2364. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2365. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2366. context->deth_sqpn = cpu_to_be32(1);
  2367. mlx5_cur = to_mlx5_state(cur_state);
  2368. mlx5_new = to_mlx5_state(new_state);
  2369. mlx5_st = to_mlx5_st(ibqp->qp_type);
  2370. if (mlx5_st < 0)
  2371. goto out;
  2372. /* If moving to a reset or error state, we must disable page faults on
  2373. * this QP and flush all current page faults. Otherwise a stale page
  2374. * fault may attempt to work on this QP after it is reset and moved
  2375. * again to RTS, and may cause the driver and the device to get out of
  2376. * sync. */
  2377. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  2378. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR) &&
  2379. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2380. mlx5_ib_qp_disable_pagefaults(qp);
  2381. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2382. !optab[mlx5_cur][mlx5_new]) {
  2383. err = -EINVAL;
  2384. goto out;
  2385. }
  2386. op = optab[mlx5_cur][mlx5_new];
  2387. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2388. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2389. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  2390. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2391. raw_qp_param.operation = op;
  2392. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2393. raw_qp_param.rq_q_ctr_id = mibport->q_cnt_id;
  2394. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2395. }
  2396. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2397. } else {
  2398. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2399. &base->mqp);
  2400. }
  2401. if (err)
  2402. goto out;
  2403. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT &&
  2404. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2405. mlx5_ib_qp_enable_pagefaults(qp);
  2406. qp->state = new_state;
  2407. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2408. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2409. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2410. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2411. if (attr_mask & IB_QP_PORT)
  2412. qp->port = attr->port_num;
  2413. if (attr_mask & IB_QP_ALT_PATH)
  2414. qp->trans_qp.alt_port = attr->alt_port_num;
  2415. /*
  2416. * If we moved a kernel QP to RESET, clean up all old CQ
  2417. * entries and reinitialize the QP.
  2418. */
  2419. if (new_state == IB_QPS_RESET &&
  2420. !ibqp->uobject && ibqp->qp_type != IB_QPT_XRC_TGT) {
  2421. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2422. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2423. if (send_cq != recv_cq)
  2424. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2425. qp->rq.head = 0;
  2426. qp->rq.tail = 0;
  2427. qp->sq.head = 0;
  2428. qp->sq.tail = 0;
  2429. qp->sq.cur_post = 0;
  2430. qp->sq.last_poll = 0;
  2431. qp->db.db[MLX5_RCV_DBR] = 0;
  2432. qp->db.db[MLX5_SND_DBR] = 0;
  2433. }
  2434. out:
  2435. kfree(context);
  2436. return err;
  2437. }
  2438. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2439. int attr_mask, struct ib_udata *udata)
  2440. {
  2441. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2442. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2443. enum ib_qp_type qp_type;
  2444. enum ib_qp_state cur_state, new_state;
  2445. int err = -EINVAL;
  2446. int port;
  2447. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2448. if (ibqp->rwq_ind_tbl)
  2449. return -ENOSYS;
  2450. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2451. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2452. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2453. IB_QPT_GSI : ibqp->qp_type;
  2454. mutex_lock(&qp->mutex);
  2455. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2456. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2457. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2458. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2459. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2460. }
  2461. if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2462. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2463. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2464. cur_state, new_state, ibqp->qp_type, attr_mask);
  2465. goto out;
  2466. }
  2467. if ((attr_mask & IB_QP_PORT) &&
  2468. (attr->port_num == 0 ||
  2469. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
  2470. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2471. attr->port_num, dev->num_ports);
  2472. goto out;
  2473. }
  2474. if (attr_mask & IB_QP_PKEY_INDEX) {
  2475. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2476. if (attr->pkey_index >=
  2477. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2478. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2479. attr->pkey_index);
  2480. goto out;
  2481. }
  2482. }
  2483. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2484. attr->max_rd_atomic >
  2485. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2486. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2487. attr->max_rd_atomic);
  2488. goto out;
  2489. }
  2490. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2491. attr->max_dest_rd_atomic >
  2492. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2493. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2494. attr->max_dest_rd_atomic);
  2495. goto out;
  2496. }
  2497. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2498. err = 0;
  2499. goto out;
  2500. }
  2501. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  2502. out:
  2503. mutex_unlock(&qp->mutex);
  2504. return err;
  2505. }
  2506. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2507. {
  2508. struct mlx5_ib_cq *cq;
  2509. unsigned cur;
  2510. cur = wq->head - wq->tail;
  2511. if (likely(cur + nreq < wq->max_post))
  2512. return 0;
  2513. cq = to_mcq(ib_cq);
  2514. spin_lock(&cq->lock);
  2515. cur = wq->head - wq->tail;
  2516. spin_unlock(&cq->lock);
  2517. return cur + nreq >= wq->max_post;
  2518. }
  2519. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2520. u64 remote_addr, u32 rkey)
  2521. {
  2522. rseg->raddr = cpu_to_be64(remote_addr);
  2523. rseg->rkey = cpu_to_be32(rkey);
  2524. rseg->reserved = 0;
  2525. }
  2526. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2527. struct ib_send_wr *wr, void *qend,
  2528. struct mlx5_ib_qp *qp, int *size)
  2529. {
  2530. void *seg = eseg;
  2531. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  2532. if (wr->send_flags & IB_SEND_IP_CSUM)
  2533. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  2534. MLX5_ETH_WQE_L4_CSUM;
  2535. seg += sizeof(struct mlx5_wqe_eth_seg);
  2536. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  2537. if (wr->opcode == IB_WR_LSO) {
  2538. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  2539. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr_start);
  2540. u64 left, leftlen, copysz;
  2541. void *pdata = ud_wr->header;
  2542. left = ud_wr->hlen;
  2543. eseg->mss = cpu_to_be16(ud_wr->mss);
  2544. eseg->inline_hdr_sz = cpu_to_be16(left);
  2545. /*
  2546. * check if there is space till the end of queue, if yes,
  2547. * copy all in one shot, otherwise copy till the end of queue,
  2548. * rollback and than the copy the left
  2549. */
  2550. leftlen = qend - (void *)eseg->inline_hdr_start;
  2551. copysz = min_t(u64, leftlen, left);
  2552. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  2553. if (likely(copysz > size_of_inl_hdr_start)) {
  2554. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  2555. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  2556. }
  2557. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  2558. seg = mlx5_get_send_wqe(qp, 0);
  2559. left -= copysz;
  2560. pdata += copysz;
  2561. memcpy(seg, pdata, left);
  2562. seg += ALIGN(left, 16);
  2563. *size += ALIGN(left, 16) / 16;
  2564. }
  2565. }
  2566. return seg;
  2567. }
  2568. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  2569. struct ib_send_wr *wr)
  2570. {
  2571. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  2572. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  2573. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  2574. }
  2575. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  2576. {
  2577. dseg->byte_count = cpu_to_be32(sg->length);
  2578. dseg->lkey = cpu_to_be32(sg->lkey);
  2579. dseg->addr = cpu_to_be64(sg->addr);
  2580. }
  2581. static __be16 get_klm_octo(int npages)
  2582. {
  2583. return cpu_to_be16(ALIGN(npages, 8) / 2);
  2584. }
  2585. static __be64 frwr_mkey_mask(void)
  2586. {
  2587. u64 result;
  2588. result = MLX5_MKEY_MASK_LEN |
  2589. MLX5_MKEY_MASK_PAGE_SIZE |
  2590. MLX5_MKEY_MASK_START_ADDR |
  2591. MLX5_MKEY_MASK_EN_RINVAL |
  2592. MLX5_MKEY_MASK_KEY |
  2593. MLX5_MKEY_MASK_LR |
  2594. MLX5_MKEY_MASK_LW |
  2595. MLX5_MKEY_MASK_RR |
  2596. MLX5_MKEY_MASK_RW |
  2597. MLX5_MKEY_MASK_A |
  2598. MLX5_MKEY_MASK_SMALL_FENCE |
  2599. MLX5_MKEY_MASK_FREE;
  2600. return cpu_to_be64(result);
  2601. }
  2602. static __be64 sig_mkey_mask(void)
  2603. {
  2604. u64 result;
  2605. result = MLX5_MKEY_MASK_LEN |
  2606. MLX5_MKEY_MASK_PAGE_SIZE |
  2607. MLX5_MKEY_MASK_START_ADDR |
  2608. MLX5_MKEY_MASK_EN_SIGERR |
  2609. MLX5_MKEY_MASK_EN_RINVAL |
  2610. MLX5_MKEY_MASK_KEY |
  2611. MLX5_MKEY_MASK_LR |
  2612. MLX5_MKEY_MASK_LW |
  2613. MLX5_MKEY_MASK_RR |
  2614. MLX5_MKEY_MASK_RW |
  2615. MLX5_MKEY_MASK_SMALL_FENCE |
  2616. MLX5_MKEY_MASK_FREE |
  2617. MLX5_MKEY_MASK_BSF_EN;
  2618. return cpu_to_be64(result);
  2619. }
  2620. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  2621. struct mlx5_ib_mr *mr)
  2622. {
  2623. int ndescs = mr->ndescs;
  2624. memset(umr, 0, sizeof(*umr));
  2625. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2626. /* KLMs take twice the size of MTTs */
  2627. ndescs *= 2;
  2628. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  2629. umr->klm_octowords = get_klm_octo(ndescs);
  2630. umr->mkey_mask = frwr_mkey_mask();
  2631. }
  2632. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  2633. {
  2634. memset(umr, 0, sizeof(*umr));
  2635. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  2636. umr->flags = 1 << 7;
  2637. }
  2638. static __be64 get_umr_reg_mr_mask(void)
  2639. {
  2640. u64 result;
  2641. result = MLX5_MKEY_MASK_LEN |
  2642. MLX5_MKEY_MASK_PAGE_SIZE |
  2643. MLX5_MKEY_MASK_START_ADDR |
  2644. MLX5_MKEY_MASK_PD |
  2645. MLX5_MKEY_MASK_LR |
  2646. MLX5_MKEY_MASK_LW |
  2647. MLX5_MKEY_MASK_KEY |
  2648. MLX5_MKEY_MASK_RR |
  2649. MLX5_MKEY_MASK_RW |
  2650. MLX5_MKEY_MASK_A |
  2651. MLX5_MKEY_MASK_FREE;
  2652. return cpu_to_be64(result);
  2653. }
  2654. static __be64 get_umr_unreg_mr_mask(void)
  2655. {
  2656. u64 result;
  2657. result = MLX5_MKEY_MASK_FREE;
  2658. return cpu_to_be64(result);
  2659. }
  2660. static __be64 get_umr_update_mtt_mask(void)
  2661. {
  2662. u64 result;
  2663. result = MLX5_MKEY_MASK_FREE;
  2664. return cpu_to_be64(result);
  2665. }
  2666. static __be64 get_umr_update_translation_mask(void)
  2667. {
  2668. u64 result;
  2669. result = MLX5_MKEY_MASK_LEN |
  2670. MLX5_MKEY_MASK_PAGE_SIZE |
  2671. MLX5_MKEY_MASK_START_ADDR |
  2672. MLX5_MKEY_MASK_KEY |
  2673. MLX5_MKEY_MASK_FREE;
  2674. return cpu_to_be64(result);
  2675. }
  2676. static __be64 get_umr_update_access_mask(void)
  2677. {
  2678. u64 result;
  2679. result = MLX5_MKEY_MASK_LW |
  2680. MLX5_MKEY_MASK_RR |
  2681. MLX5_MKEY_MASK_RW |
  2682. MLX5_MKEY_MASK_A |
  2683. MLX5_MKEY_MASK_KEY |
  2684. MLX5_MKEY_MASK_FREE;
  2685. return cpu_to_be64(result);
  2686. }
  2687. static __be64 get_umr_update_pd_mask(void)
  2688. {
  2689. u64 result;
  2690. result = MLX5_MKEY_MASK_PD |
  2691. MLX5_MKEY_MASK_KEY |
  2692. MLX5_MKEY_MASK_FREE;
  2693. return cpu_to_be64(result);
  2694. }
  2695. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2696. struct ib_send_wr *wr)
  2697. {
  2698. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2699. memset(umr, 0, sizeof(*umr));
  2700. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  2701. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  2702. else
  2703. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  2704. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  2705. umr->klm_octowords = get_klm_octo(umrwr->npages);
  2706. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
  2707. umr->mkey_mask = get_umr_update_mtt_mask();
  2708. umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
  2709. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  2710. }
  2711. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  2712. umr->mkey_mask |= get_umr_update_translation_mask();
  2713. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_ACCESS)
  2714. umr->mkey_mask |= get_umr_update_access_mask();
  2715. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD)
  2716. umr->mkey_mask |= get_umr_update_pd_mask();
  2717. if (!umr->mkey_mask)
  2718. umr->mkey_mask = get_umr_reg_mr_mask();
  2719. } else {
  2720. umr->mkey_mask = get_umr_unreg_mr_mask();
  2721. }
  2722. if (!wr->num_sge)
  2723. umr->flags |= MLX5_UMR_INLINE;
  2724. }
  2725. static u8 get_umr_flags(int acc)
  2726. {
  2727. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  2728. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  2729. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  2730. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  2731. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  2732. }
  2733. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  2734. struct mlx5_ib_mr *mr,
  2735. u32 key, int access)
  2736. {
  2737. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  2738. memset(seg, 0, sizeof(*seg));
  2739. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  2740. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  2741. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2742. /* KLMs take twice the size of MTTs */
  2743. ndescs *= 2;
  2744. seg->flags = get_umr_flags(access) | mr->access_mode;
  2745. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  2746. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  2747. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  2748. seg->len = cpu_to_be64(mr->ibmr.length);
  2749. seg->xlt_oct_size = cpu_to_be32(ndescs);
  2750. }
  2751. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  2752. {
  2753. memset(seg, 0, sizeof(*seg));
  2754. seg->status = MLX5_MKEY_STATUS_FREE;
  2755. }
  2756. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  2757. {
  2758. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2759. memset(seg, 0, sizeof(*seg));
  2760. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  2761. seg->status = MLX5_MKEY_STATUS_FREE;
  2762. return;
  2763. }
  2764. seg->flags = convert_access(umrwr->access_flags);
  2765. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
  2766. if (umrwr->pd)
  2767. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  2768. seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
  2769. }
  2770. seg->len = cpu_to_be64(umrwr->length);
  2771. seg->log2_page_size = umrwr->page_shift;
  2772. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  2773. mlx5_mkey_variant(umrwr->mkey));
  2774. }
  2775. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  2776. struct mlx5_ib_mr *mr,
  2777. struct mlx5_ib_pd *pd)
  2778. {
  2779. int bcount = mr->desc_size * mr->ndescs;
  2780. dseg->addr = cpu_to_be64(mr->desc_map);
  2781. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  2782. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  2783. }
  2784. static __be32 send_ieth(struct ib_send_wr *wr)
  2785. {
  2786. switch (wr->opcode) {
  2787. case IB_WR_SEND_WITH_IMM:
  2788. case IB_WR_RDMA_WRITE_WITH_IMM:
  2789. return wr->ex.imm_data;
  2790. case IB_WR_SEND_WITH_INV:
  2791. return cpu_to_be32(wr->ex.invalidate_rkey);
  2792. default:
  2793. return 0;
  2794. }
  2795. }
  2796. static u8 calc_sig(void *wqe, int size)
  2797. {
  2798. u8 *p = wqe;
  2799. u8 res = 0;
  2800. int i;
  2801. for (i = 0; i < size; i++)
  2802. res ^= p[i];
  2803. return ~res;
  2804. }
  2805. static u8 wq_sig(void *wqe)
  2806. {
  2807. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  2808. }
  2809. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  2810. void *wqe, int *sz)
  2811. {
  2812. struct mlx5_wqe_inline_seg *seg;
  2813. void *qend = qp->sq.qend;
  2814. void *addr;
  2815. int inl = 0;
  2816. int copy;
  2817. int len;
  2818. int i;
  2819. seg = wqe;
  2820. wqe += sizeof(*seg);
  2821. for (i = 0; i < wr->num_sge; i++) {
  2822. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  2823. len = wr->sg_list[i].length;
  2824. inl += len;
  2825. if (unlikely(inl > qp->max_inline_data))
  2826. return -ENOMEM;
  2827. if (unlikely(wqe + len > qend)) {
  2828. copy = qend - wqe;
  2829. memcpy(wqe, addr, copy);
  2830. addr += copy;
  2831. len -= copy;
  2832. wqe = mlx5_get_send_wqe(qp, 0);
  2833. }
  2834. memcpy(wqe, addr, len);
  2835. wqe += len;
  2836. }
  2837. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  2838. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  2839. return 0;
  2840. }
  2841. static u16 prot_field_size(enum ib_signature_type type)
  2842. {
  2843. switch (type) {
  2844. case IB_SIG_TYPE_T10_DIF:
  2845. return MLX5_DIF_SIZE;
  2846. default:
  2847. return 0;
  2848. }
  2849. }
  2850. static u8 bs_selector(int block_size)
  2851. {
  2852. switch (block_size) {
  2853. case 512: return 0x1;
  2854. case 520: return 0x2;
  2855. case 4096: return 0x3;
  2856. case 4160: return 0x4;
  2857. case 1073741824: return 0x5;
  2858. default: return 0;
  2859. }
  2860. }
  2861. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  2862. struct mlx5_bsf_inl *inl)
  2863. {
  2864. /* Valid inline section and allow BSF refresh */
  2865. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  2866. MLX5_BSF_REFRESH_DIF);
  2867. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  2868. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  2869. /* repeating block */
  2870. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  2871. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  2872. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  2873. if (domain->sig.dif.ref_remap)
  2874. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  2875. if (domain->sig.dif.app_escape) {
  2876. if (domain->sig.dif.ref_escape)
  2877. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  2878. else
  2879. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  2880. }
  2881. inl->dif_app_bitmask_check =
  2882. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  2883. }
  2884. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  2885. struct ib_sig_attrs *sig_attrs,
  2886. struct mlx5_bsf *bsf, u32 data_size)
  2887. {
  2888. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  2889. struct mlx5_bsf_basic *basic = &bsf->basic;
  2890. struct ib_sig_domain *mem = &sig_attrs->mem;
  2891. struct ib_sig_domain *wire = &sig_attrs->wire;
  2892. memset(bsf, 0, sizeof(*bsf));
  2893. /* Basic + Extended + Inline */
  2894. basic->bsf_size_sbs = 1 << 7;
  2895. /* Input domain check byte mask */
  2896. basic->check_byte_mask = sig_attrs->check_mask;
  2897. basic->raw_data_size = cpu_to_be32(data_size);
  2898. /* Memory domain */
  2899. switch (sig_attrs->mem.sig_type) {
  2900. case IB_SIG_TYPE_NONE:
  2901. break;
  2902. case IB_SIG_TYPE_T10_DIF:
  2903. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  2904. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  2905. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  2906. break;
  2907. default:
  2908. return -EINVAL;
  2909. }
  2910. /* Wire domain */
  2911. switch (sig_attrs->wire.sig_type) {
  2912. case IB_SIG_TYPE_NONE:
  2913. break;
  2914. case IB_SIG_TYPE_T10_DIF:
  2915. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  2916. mem->sig_type == wire->sig_type) {
  2917. /* Same block structure */
  2918. basic->bsf_size_sbs |= 1 << 4;
  2919. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  2920. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  2921. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  2922. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  2923. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  2924. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  2925. } else
  2926. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  2927. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  2928. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  2929. break;
  2930. default:
  2931. return -EINVAL;
  2932. }
  2933. return 0;
  2934. }
  2935. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  2936. struct mlx5_ib_qp *qp, void **seg, int *size)
  2937. {
  2938. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  2939. struct ib_mr *sig_mr = wr->sig_mr;
  2940. struct mlx5_bsf *bsf;
  2941. u32 data_len = wr->wr.sg_list->length;
  2942. u32 data_key = wr->wr.sg_list->lkey;
  2943. u64 data_va = wr->wr.sg_list->addr;
  2944. int ret;
  2945. int wqe_size;
  2946. if (!wr->prot ||
  2947. (data_key == wr->prot->lkey &&
  2948. data_va == wr->prot->addr &&
  2949. data_len == wr->prot->length)) {
  2950. /**
  2951. * Source domain doesn't contain signature information
  2952. * or data and protection are interleaved in memory.
  2953. * So need construct:
  2954. * ------------------
  2955. * | data_klm |
  2956. * ------------------
  2957. * | BSF |
  2958. * ------------------
  2959. **/
  2960. struct mlx5_klm *data_klm = *seg;
  2961. data_klm->bcount = cpu_to_be32(data_len);
  2962. data_klm->key = cpu_to_be32(data_key);
  2963. data_klm->va = cpu_to_be64(data_va);
  2964. wqe_size = ALIGN(sizeof(*data_klm), 64);
  2965. } else {
  2966. /**
  2967. * Source domain contains signature information
  2968. * So need construct a strided block format:
  2969. * ---------------------------
  2970. * | stride_block_ctrl |
  2971. * ---------------------------
  2972. * | data_klm |
  2973. * ---------------------------
  2974. * | prot_klm |
  2975. * ---------------------------
  2976. * | BSF |
  2977. * ---------------------------
  2978. **/
  2979. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  2980. struct mlx5_stride_block_entry *data_sentry;
  2981. struct mlx5_stride_block_entry *prot_sentry;
  2982. u32 prot_key = wr->prot->lkey;
  2983. u64 prot_va = wr->prot->addr;
  2984. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  2985. int prot_size;
  2986. sblock_ctrl = *seg;
  2987. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  2988. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  2989. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  2990. if (!prot_size) {
  2991. pr_err("Bad block size given: %u\n", block_size);
  2992. return -EINVAL;
  2993. }
  2994. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  2995. prot_size);
  2996. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  2997. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  2998. sblock_ctrl->num_entries = cpu_to_be16(2);
  2999. data_sentry->bcount = cpu_to_be16(block_size);
  3000. data_sentry->key = cpu_to_be32(data_key);
  3001. data_sentry->va = cpu_to_be64(data_va);
  3002. data_sentry->stride = cpu_to_be16(block_size);
  3003. prot_sentry->bcount = cpu_to_be16(prot_size);
  3004. prot_sentry->key = cpu_to_be32(prot_key);
  3005. prot_sentry->va = cpu_to_be64(prot_va);
  3006. prot_sentry->stride = cpu_to_be16(prot_size);
  3007. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  3008. sizeof(*prot_sentry), 64);
  3009. }
  3010. *seg += wqe_size;
  3011. *size += wqe_size / 16;
  3012. if (unlikely((*seg == qp->sq.qend)))
  3013. *seg = mlx5_get_send_wqe(qp, 0);
  3014. bsf = *seg;
  3015. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3016. if (ret)
  3017. return -EINVAL;
  3018. *seg += sizeof(*bsf);
  3019. *size += sizeof(*bsf) / 16;
  3020. if (unlikely((*seg == qp->sq.qend)))
  3021. *seg = mlx5_get_send_wqe(qp, 0);
  3022. return 0;
  3023. }
  3024. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3025. struct ib_sig_handover_wr *wr, u32 nelements,
  3026. u32 length, u32 pdn)
  3027. {
  3028. struct ib_mr *sig_mr = wr->sig_mr;
  3029. u32 sig_key = sig_mr->rkey;
  3030. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3031. memset(seg, 0, sizeof(*seg));
  3032. seg->flags = get_umr_flags(wr->access_flags) |
  3033. MLX5_MKC_ACCESS_MODE_KLMS;
  3034. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3035. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3036. MLX5_MKEY_BSF_EN | pdn);
  3037. seg->len = cpu_to_be64(length);
  3038. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  3039. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3040. }
  3041. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3042. u32 nelements)
  3043. {
  3044. memset(umr, 0, sizeof(*umr));
  3045. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3046. umr->klm_octowords = get_klm_octo(nelements);
  3047. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3048. umr->mkey_mask = sig_mkey_mask();
  3049. }
  3050. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  3051. void **seg, int *size)
  3052. {
  3053. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3054. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3055. u32 pdn = get_pd(qp)->pdn;
  3056. u32 klm_oct_size;
  3057. int region_len, ret;
  3058. if (unlikely(wr->wr.num_sge != 1) ||
  3059. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3060. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3061. unlikely(!sig_mr->sig->sig_status_checked))
  3062. return -EINVAL;
  3063. /* length of the protected region, data + protection */
  3064. region_len = wr->wr.sg_list->length;
  3065. if (wr->prot &&
  3066. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3067. wr->prot->addr != wr->wr.sg_list->addr ||
  3068. wr->prot->length != wr->wr.sg_list->length))
  3069. region_len += wr->prot->length;
  3070. /**
  3071. * KLM octoword size - if protection was provided
  3072. * then we use strided block format (3 octowords),
  3073. * else we use single KLM (1 octoword)
  3074. **/
  3075. klm_oct_size = wr->prot ? 3 : 1;
  3076. set_sig_umr_segment(*seg, klm_oct_size);
  3077. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3078. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3079. if (unlikely((*seg == qp->sq.qend)))
  3080. *seg = mlx5_get_send_wqe(qp, 0);
  3081. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  3082. *seg += sizeof(struct mlx5_mkey_seg);
  3083. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3084. if (unlikely((*seg == qp->sq.qend)))
  3085. *seg = mlx5_get_send_wqe(qp, 0);
  3086. ret = set_sig_data_segment(wr, qp, seg, size);
  3087. if (ret)
  3088. return ret;
  3089. sig_mr->sig->sig_status_checked = false;
  3090. return 0;
  3091. }
  3092. static int set_psv_wr(struct ib_sig_domain *domain,
  3093. u32 psv_idx, void **seg, int *size)
  3094. {
  3095. struct mlx5_seg_set_psv *psv_seg = *seg;
  3096. memset(psv_seg, 0, sizeof(*psv_seg));
  3097. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3098. switch (domain->sig_type) {
  3099. case IB_SIG_TYPE_NONE:
  3100. break;
  3101. case IB_SIG_TYPE_T10_DIF:
  3102. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3103. domain->sig.dif.app_tag);
  3104. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3105. break;
  3106. default:
  3107. pr_err("Bad signature type given.\n");
  3108. return 1;
  3109. }
  3110. *seg += sizeof(*psv_seg);
  3111. *size += sizeof(*psv_seg) / 16;
  3112. return 0;
  3113. }
  3114. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3115. struct ib_reg_wr *wr,
  3116. void **seg, int *size)
  3117. {
  3118. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3119. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3120. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3121. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3122. "Invalid IB_SEND_INLINE send flag\n");
  3123. return -EINVAL;
  3124. }
  3125. set_reg_umr_seg(*seg, mr);
  3126. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3127. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3128. if (unlikely((*seg == qp->sq.qend)))
  3129. *seg = mlx5_get_send_wqe(qp, 0);
  3130. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3131. *seg += sizeof(struct mlx5_mkey_seg);
  3132. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3133. if (unlikely((*seg == qp->sq.qend)))
  3134. *seg = mlx5_get_send_wqe(qp, 0);
  3135. set_reg_data_seg(*seg, mr, pd);
  3136. *seg += sizeof(struct mlx5_wqe_data_seg);
  3137. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3138. return 0;
  3139. }
  3140. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3141. {
  3142. set_linv_umr_seg(*seg);
  3143. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3144. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3145. if (unlikely((*seg == qp->sq.qend)))
  3146. *seg = mlx5_get_send_wqe(qp, 0);
  3147. set_linv_mkey_seg(*seg);
  3148. *seg += sizeof(struct mlx5_mkey_seg);
  3149. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3150. if (unlikely((*seg == qp->sq.qend)))
  3151. *seg = mlx5_get_send_wqe(qp, 0);
  3152. }
  3153. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3154. {
  3155. __be32 *p = NULL;
  3156. int tidx = idx;
  3157. int i, j;
  3158. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3159. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3160. if ((i & 0xf) == 0) {
  3161. void *buf = mlx5_get_send_wqe(qp, tidx);
  3162. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3163. p = buf;
  3164. j = 0;
  3165. }
  3166. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3167. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3168. be32_to_cpu(p[j + 3]));
  3169. }
  3170. }
  3171. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  3172. unsigned bytecnt, struct mlx5_ib_qp *qp)
  3173. {
  3174. while (bytecnt > 0) {
  3175. __iowrite64_copy(dst++, src++, 8);
  3176. __iowrite64_copy(dst++, src++, 8);
  3177. __iowrite64_copy(dst++, src++, 8);
  3178. __iowrite64_copy(dst++, src++, 8);
  3179. __iowrite64_copy(dst++, src++, 8);
  3180. __iowrite64_copy(dst++, src++, 8);
  3181. __iowrite64_copy(dst++, src++, 8);
  3182. __iowrite64_copy(dst++, src++, 8);
  3183. bytecnt -= 64;
  3184. if (unlikely(src == qp->sq.qend))
  3185. src = mlx5_get_send_wqe(qp, 0);
  3186. }
  3187. }
  3188. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3189. struct mlx5_wqe_ctrl_seg **ctrl,
  3190. struct ib_send_wr *wr, unsigned *idx,
  3191. int *size, int nreq)
  3192. {
  3193. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3194. return -ENOMEM;
  3195. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3196. *seg = mlx5_get_send_wqe(qp, *idx);
  3197. *ctrl = *seg;
  3198. *(uint32_t *)(*seg + 8) = 0;
  3199. (*ctrl)->imm = send_ieth(wr);
  3200. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3201. (wr->send_flags & IB_SEND_SIGNALED ?
  3202. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3203. (wr->send_flags & IB_SEND_SOLICITED ?
  3204. MLX5_WQE_CTRL_SOLICITED : 0);
  3205. *seg += sizeof(**ctrl);
  3206. *size = sizeof(**ctrl) / 16;
  3207. return 0;
  3208. }
  3209. static void finish_wqe(struct mlx5_ib_qp *qp,
  3210. struct mlx5_wqe_ctrl_seg *ctrl,
  3211. u8 size, unsigned idx, u64 wr_id,
  3212. int nreq, u8 fence, u32 mlx5_opcode)
  3213. {
  3214. u8 opmod = 0;
  3215. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3216. mlx5_opcode | ((u32)opmod << 24));
  3217. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3218. ctrl->fm_ce_se |= fence;
  3219. if (unlikely(qp->wq_sig))
  3220. ctrl->signature = wq_sig(ctrl);
  3221. qp->sq.wrid[idx] = wr_id;
  3222. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3223. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3224. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3225. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3226. }
  3227. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3228. struct ib_send_wr **bad_wr)
  3229. {
  3230. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3231. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3232. struct mlx5_core_dev *mdev = dev->mdev;
  3233. struct mlx5_ib_qp *qp;
  3234. struct mlx5_ib_mr *mr;
  3235. struct mlx5_wqe_data_seg *dpseg;
  3236. struct mlx5_wqe_xrc_seg *xrc;
  3237. struct mlx5_bf *bf;
  3238. int uninitialized_var(size);
  3239. void *qend;
  3240. unsigned long flags;
  3241. unsigned idx;
  3242. int err = 0;
  3243. int inl = 0;
  3244. int num_sge;
  3245. void *seg;
  3246. int nreq;
  3247. int i;
  3248. u8 next_fence = 0;
  3249. u8 fence;
  3250. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3251. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3252. qp = to_mqp(ibqp);
  3253. bf = qp->bf;
  3254. qend = qp->sq.qend;
  3255. spin_lock_irqsave(&qp->sq.lock, flags);
  3256. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3257. err = -EIO;
  3258. *bad_wr = wr;
  3259. nreq = 0;
  3260. goto out;
  3261. }
  3262. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3263. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3264. mlx5_ib_warn(dev, "\n");
  3265. err = -EINVAL;
  3266. *bad_wr = wr;
  3267. goto out;
  3268. }
  3269. num_sge = wr->num_sge;
  3270. if (unlikely(num_sge > qp->sq.max_gs)) {
  3271. mlx5_ib_warn(dev, "\n");
  3272. err = -EINVAL;
  3273. *bad_wr = wr;
  3274. goto out;
  3275. }
  3276. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3277. if (err) {
  3278. mlx5_ib_warn(dev, "\n");
  3279. err = -ENOMEM;
  3280. *bad_wr = wr;
  3281. goto out;
  3282. }
  3283. if (wr->opcode == IB_WR_LOCAL_INV ||
  3284. wr->opcode == IB_WR_REG_MR) {
  3285. fence = dev->umr_fence;
  3286. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3287. } else if (wr->send_flags & IB_SEND_FENCE) {
  3288. if (qp->next_fence)
  3289. fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3290. else
  3291. fence = MLX5_FENCE_MODE_FENCE;
  3292. } else {
  3293. fence = qp->next_fence;
  3294. }
  3295. switch (ibqp->qp_type) {
  3296. case IB_QPT_XRC_INI:
  3297. xrc = seg;
  3298. seg += sizeof(*xrc);
  3299. size += sizeof(*xrc) / 16;
  3300. /* fall through */
  3301. case IB_QPT_RC:
  3302. switch (wr->opcode) {
  3303. case IB_WR_RDMA_READ:
  3304. case IB_WR_RDMA_WRITE:
  3305. case IB_WR_RDMA_WRITE_WITH_IMM:
  3306. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3307. rdma_wr(wr)->rkey);
  3308. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3309. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3310. break;
  3311. case IB_WR_ATOMIC_CMP_AND_SWP:
  3312. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3313. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3314. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3315. err = -ENOSYS;
  3316. *bad_wr = wr;
  3317. goto out;
  3318. case IB_WR_LOCAL_INV:
  3319. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3320. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3321. set_linv_wr(qp, &seg, &size);
  3322. num_sge = 0;
  3323. break;
  3324. case IB_WR_REG_MR:
  3325. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3326. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3327. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3328. if (err) {
  3329. *bad_wr = wr;
  3330. goto out;
  3331. }
  3332. num_sge = 0;
  3333. break;
  3334. case IB_WR_REG_SIG_MR:
  3335. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3336. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3337. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3338. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3339. if (err) {
  3340. mlx5_ib_warn(dev, "\n");
  3341. *bad_wr = wr;
  3342. goto out;
  3343. }
  3344. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3345. fence, MLX5_OPCODE_UMR);
  3346. /*
  3347. * SET_PSV WQEs are not signaled and solicited
  3348. * on error
  3349. */
  3350. wr->send_flags &= ~IB_SEND_SIGNALED;
  3351. wr->send_flags |= IB_SEND_SOLICITED;
  3352. err = begin_wqe(qp, &seg, &ctrl, wr,
  3353. &idx, &size, nreq);
  3354. if (err) {
  3355. mlx5_ib_warn(dev, "\n");
  3356. err = -ENOMEM;
  3357. *bad_wr = wr;
  3358. goto out;
  3359. }
  3360. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3361. mr->sig->psv_memory.psv_idx, &seg,
  3362. &size);
  3363. if (err) {
  3364. mlx5_ib_warn(dev, "\n");
  3365. *bad_wr = wr;
  3366. goto out;
  3367. }
  3368. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3369. fence, MLX5_OPCODE_SET_PSV);
  3370. err = begin_wqe(qp, &seg, &ctrl, wr,
  3371. &idx, &size, nreq);
  3372. if (err) {
  3373. mlx5_ib_warn(dev, "\n");
  3374. err = -ENOMEM;
  3375. *bad_wr = wr;
  3376. goto out;
  3377. }
  3378. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3379. mr->sig->psv_wire.psv_idx, &seg,
  3380. &size);
  3381. if (err) {
  3382. mlx5_ib_warn(dev, "\n");
  3383. *bad_wr = wr;
  3384. goto out;
  3385. }
  3386. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3387. fence, MLX5_OPCODE_SET_PSV);
  3388. qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3389. num_sge = 0;
  3390. goto skip_psv;
  3391. default:
  3392. break;
  3393. }
  3394. break;
  3395. case IB_QPT_UC:
  3396. switch (wr->opcode) {
  3397. case IB_WR_RDMA_WRITE:
  3398. case IB_WR_RDMA_WRITE_WITH_IMM:
  3399. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3400. rdma_wr(wr)->rkey);
  3401. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3402. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3403. break;
  3404. default:
  3405. break;
  3406. }
  3407. break;
  3408. case IB_QPT_SMI:
  3409. case MLX5_IB_QPT_HW_GSI:
  3410. set_datagram_seg(seg, wr);
  3411. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3412. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3413. if (unlikely((seg == qend)))
  3414. seg = mlx5_get_send_wqe(qp, 0);
  3415. break;
  3416. case IB_QPT_UD:
  3417. set_datagram_seg(seg, wr);
  3418. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3419. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3420. if (unlikely((seg == qend)))
  3421. seg = mlx5_get_send_wqe(qp, 0);
  3422. /* handle qp that supports ud offload */
  3423. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3424. struct mlx5_wqe_eth_pad *pad;
  3425. pad = seg;
  3426. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3427. seg += sizeof(struct mlx5_wqe_eth_pad);
  3428. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3429. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3430. if (unlikely((seg == qend)))
  3431. seg = mlx5_get_send_wqe(qp, 0);
  3432. }
  3433. break;
  3434. case MLX5_IB_QPT_REG_UMR:
  3435. if (wr->opcode != MLX5_IB_WR_UMR) {
  3436. err = -EINVAL;
  3437. mlx5_ib_warn(dev, "bad opcode\n");
  3438. goto out;
  3439. }
  3440. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3441. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3442. set_reg_umr_segment(seg, wr);
  3443. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3444. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3445. if (unlikely((seg == qend)))
  3446. seg = mlx5_get_send_wqe(qp, 0);
  3447. set_reg_mkey_segment(seg, wr);
  3448. seg += sizeof(struct mlx5_mkey_seg);
  3449. size += sizeof(struct mlx5_mkey_seg) / 16;
  3450. if (unlikely((seg == qend)))
  3451. seg = mlx5_get_send_wqe(qp, 0);
  3452. break;
  3453. default:
  3454. break;
  3455. }
  3456. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3457. int uninitialized_var(sz);
  3458. err = set_data_inl_seg(qp, wr, seg, &sz);
  3459. if (unlikely(err)) {
  3460. mlx5_ib_warn(dev, "\n");
  3461. *bad_wr = wr;
  3462. goto out;
  3463. }
  3464. inl = 1;
  3465. size += sz;
  3466. } else {
  3467. dpseg = seg;
  3468. for (i = 0; i < num_sge; i++) {
  3469. if (unlikely(dpseg == qend)) {
  3470. seg = mlx5_get_send_wqe(qp, 0);
  3471. dpseg = seg;
  3472. }
  3473. if (likely(wr->sg_list[i].length)) {
  3474. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3475. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3476. dpseg++;
  3477. }
  3478. }
  3479. }
  3480. qp->next_fence = next_fence;
  3481. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
  3482. mlx5_ib_opcode[wr->opcode]);
  3483. skip_psv:
  3484. if (0)
  3485. dump_wqe(qp, idx, size);
  3486. }
  3487. out:
  3488. if (likely(nreq)) {
  3489. qp->sq.head += nreq;
  3490. /* Make sure that descriptors are written before
  3491. * updating doorbell record and ringing the doorbell
  3492. */
  3493. wmb();
  3494. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3495. /* Make sure doorbell record is visible to the HCA before
  3496. * we hit doorbell */
  3497. wmb();
  3498. if (bf->need_lock)
  3499. spin_lock(&bf->lock);
  3500. else
  3501. __acquire(&bf->lock);
  3502. /* TBD enable WC */
  3503. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  3504. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  3505. /* wc_wmb(); */
  3506. } else {
  3507. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  3508. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  3509. /* Make sure doorbells don't leak out of SQ spinlock
  3510. * and reach the HCA out of order.
  3511. */
  3512. mmiowb();
  3513. }
  3514. bf->offset ^= bf->buf_size;
  3515. if (bf->need_lock)
  3516. spin_unlock(&bf->lock);
  3517. else
  3518. __release(&bf->lock);
  3519. }
  3520. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3521. return err;
  3522. }
  3523. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3524. {
  3525. sig->signature = calc_sig(sig, size);
  3526. }
  3527. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3528. struct ib_recv_wr **bad_wr)
  3529. {
  3530. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3531. struct mlx5_wqe_data_seg *scat;
  3532. struct mlx5_rwqe_sig *sig;
  3533. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3534. struct mlx5_core_dev *mdev = dev->mdev;
  3535. unsigned long flags;
  3536. int err = 0;
  3537. int nreq;
  3538. int ind;
  3539. int i;
  3540. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3541. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3542. spin_lock_irqsave(&qp->rq.lock, flags);
  3543. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3544. err = -EIO;
  3545. *bad_wr = wr;
  3546. nreq = 0;
  3547. goto out;
  3548. }
  3549. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3550. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3551. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3552. err = -ENOMEM;
  3553. *bad_wr = wr;
  3554. goto out;
  3555. }
  3556. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3557. err = -EINVAL;
  3558. *bad_wr = wr;
  3559. goto out;
  3560. }
  3561. scat = get_recv_wqe(qp, ind);
  3562. if (qp->wq_sig)
  3563. scat++;
  3564. for (i = 0; i < wr->num_sge; i++)
  3565. set_data_ptr_seg(scat + i, wr->sg_list + i);
  3566. if (i < qp->rq.max_gs) {
  3567. scat[i].byte_count = 0;
  3568. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  3569. scat[i].addr = 0;
  3570. }
  3571. if (qp->wq_sig) {
  3572. sig = (struct mlx5_rwqe_sig *)scat;
  3573. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  3574. }
  3575. qp->rq.wrid[ind] = wr->wr_id;
  3576. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  3577. }
  3578. out:
  3579. if (likely(nreq)) {
  3580. qp->rq.head += nreq;
  3581. /* Make sure that descriptors are written before
  3582. * doorbell record.
  3583. */
  3584. wmb();
  3585. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  3586. }
  3587. spin_unlock_irqrestore(&qp->rq.lock, flags);
  3588. return err;
  3589. }
  3590. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  3591. {
  3592. switch (mlx5_state) {
  3593. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  3594. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  3595. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  3596. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  3597. case MLX5_QP_STATE_SQ_DRAINING:
  3598. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  3599. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  3600. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  3601. default: return -1;
  3602. }
  3603. }
  3604. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  3605. {
  3606. switch (mlx5_mig_state) {
  3607. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  3608. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  3609. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  3610. default: return -1;
  3611. }
  3612. }
  3613. static int to_ib_qp_access_flags(int mlx5_flags)
  3614. {
  3615. int ib_flags = 0;
  3616. if (mlx5_flags & MLX5_QP_BIT_RRE)
  3617. ib_flags |= IB_ACCESS_REMOTE_READ;
  3618. if (mlx5_flags & MLX5_QP_BIT_RWE)
  3619. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  3620. if (mlx5_flags & MLX5_QP_BIT_RAE)
  3621. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  3622. return ib_flags;
  3623. }
  3624. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  3625. struct mlx5_qp_path *path)
  3626. {
  3627. struct mlx5_core_dev *dev = ibdev->mdev;
  3628. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  3629. ib_ah_attr->port_num = path->port;
  3630. if (ib_ah_attr->port_num == 0 ||
  3631. ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
  3632. return;
  3633. ib_ah_attr->sl = path->dci_cfi_prio_sl & 0xf;
  3634. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  3635. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  3636. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  3637. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  3638. if (ib_ah_attr->ah_flags) {
  3639. ib_ah_attr->grh.sgid_index = path->mgid_index;
  3640. ib_ah_attr->grh.hop_limit = path->hop_limit;
  3641. ib_ah_attr->grh.traffic_class =
  3642. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  3643. ib_ah_attr->grh.flow_label =
  3644. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  3645. memcpy(ib_ah_attr->grh.dgid.raw,
  3646. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  3647. }
  3648. }
  3649. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  3650. struct mlx5_ib_sq *sq,
  3651. u8 *sq_state)
  3652. {
  3653. void *out;
  3654. void *sqc;
  3655. int inlen;
  3656. int err;
  3657. inlen = MLX5_ST_SZ_BYTES(query_sq_out);
  3658. out = mlx5_vzalloc(inlen);
  3659. if (!out)
  3660. return -ENOMEM;
  3661. err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
  3662. if (err)
  3663. goto out;
  3664. sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
  3665. *sq_state = MLX5_GET(sqc, sqc, state);
  3666. sq->state = *sq_state;
  3667. out:
  3668. kvfree(out);
  3669. return err;
  3670. }
  3671. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  3672. struct mlx5_ib_rq *rq,
  3673. u8 *rq_state)
  3674. {
  3675. void *out;
  3676. void *rqc;
  3677. int inlen;
  3678. int err;
  3679. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  3680. out = mlx5_vzalloc(inlen);
  3681. if (!out)
  3682. return -ENOMEM;
  3683. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  3684. if (err)
  3685. goto out;
  3686. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  3687. *rq_state = MLX5_GET(rqc, rqc, state);
  3688. rq->state = *rq_state;
  3689. out:
  3690. kvfree(out);
  3691. return err;
  3692. }
  3693. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  3694. struct mlx5_ib_qp *qp, u8 *qp_state)
  3695. {
  3696. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  3697. [MLX5_RQC_STATE_RST] = {
  3698. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3699. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3700. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  3701. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  3702. },
  3703. [MLX5_RQC_STATE_RDY] = {
  3704. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3705. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3706. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  3707. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  3708. },
  3709. [MLX5_RQC_STATE_ERR] = {
  3710. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3711. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3712. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  3713. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  3714. },
  3715. [MLX5_RQ_STATE_NA] = {
  3716. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3717. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3718. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  3719. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  3720. },
  3721. };
  3722. *qp_state = sqrq_trans[rq_state][sq_state];
  3723. if (*qp_state == MLX5_QP_STATE_BAD) {
  3724. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  3725. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  3726. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  3727. return -EINVAL;
  3728. }
  3729. if (*qp_state == MLX5_QP_STATE)
  3730. *qp_state = qp->state;
  3731. return 0;
  3732. }
  3733. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  3734. struct mlx5_ib_qp *qp,
  3735. u8 *raw_packet_qp_state)
  3736. {
  3737. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3738. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  3739. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3740. int err;
  3741. u8 sq_state = MLX5_SQ_STATE_NA;
  3742. u8 rq_state = MLX5_RQ_STATE_NA;
  3743. if (qp->sq.wqe_cnt) {
  3744. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  3745. if (err)
  3746. return err;
  3747. }
  3748. if (qp->rq.wqe_cnt) {
  3749. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  3750. if (err)
  3751. return err;
  3752. }
  3753. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  3754. raw_packet_qp_state);
  3755. }
  3756. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  3757. struct ib_qp_attr *qp_attr)
  3758. {
  3759. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  3760. struct mlx5_qp_context *context;
  3761. int mlx5_state;
  3762. u32 *outb;
  3763. int err = 0;
  3764. outb = kzalloc(outlen, GFP_KERNEL);
  3765. if (!outb)
  3766. return -ENOMEM;
  3767. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  3768. outlen);
  3769. if (err)
  3770. goto out;
  3771. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  3772. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  3773. mlx5_state = be32_to_cpu(context->flags) >> 28;
  3774. qp->state = to_ib_qp_state(mlx5_state);
  3775. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  3776. qp_attr->path_mig_state =
  3777. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  3778. qp_attr->qkey = be32_to_cpu(context->qkey);
  3779. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  3780. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  3781. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  3782. qp_attr->qp_access_flags =
  3783. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  3784. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  3785. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  3786. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  3787. qp_attr->alt_pkey_index =
  3788. be16_to_cpu(context->alt_path.pkey_index);
  3789. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  3790. }
  3791. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  3792. qp_attr->port_num = context->pri_path.port;
  3793. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  3794. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  3795. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  3796. qp_attr->max_dest_rd_atomic =
  3797. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  3798. qp_attr->min_rnr_timer =
  3799. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  3800. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  3801. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  3802. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  3803. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  3804. out:
  3805. kfree(outb);
  3806. return err;
  3807. }
  3808. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3809. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  3810. {
  3811. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3812. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3813. int err = 0;
  3814. u8 raw_packet_qp_state;
  3815. if (ibqp->rwq_ind_tbl)
  3816. return -ENOSYS;
  3817. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3818. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  3819. qp_init_attr);
  3820. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3821. /*
  3822. * Wait for any outstanding page faults, in case the user frees memory
  3823. * based upon this query's result.
  3824. */
  3825. flush_workqueue(mlx5_ib_page_fault_wq);
  3826. #endif
  3827. mutex_lock(&qp->mutex);
  3828. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  3829. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  3830. if (err)
  3831. goto out;
  3832. qp->state = raw_packet_qp_state;
  3833. qp_attr->port_num = 1;
  3834. } else {
  3835. err = query_qp_attr(dev, qp, qp_attr);
  3836. if (err)
  3837. goto out;
  3838. }
  3839. qp_attr->qp_state = qp->state;
  3840. qp_attr->cur_qp_state = qp_attr->qp_state;
  3841. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  3842. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  3843. if (!ibqp->uobject) {
  3844. qp_attr->cap.max_send_wr = qp->sq.max_post;
  3845. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  3846. qp_init_attr->qp_context = ibqp->qp_context;
  3847. } else {
  3848. qp_attr->cap.max_send_wr = 0;
  3849. qp_attr->cap.max_send_sge = 0;
  3850. }
  3851. qp_init_attr->qp_type = ibqp->qp_type;
  3852. qp_init_attr->recv_cq = ibqp->recv_cq;
  3853. qp_init_attr->send_cq = ibqp->send_cq;
  3854. qp_init_attr->srq = ibqp->srq;
  3855. qp_attr->cap.max_inline_data = qp->max_inline_data;
  3856. qp_init_attr->cap = qp_attr->cap;
  3857. qp_init_attr->create_flags = 0;
  3858. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  3859. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  3860. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  3861. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  3862. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  3863. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  3864. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  3865. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  3866. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  3867. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  3868. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  3869. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  3870. out:
  3871. mutex_unlock(&qp->mutex);
  3872. return err;
  3873. }
  3874. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  3875. struct ib_ucontext *context,
  3876. struct ib_udata *udata)
  3877. {
  3878. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3879. struct mlx5_ib_xrcd *xrcd;
  3880. int err;
  3881. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  3882. return ERR_PTR(-ENOSYS);
  3883. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  3884. if (!xrcd)
  3885. return ERR_PTR(-ENOMEM);
  3886. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  3887. if (err) {
  3888. kfree(xrcd);
  3889. return ERR_PTR(-ENOMEM);
  3890. }
  3891. return &xrcd->ibxrcd;
  3892. }
  3893. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  3894. {
  3895. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  3896. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  3897. int err;
  3898. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  3899. if (err)
  3900. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  3901. kfree(xrcd);
  3902. return 0;
  3903. }
  3904. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  3905. {
  3906. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  3907. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  3908. struct ib_event event;
  3909. if (rwq->ibwq.event_handler) {
  3910. event.device = rwq->ibwq.device;
  3911. event.element.wq = &rwq->ibwq;
  3912. switch (type) {
  3913. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  3914. event.event = IB_EVENT_WQ_FATAL;
  3915. break;
  3916. default:
  3917. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  3918. return;
  3919. }
  3920. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  3921. }
  3922. }
  3923. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  3924. struct ib_wq_init_attr *init_attr)
  3925. {
  3926. struct mlx5_ib_dev *dev;
  3927. __be64 *rq_pas0;
  3928. void *in;
  3929. void *rqc;
  3930. void *wq;
  3931. int inlen;
  3932. int err;
  3933. dev = to_mdev(pd->device);
  3934. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  3935. in = mlx5_vzalloc(inlen);
  3936. if (!in)
  3937. return -ENOMEM;
  3938. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  3939. MLX5_SET(rqc, rqc, mem_rq_type,
  3940. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  3941. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  3942. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  3943. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  3944. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  3945. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  3946. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  3947. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  3948. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  3949. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  3950. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  3951. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  3952. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  3953. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  3954. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  3955. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  3956. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  3957. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  3958. kvfree(in);
  3959. return err;
  3960. }
  3961. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  3962. struct ib_wq_init_attr *wq_init_attr,
  3963. struct mlx5_ib_create_wq *ucmd,
  3964. struct mlx5_ib_rwq *rwq)
  3965. {
  3966. /* Sanity check RQ size before proceeding */
  3967. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  3968. return -EINVAL;
  3969. if (!ucmd->rq_wqe_count)
  3970. return -EINVAL;
  3971. rwq->wqe_count = ucmd->rq_wqe_count;
  3972. rwq->wqe_shift = ucmd->rq_wqe_shift;
  3973. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  3974. rwq->log_rq_stride = rwq->wqe_shift;
  3975. rwq->log_rq_size = ilog2(rwq->wqe_count);
  3976. return 0;
  3977. }
  3978. static int prepare_user_rq(struct ib_pd *pd,
  3979. struct ib_wq_init_attr *init_attr,
  3980. struct ib_udata *udata,
  3981. struct mlx5_ib_rwq *rwq)
  3982. {
  3983. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  3984. struct mlx5_ib_create_wq ucmd = {};
  3985. int err;
  3986. size_t required_cmd_sz;
  3987. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  3988. if (udata->inlen < required_cmd_sz) {
  3989. mlx5_ib_dbg(dev, "invalid inlen\n");
  3990. return -EINVAL;
  3991. }
  3992. if (udata->inlen > sizeof(ucmd) &&
  3993. !ib_is_udata_cleared(udata, sizeof(ucmd),
  3994. udata->inlen - sizeof(ucmd))) {
  3995. mlx5_ib_dbg(dev, "inlen is not supported\n");
  3996. return -EOPNOTSUPP;
  3997. }
  3998. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  3999. mlx5_ib_dbg(dev, "copy failed\n");
  4000. return -EFAULT;
  4001. }
  4002. if (ucmd.comp_mask) {
  4003. mlx5_ib_dbg(dev, "invalid comp mask\n");
  4004. return -EOPNOTSUPP;
  4005. }
  4006. if (ucmd.reserved) {
  4007. mlx5_ib_dbg(dev, "invalid reserved\n");
  4008. return -EOPNOTSUPP;
  4009. }
  4010. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4011. if (err) {
  4012. mlx5_ib_dbg(dev, "err %d\n", err);
  4013. return err;
  4014. }
  4015. err = create_user_rq(dev, pd, rwq, &ucmd);
  4016. if (err) {
  4017. mlx5_ib_dbg(dev, "err %d\n", err);
  4018. if (err)
  4019. return err;
  4020. }
  4021. rwq->user_index = ucmd.user_index;
  4022. return 0;
  4023. }
  4024. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4025. struct ib_wq_init_attr *init_attr,
  4026. struct ib_udata *udata)
  4027. {
  4028. struct mlx5_ib_dev *dev;
  4029. struct mlx5_ib_rwq *rwq;
  4030. struct mlx5_ib_create_wq_resp resp = {};
  4031. size_t min_resp_len;
  4032. int err;
  4033. if (!udata)
  4034. return ERR_PTR(-ENOSYS);
  4035. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4036. if (udata->outlen && udata->outlen < min_resp_len)
  4037. return ERR_PTR(-EINVAL);
  4038. dev = to_mdev(pd->device);
  4039. switch (init_attr->wq_type) {
  4040. case IB_WQT_RQ:
  4041. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4042. if (!rwq)
  4043. return ERR_PTR(-ENOMEM);
  4044. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4045. if (err)
  4046. goto err;
  4047. err = create_rq(rwq, pd, init_attr);
  4048. if (err)
  4049. goto err_user_rq;
  4050. break;
  4051. default:
  4052. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4053. init_attr->wq_type);
  4054. return ERR_PTR(-EINVAL);
  4055. }
  4056. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4057. rwq->ibwq.state = IB_WQS_RESET;
  4058. if (udata->outlen) {
  4059. resp.response_length = offsetof(typeof(resp), response_length) +
  4060. sizeof(resp.response_length);
  4061. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4062. if (err)
  4063. goto err_copy;
  4064. }
  4065. rwq->core_qp.event = mlx5_ib_wq_event;
  4066. rwq->ibwq.event_handler = init_attr->event_handler;
  4067. return &rwq->ibwq;
  4068. err_copy:
  4069. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4070. err_user_rq:
  4071. destroy_user_rq(pd, rwq);
  4072. err:
  4073. kfree(rwq);
  4074. return ERR_PTR(err);
  4075. }
  4076. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4077. {
  4078. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4079. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4080. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4081. destroy_user_rq(wq->pd, rwq);
  4082. kfree(rwq);
  4083. return 0;
  4084. }
  4085. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4086. struct ib_rwq_ind_table_init_attr *init_attr,
  4087. struct ib_udata *udata)
  4088. {
  4089. struct mlx5_ib_dev *dev = to_mdev(device);
  4090. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4091. int sz = 1 << init_attr->log_ind_tbl_size;
  4092. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4093. size_t min_resp_len;
  4094. int inlen;
  4095. int err;
  4096. int i;
  4097. u32 *in;
  4098. void *rqtc;
  4099. if (udata->inlen > 0 &&
  4100. !ib_is_udata_cleared(udata, 0,
  4101. udata->inlen))
  4102. return ERR_PTR(-EOPNOTSUPP);
  4103. if (init_attr->log_ind_tbl_size >
  4104. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4105. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4106. init_attr->log_ind_tbl_size,
  4107. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4108. return ERR_PTR(-EINVAL);
  4109. }
  4110. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4111. if (udata->outlen && udata->outlen < min_resp_len)
  4112. return ERR_PTR(-EINVAL);
  4113. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4114. if (!rwq_ind_tbl)
  4115. return ERR_PTR(-ENOMEM);
  4116. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4117. in = mlx5_vzalloc(inlen);
  4118. if (!in) {
  4119. err = -ENOMEM;
  4120. goto err;
  4121. }
  4122. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4123. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4124. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4125. for (i = 0; i < sz; i++)
  4126. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4127. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4128. kvfree(in);
  4129. if (err)
  4130. goto err;
  4131. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4132. if (udata->outlen) {
  4133. resp.response_length = offsetof(typeof(resp), response_length) +
  4134. sizeof(resp.response_length);
  4135. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4136. if (err)
  4137. goto err_copy;
  4138. }
  4139. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4140. err_copy:
  4141. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4142. err:
  4143. kfree(rwq_ind_tbl);
  4144. return ERR_PTR(err);
  4145. }
  4146. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4147. {
  4148. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4149. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4150. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4151. kfree(rwq_ind_tbl);
  4152. return 0;
  4153. }
  4154. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4155. u32 wq_attr_mask, struct ib_udata *udata)
  4156. {
  4157. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4158. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4159. struct mlx5_ib_modify_wq ucmd = {};
  4160. size_t required_cmd_sz;
  4161. int curr_wq_state;
  4162. int wq_state;
  4163. int inlen;
  4164. int err;
  4165. void *rqc;
  4166. void *in;
  4167. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4168. if (udata->inlen < required_cmd_sz)
  4169. return -EINVAL;
  4170. if (udata->inlen > sizeof(ucmd) &&
  4171. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4172. udata->inlen - sizeof(ucmd)))
  4173. return -EOPNOTSUPP;
  4174. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4175. return -EFAULT;
  4176. if (ucmd.comp_mask || ucmd.reserved)
  4177. return -EOPNOTSUPP;
  4178. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4179. in = mlx5_vzalloc(inlen);
  4180. if (!in)
  4181. return -ENOMEM;
  4182. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4183. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4184. wq_attr->curr_wq_state : wq->state;
  4185. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4186. wq_attr->wq_state : curr_wq_state;
  4187. if (curr_wq_state == IB_WQS_ERR)
  4188. curr_wq_state = MLX5_RQC_STATE_ERR;
  4189. if (wq_state == IB_WQS_ERR)
  4190. wq_state = MLX5_RQC_STATE_ERR;
  4191. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4192. MLX5_SET(rqc, rqc, state, wq_state);
  4193. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4194. kvfree(in);
  4195. if (!err)
  4196. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4197. return err;
  4198. }