pmc.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * Copyright 2014 Tilera Corporation. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation, version 2.
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  11. * NON INFRINGEMENT. See the GNU General Public License for
  12. * more details.
  13. */
  14. #include <linux/errno.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/module.h>
  17. #include <linux/atomic.h>
  18. #include <asm/processor.h>
  19. #include <asm/pmc.h>
  20. perf_irq_t perf_irq = NULL;
  21. int handle_perf_interrupt(struct pt_regs *regs, int fault)
  22. {
  23. int retval;
  24. if (!perf_irq)
  25. panic("Unexpected PERF_COUNT interrupt %d\n", fault);
  26. retval = perf_irq(regs, fault);
  27. return retval;
  28. }
  29. /* Reserve PMC hardware if it is available. */
  30. perf_irq_t reserve_pmc_hardware(perf_irq_t new_perf_irq)
  31. {
  32. return cmpxchg(&perf_irq, NULL, new_perf_irq);
  33. }
  34. EXPORT_SYMBOL(reserve_pmc_hardware);
  35. /* Release PMC hardware. */
  36. void release_pmc_hardware(void)
  37. {
  38. perf_irq = NULL;
  39. }
  40. EXPORT_SYMBOL(release_pmc_hardware);
  41. /*
  42. * Get current overflow status of each performance counter,
  43. * and auxiliary performance counter.
  44. */
  45. unsigned long
  46. pmc_get_overflow(void)
  47. {
  48. unsigned long status;
  49. /*
  50. * merge base+aux into a single vector
  51. */
  52. status = __insn_mfspr(SPR_PERF_COUNT_STS);
  53. status |= __insn_mfspr(SPR_AUX_PERF_COUNT_STS) << TILE_BASE_COUNTERS;
  54. return status;
  55. }
  56. /*
  57. * Clear the status bit for the corresponding counter, if written
  58. * with a one.
  59. */
  60. void
  61. pmc_ack_overflow(unsigned long status)
  62. {
  63. /*
  64. * clear overflow status by writing ones
  65. */
  66. __insn_mtspr(SPR_PERF_COUNT_STS, status);
  67. __insn_mtspr(SPR_AUX_PERF_COUNT_STS, status >> TILE_BASE_COUNTERS);
  68. }
  69. /*
  70. * The perf count interrupts are masked and unmasked explicitly,
  71. * and only here. The normal irq_enable() does not enable them,
  72. * and irq_disable() does not disable them. That lets these
  73. * routines drive the perf count interrupts orthogonally.
  74. *
  75. * We also mask the perf count interrupts on entry to the perf count
  76. * interrupt handler in assembly code, and by default unmask them
  77. * again (with interrupt critical section protection) just before
  78. * returning from the interrupt. If the perf count handler returns
  79. * a non-zero error code, then we don't re-enable them before returning.
  80. *
  81. * For Pro, we rely on both interrupts being in the same word to update
  82. * them atomically so we never have one enabled and one disabled.
  83. */
  84. #if CHIP_HAS_SPLIT_INTR_MASK()
  85. # if INT_PERF_COUNT < 32 || INT_AUX_PERF_COUNT < 32
  86. # error Fix assumptions about which word PERF_COUNT interrupts are in
  87. # endif
  88. #endif
  89. static inline unsigned long long pmc_mask(void)
  90. {
  91. unsigned long long mask = 1ULL << INT_PERF_COUNT;
  92. mask |= 1ULL << INT_AUX_PERF_COUNT;
  93. return mask;
  94. }
  95. void unmask_pmc_interrupts(void)
  96. {
  97. interrupt_mask_reset_mask(pmc_mask());
  98. }
  99. void mask_pmc_interrupts(void)
  100. {
  101. interrupt_mask_set_mask(pmc_mask());
  102. }