genex.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 2000, 2001, 2003 Ralf Baechle
  7. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  8. * Copyright (C) 2002, 2007 Maciej W. Rozycki
  9. * Copyright (C) 2001, 2012 MIPS Technologies, Inc. All rights reserved.
  10. */
  11. #include <linux/init.h>
  12. #include <asm/asm.h>
  13. #include <asm/asmmacro.h>
  14. #include <asm/cacheops.h>
  15. #include <asm/irqflags.h>
  16. #include <asm/regdef.h>
  17. #include <asm/fpregdef.h>
  18. #include <asm/mipsregs.h>
  19. #include <asm/stackframe.h>
  20. #include <asm/war.h>
  21. #include <asm/thread_info.h>
  22. __INIT
  23. /*
  24. * General exception vector for all other CPUs.
  25. *
  26. * Be careful when changing this, it has to be at most 128 bytes
  27. * to fit into space reserved for the exception handler.
  28. */
  29. NESTED(except_vec3_generic, 0, sp)
  30. .set push
  31. .set noat
  32. #if R5432_CP0_INTERRUPT_WAR
  33. mfc0 k0, CP0_INDEX
  34. #endif
  35. mfc0 k1, CP0_CAUSE
  36. andi k1, k1, 0x7c
  37. #ifdef CONFIG_64BIT
  38. dsll k1, k1, 1
  39. #endif
  40. PTR_L k0, exception_handlers(k1)
  41. jr k0
  42. .set pop
  43. END(except_vec3_generic)
  44. /*
  45. * General exception handler for CPUs with virtual coherency exception.
  46. *
  47. * Be careful when changing this, it has to be at most 256 (as a special
  48. * exception) bytes to fit into space reserved for the exception handler.
  49. */
  50. NESTED(except_vec3_r4000, 0, sp)
  51. .set push
  52. .set arch=r4000
  53. .set noat
  54. mfc0 k1, CP0_CAUSE
  55. li k0, 31<<2
  56. andi k1, k1, 0x7c
  57. .set push
  58. .set noreorder
  59. .set nomacro
  60. beq k1, k0, handle_vced
  61. li k0, 14<<2
  62. beq k1, k0, handle_vcei
  63. #ifdef CONFIG_64BIT
  64. dsll k1, k1, 1
  65. #endif
  66. .set pop
  67. PTR_L k0, exception_handlers(k1)
  68. jr k0
  69. /*
  70. * Big shit, we now may have two dirty primary cache lines for the same
  71. * physical address. We can safely invalidate the line pointed to by
  72. * c0_badvaddr because after return from this exception handler the
  73. * load / store will be re-executed.
  74. */
  75. handle_vced:
  76. MFC0 k0, CP0_BADVADDR
  77. li k1, -4 # Is this ...
  78. and k0, k1 # ... really needed?
  79. mtc0 zero, CP0_TAGLO
  80. cache Index_Store_Tag_D, (k0)
  81. cache Hit_Writeback_Inv_SD, (k0)
  82. #ifdef CONFIG_PROC_FS
  83. PTR_LA k0, vced_count
  84. lw k1, (k0)
  85. addiu k1, 1
  86. sw k1, (k0)
  87. #endif
  88. eret
  89. handle_vcei:
  90. MFC0 k0, CP0_BADVADDR
  91. cache Hit_Writeback_Inv_SD, (k0) # also cleans pi
  92. #ifdef CONFIG_PROC_FS
  93. PTR_LA k0, vcei_count
  94. lw k1, (k0)
  95. addiu k1, 1
  96. sw k1, (k0)
  97. #endif
  98. eret
  99. .set pop
  100. END(except_vec3_r4000)
  101. __FINIT
  102. .align 5 /* 32 byte rollback region */
  103. LEAF(__r4k_wait)
  104. .set push
  105. .set noreorder
  106. /* start of rollback region */
  107. LONG_L t0, TI_FLAGS($28)
  108. nop
  109. andi t0, _TIF_NEED_RESCHED
  110. bnez t0, 1f
  111. nop
  112. nop
  113. nop
  114. #ifdef CONFIG_CPU_MICROMIPS
  115. nop
  116. nop
  117. nop
  118. nop
  119. #endif
  120. .set MIPS_ISA_ARCH_LEVEL_RAW
  121. wait
  122. /* end of rollback region (the region size must be power of two) */
  123. 1:
  124. jr ra
  125. nop
  126. .set pop
  127. END(__r4k_wait)
  128. .macro BUILD_ROLLBACK_PROLOGUE handler
  129. FEXPORT(rollback_\handler)
  130. .set push
  131. .set noat
  132. MFC0 k0, CP0_EPC
  133. PTR_LA k1, __r4k_wait
  134. ori k0, 0x1f /* 32 byte rollback region */
  135. xori k0, 0x1f
  136. bne k0, k1, \handler
  137. MTC0 k0, CP0_EPC
  138. .set pop
  139. .endm
  140. .align 5
  141. BUILD_ROLLBACK_PROLOGUE handle_int
  142. NESTED(handle_int, PT_SIZE, sp)
  143. #ifdef CONFIG_TRACE_IRQFLAGS
  144. /*
  145. * Check to see if the interrupted code has just disabled
  146. * interrupts and ignore this interrupt for now if so.
  147. *
  148. * local_irq_disable() disables interrupts and then calls
  149. * trace_hardirqs_off() to track the state. If an interrupt is taken
  150. * after interrupts are disabled but before the state is updated
  151. * it will appear to restore_all that it is incorrectly returning with
  152. * interrupts disabled
  153. */
  154. .set push
  155. .set noat
  156. mfc0 k0, CP0_STATUS
  157. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  158. and k0, ST0_IEP
  159. bnez k0, 1f
  160. mfc0 k0, CP0_EPC
  161. .set noreorder
  162. j k0
  163. rfe
  164. #else
  165. and k0, ST0_IE
  166. bnez k0, 1f
  167. eret
  168. #endif
  169. 1:
  170. .set pop
  171. #endif
  172. SAVE_ALL
  173. CLI
  174. TRACE_IRQS_OFF
  175. LONG_L s0, TI_REGS($28)
  176. LONG_S sp, TI_REGS($28)
  177. /*
  178. * SAVE_ALL ensures we are using a valid kernel stack for the thread.
  179. * Check if we are already using the IRQ stack.
  180. */
  181. move s1, sp # Preserve the sp
  182. /* Get IRQ stack for this CPU */
  183. ASM_CPUID_MFC0 k0, ASM_SMP_CPUID_REG
  184. #if defined(CONFIG_32BIT) || defined(KBUILD_64BIT_SYM32)
  185. lui k1, %hi(irq_stack)
  186. #else
  187. lui k1, %highest(irq_stack)
  188. daddiu k1, %higher(irq_stack)
  189. dsll k1, 16
  190. daddiu k1, %hi(irq_stack)
  191. dsll k1, 16
  192. #endif
  193. LONG_SRL k0, SMP_CPUID_PTRSHIFT
  194. LONG_ADDU k1, k0
  195. LONG_L t0, %lo(irq_stack)(k1)
  196. # Check if already on IRQ stack
  197. PTR_LI t1, ~(_THREAD_SIZE-1)
  198. and t1, t1, sp
  199. beq t0, t1, 2f
  200. /* Switch to IRQ stack */
  201. li t1, _IRQ_STACK_START
  202. PTR_ADD sp, t0, t1
  203. /* Save task's sp on IRQ stack so that unwinding can follow it */
  204. LONG_S s1, 0(sp)
  205. 2:
  206. jal plat_irq_dispatch
  207. /* Restore sp */
  208. move sp, s1
  209. j ret_from_irq
  210. #ifdef CONFIG_CPU_MICROMIPS
  211. nop
  212. #endif
  213. END(handle_int)
  214. __INIT
  215. /*
  216. * Special interrupt vector for MIPS64 ISA & embedded MIPS processors.
  217. * This is a dedicated interrupt exception vector which reduces the
  218. * interrupt processing overhead. The jump instruction will be replaced
  219. * at the initialization time.
  220. *
  221. * Be careful when changing this, it has to be at most 128 bytes
  222. * to fit into space reserved for the exception handler.
  223. */
  224. NESTED(except_vec4, 0, sp)
  225. 1: j 1b /* Dummy, will be replaced */
  226. END(except_vec4)
  227. /*
  228. * EJTAG debug exception handler.
  229. * The EJTAG debug exception entry point is 0xbfc00480, which
  230. * normally is in the boot PROM, so the boot PROM must do an
  231. * unconditional jump to this vector.
  232. */
  233. NESTED(except_vec_ejtag_debug, 0, sp)
  234. j ejtag_debug_handler
  235. #ifdef CONFIG_CPU_MICROMIPS
  236. nop
  237. #endif
  238. END(except_vec_ejtag_debug)
  239. __FINIT
  240. /*
  241. * Vectored interrupt handler.
  242. * This prototype is copied to ebase + n*IntCtl.VS and patched
  243. * to invoke the handler
  244. */
  245. BUILD_ROLLBACK_PROLOGUE except_vec_vi
  246. NESTED(except_vec_vi, 0, sp)
  247. SAVE_SOME
  248. SAVE_AT
  249. .set push
  250. .set noreorder
  251. PTR_LA v1, except_vec_vi_handler
  252. FEXPORT(except_vec_vi_lui)
  253. lui v0, 0 /* Patched */
  254. jr v1
  255. FEXPORT(except_vec_vi_ori)
  256. ori v0, 0 /* Patched */
  257. .set pop
  258. END(except_vec_vi)
  259. EXPORT(except_vec_vi_end)
  260. /*
  261. * Common Vectored Interrupt code
  262. * Complete the register saves and invoke the handler which is passed in $v0
  263. */
  264. NESTED(except_vec_vi_handler, 0, sp)
  265. SAVE_TEMP
  266. SAVE_STATIC
  267. CLI
  268. #ifdef CONFIG_TRACE_IRQFLAGS
  269. move s0, v0
  270. TRACE_IRQS_OFF
  271. move v0, s0
  272. #endif
  273. LONG_L s0, TI_REGS($28)
  274. LONG_S sp, TI_REGS($28)
  275. /*
  276. * SAVE_ALL ensures we are using a valid kernel stack for the thread.
  277. * Check if we are already using the IRQ stack.
  278. */
  279. move s1, sp # Preserve the sp
  280. /* Get IRQ stack for this CPU */
  281. ASM_CPUID_MFC0 k0, ASM_SMP_CPUID_REG
  282. #if defined(CONFIG_32BIT) || defined(KBUILD_64BIT_SYM32)
  283. lui k1, %hi(irq_stack)
  284. #else
  285. lui k1, %highest(irq_stack)
  286. daddiu k1, %higher(irq_stack)
  287. dsll k1, 16
  288. daddiu k1, %hi(irq_stack)
  289. dsll k1, 16
  290. #endif
  291. LONG_SRL k0, SMP_CPUID_PTRSHIFT
  292. LONG_ADDU k1, k0
  293. LONG_L t0, %lo(irq_stack)(k1)
  294. # Check if already on IRQ stack
  295. PTR_LI t1, ~(_THREAD_SIZE-1)
  296. and t1, t1, sp
  297. beq t0, t1, 2f
  298. /* Switch to IRQ stack */
  299. li t1, _IRQ_STACK_START
  300. PTR_ADD sp, t0, t1
  301. /* Save task's sp on IRQ stack so that unwinding can follow it */
  302. LONG_S s1, 0(sp)
  303. 2:
  304. jalr v0
  305. /* Restore sp */
  306. move sp, s1
  307. j ret_from_irq
  308. END(except_vec_vi_handler)
  309. /*
  310. * EJTAG debug exception handler.
  311. */
  312. NESTED(ejtag_debug_handler, PT_SIZE, sp)
  313. .set push
  314. .set noat
  315. MTC0 k0, CP0_DESAVE
  316. mfc0 k0, CP0_DEBUG
  317. sll k0, k0, 30 # Check for SDBBP.
  318. bgez k0, ejtag_return
  319. PTR_LA k0, ejtag_debug_buffer
  320. LONG_S k1, 0(k0)
  321. SAVE_ALL
  322. move a0, sp
  323. jal ejtag_exception_handler
  324. RESTORE_ALL
  325. PTR_LA k0, ejtag_debug_buffer
  326. LONG_L k1, 0(k0)
  327. ejtag_return:
  328. MFC0 k0, CP0_DESAVE
  329. .set mips32
  330. deret
  331. .set pop
  332. END(ejtag_debug_handler)
  333. /*
  334. * This buffer is reserved for the use of the EJTAG debug
  335. * handler.
  336. */
  337. .data
  338. EXPORT(ejtag_debug_buffer)
  339. .fill LONGSIZE
  340. .previous
  341. __INIT
  342. /*
  343. * NMI debug exception handler for MIPS reference boards.
  344. * The NMI debug exception entry point is 0xbfc00000, which
  345. * normally is in the boot PROM, so the boot PROM must do a
  346. * unconditional jump to this vector.
  347. */
  348. NESTED(except_vec_nmi, 0, sp)
  349. j nmi_handler
  350. #ifdef CONFIG_CPU_MICROMIPS
  351. nop
  352. #endif
  353. END(except_vec_nmi)
  354. __FINIT
  355. NESTED(nmi_handler, PT_SIZE, sp)
  356. .set push
  357. .set noat
  358. /*
  359. * Clear ERL - restore segment mapping
  360. * Clear BEV - required for page fault exception handler to work
  361. */
  362. mfc0 k0, CP0_STATUS
  363. ori k0, k0, ST0_EXL
  364. li k1, ~(ST0_BEV | ST0_ERL)
  365. and k0, k0, k1
  366. mtc0 k0, CP0_STATUS
  367. _ehb
  368. SAVE_ALL
  369. move a0, sp
  370. jal nmi_exception_handler
  371. /* nmi_exception_handler never returns */
  372. .set pop
  373. END(nmi_handler)
  374. .macro __build_clear_none
  375. .endm
  376. .macro __build_clear_sti
  377. TRACE_IRQS_ON
  378. STI
  379. .endm
  380. .macro __build_clear_cli
  381. CLI
  382. TRACE_IRQS_OFF
  383. .endm
  384. .macro __build_clear_fpe
  385. .set push
  386. /* gas fails to assemble cfc1 for some archs (octeon).*/ \
  387. .set mips1
  388. SET_HARDFLOAT
  389. cfc1 a1, fcr31
  390. .set pop
  391. CLI
  392. TRACE_IRQS_OFF
  393. .endm
  394. .macro __build_clear_msa_fpe
  395. _cfcmsa a1, MSA_CSR
  396. CLI
  397. TRACE_IRQS_OFF
  398. .endm
  399. .macro __build_clear_ade
  400. MFC0 t0, CP0_BADVADDR
  401. PTR_S t0, PT_BVADDR(sp)
  402. KMODE
  403. .endm
  404. .macro __BUILD_silent exception
  405. .endm
  406. /* Gas tries to parse the PRINT argument as a string containing
  407. string escapes and emits bogus warnings if it believes to
  408. recognize an unknown escape code. So make the arguments
  409. start with an n and gas will believe \n is ok ... */
  410. .macro __BUILD_verbose nexception
  411. LONG_L a1, PT_EPC(sp)
  412. #ifdef CONFIG_32BIT
  413. PRINT("Got \nexception at %08lx\012")
  414. #endif
  415. #ifdef CONFIG_64BIT
  416. PRINT("Got \nexception at %016lx\012")
  417. #endif
  418. .endm
  419. .macro __BUILD_count exception
  420. LONG_L t0,exception_count_\exception
  421. LONG_ADDIU t0, 1
  422. LONG_S t0,exception_count_\exception
  423. .comm exception_count\exception, 8, 8
  424. .endm
  425. .macro __BUILD_HANDLER exception handler clear verbose ext
  426. .align 5
  427. NESTED(handle_\exception, PT_SIZE, sp)
  428. .set noat
  429. SAVE_ALL
  430. FEXPORT(handle_\exception\ext)
  431. __build_clear_\clear
  432. .set at
  433. __BUILD_\verbose \exception
  434. move a0, sp
  435. PTR_LA ra, ret_from_exception
  436. j do_\handler
  437. END(handle_\exception)
  438. .endm
  439. .macro BUILD_HANDLER exception handler clear verbose
  440. __BUILD_HANDLER \exception \handler \clear \verbose _int
  441. .endm
  442. BUILD_HANDLER adel ade ade silent /* #4 */
  443. BUILD_HANDLER ades ade ade silent /* #5 */
  444. BUILD_HANDLER ibe be cli silent /* #6 */
  445. BUILD_HANDLER dbe be cli silent /* #7 */
  446. BUILD_HANDLER bp bp sti silent /* #9 */
  447. BUILD_HANDLER ri ri sti silent /* #10 */
  448. BUILD_HANDLER cpu cpu sti silent /* #11 */
  449. BUILD_HANDLER ov ov sti silent /* #12 */
  450. BUILD_HANDLER tr tr sti silent /* #13 */
  451. BUILD_HANDLER msa_fpe msa_fpe msa_fpe silent /* #14 */
  452. BUILD_HANDLER fpe fpe fpe silent /* #15 */
  453. BUILD_HANDLER ftlb ftlb none silent /* #16 */
  454. BUILD_HANDLER msa msa sti silent /* #21 */
  455. BUILD_HANDLER mdmx mdmx sti silent /* #22 */
  456. #ifdef CONFIG_HARDWARE_WATCHPOINTS
  457. /*
  458. * For watch, interrupts will be enabled after the watch
  459. * registers are read.
  460. */
  461. BUILD_HANDLER watch watch cli silent /* #23 */
  462. #else
  463. BUILD_HANDLER watch watch sti verbose /* #23 */
  464. #endif
  465. BUILD_HANDLER mcheck mcheck cli verbose /* #24 */
  466. BUILD_HANDLER mt mt sti silent /* #25 */
  467. BUILD_HANDLER dsp dsp sti silent /* #26 */
  468. BUILD_HANDLER reserved reserved sti verbose /* others */
  469. .align 5
  470. LEAF(handle_ri_rdhwr_tlbp)
  471. .set push
  472. .set noat
  473. .set noreorder
  474. /* check if TLB contains a entry for EPC */
  475. MFC0 k1, CP0_ENTRYHI
  476. andi k1, MIPS_ENTRYHI_ASID | MIPS_ENTRYHI_ASIDX
  477. MFC0 k0, CP0_EPC
  478. PTR_SRL k0, _PAGE_SHIFT + 1
  479. PTR_SLL k0, _PAGE_SHIFT + 1
  480. or k1, k0
  481. MTC0 k1, CP0_ENTRYHI
  482. mtc0_tlbw_hazard
  483. tlbp
  484. tlb_probe_hazard
  485. mfc0 k1, CP0_INDEX
  486. .set pop
  487. bltz k1, handle_ri /* slow path */
  488. /* fall thru */
  489. END(handle_ri_rdhwr_tlbp)
  490. LEAF(handle_ri_rdhwr)
  491. .set push
  492. .set noat
  493. .set noreorder
  494. /* MIPS32: 0x7c03e83b: rdhwr v1,$29 */
  495. /* microMIPS: 0x007d6b3c: rdhwr v1,$29 */
  496. MFC0 k1, CP0_EPC
  497. #if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_MIPS32_R2) || defined(CONFIG_CPU_MIPS64_R2)
  498. and k0, k1, 1
  499. beqz k0, 1f
  500. xor k1, k0
  501. lhu k0, (k1)
  502. lhu k1, 2(k1)
  503. ins k1, k0, 16, 16
  504. lui k0, 0x007d
  505. b docheck
  506. ori k0, 0x6b3c
  507. 1:
  508. lui k0, 0x7c03
  509. lw k1, (k1)
  510. ori k0, 0xe83b
  511. #else
  512. andi k0, k1, 1
  513. bnez k0, handle_ri
  514. lui k0, 0x7c03
  515. lw k1, (k1)
  516. ori k0, 0xe83b
  517. #endif
  518. .set reorder
  519. docheck:
  520. bne k0, k1, handle_ri /* if not ours */
  521. isrdhwr:
  522. /* The insn is rdhwr. No need to check CAUSE.BD here. */
  523. get_saved_sp /* k1 := current_thread_info */
  524. .set noreorder
  525. MFC0 k0, CP0_EPC
  526. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  527. ori k1, _THREAD_MASK
  528. xori k1, _THREAD_MASK
  529. LONG_L v1, TI_TP_VALUE(k1)
  530. LONG_ADDIU k0, 4
  531. jr k0
  532. rfe
  533. #else
  534. #ifndef CONFIG_CPU_DADDI_WORKAROUNDS
  535. LONG_ADDIU k0, 4 /* stall on $k0 */
  536. #else
  537. .set at=v1
  538. LONG_ADDIU k0, 4
  539. .set noat
  540. #endif
  541. MTC0 k0, CP0_EPC
  542. /* I hope three instructions between MTC0 and ERET are enough... */
  543. ori k1, _THREAD_MASK
  544. xori k1, _THREAD_MASK
  545. LONG_L v1, TI_TP_VALUE(k1)
  546. .set arch=r4000
  547. eret
  548. .set mips0
  549. #endif
  550. .set pop
  551. END(handle_ri_rdhwr)
  552. #ifdef CONFIG_64BIT
  553. /* A temporary overflow handler used by check_daddi(). */
  554. __INIT
  555. BUILD_HANDLER daddi_ov daddi_ov none silent /* #12 */
  556. #endif