ice1712.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. #ifndef __SOUND_ICE1712_H
  2. #define __SOUND_ICE1712_H
  3. /*
  4. * ALSA driver for ICEnsemble ICE1712 (Envy24)
  5. *
  6. * Copyright (c) 2000 Jaroslav Kysela <perex@perex.cz>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/io.h>
  24. #include <sound/control.h>
  25. #include <sound/ac97_codec.h>
  26. #include <sound/rawmidi.h>
  27. #include <sound/i2c.h>
  28. #include <sound/ak4xxx-adda.h>
  29. #include <sound/ak4114.h>
  30. #include <sound/pt2258.h>
  31. #include <sound/pcm.h>
  32. #include <sound/mpu401.h>
  33. /*
  34. * Direct registers
  35. */
  36. #define ICEREG(ice, x) ((ice)->port + ICE1712_REG_##x)
  37. #define ICE1712_REG_CONTROL 0x00 /* byte */
  38. #define ICE1712_RESET 0x80 /* soft reset whole chip */
  39. #define ICE1712_SERR_ASSERT_DS_DMA 0x40 /* disabled SERR# assertion for the DS DMA Ch-C irq otherwise enabled */
  40. #define ICE1712_DOS_VOL 0x10 /* DOS WT/FM volume control */
  41. #define ICE1712_SERR_LEVEL 0x08 /* SERR# level otherwise edge */
  42. #define ICE1712_SERR_ASSERT_SB 0x02 /* disabled SERR# assertion for SB irq otherwise enabled */
  43. #define ICE1712_NATIVE 0x01 /* native mode otherwise SB */
  44. #define ICE1712_REG_IRQMASK 0x01 /* byte */
  45. #define ICE1712_IRQ_MPU1 0x80 /* MIDI irq mask */
  46. #define ICE1712_IRQ_TIMER 0x40 /* Timer mask */
  47. #define ICE1712_IRQ_MPU2 0x20 /* Secondary MIDI irq mask */
  48. #define ICE1712_IRQ_PROPCM 0x10 /* professional multi-track */
  49. #define ICE1712_IRQ_FM 0x08 /* FM/MIDI - legacy */
  50. #define ICE1712_IRQ_PBKDS 0x04 /* playback DS channels */
  51. #define ICE1712_IRQ_CONCAP 0x02 /* consumer capture */
  52. #define ICE1712_IRQ_CONPBK 0x01 /* consumer playback */
  53. #define ICE1712_REG_IRQSTAT 0x02 /* byte */
  54. /* look to ICE1712_IRQ_* */
  55. #define ICE1712_REG_INDEX 0x03 /* byte - indirect CCIxx regs */
  56. #define ICE1712_REG_DATA 0x04 /* byte - indirect CCIxx regs */
  57. #define ICE1712_REG_NMI_STAT1 0x05 /* byte */
  58. #define ICE1712_REG_NMI_DATA 0x06 /* byte */
  59. #define ICE1712_REG_NMI_INDEX 0x07 /* byte */
  60. #define ICE1712_REG_AC97_INDEX 0x08 /* byte */
  61. #define ICE1712_REG_AC97_CMD 0x09 /* byte */
  62. #define ICE1712_AC97_COLD 0x80 /* cold reset */
  63. #define ICE1712_AC97_WARM 0x40 /* warm reset */
  64. #define ICE1712_AC97_WRITE 0x20 /* W: write, R: write in progress */
  65. #define ICE1712_AC97_READ 0x10 /* W: read, R: read in progress */
  66. #define ICE1712_AC97_READY 0x08 /* codec ready status bit */
  67. #define ICE1712_AC97_PBK_VSR 0x02 /* playback VSR */
  68. #define ICE1712_AC97_CAP_VSR 0x01 /* capture VSR */
  69. #define ICE1712_REG_AC97_DATA 0x0a /* word (little endian) */
  70. #define ICE1712_REG_MPU1_CTRL 0x0c /* byte */
  71. #define ICE1712_REG_MPU1_DATA 0x0d /* byte */
  72. #define ICE1712_REG_I2C_DEV_ADDR 0x10 /* byte */
  73. #define ICE1712_I2C_WRITE 0x01 /* write direction */
  74. #define ICE1712_REG_I2C_BYTE_ADDR 0x11 /* byte */
  75. #define ICE1712_REG_I2C_DATA 0x12 /* byte */
  76. #define ICE1712_REG_I2C_CTRL 0x13 /* byte */
  77. #define ICE1712_I2C_EEPROM 0x80 /* EEPROM exists */
  78. #define ICE1712_I2C_BUSY 0x01 /* busy bit */
  79. #define ICE1712_REG_CONCAP_ADDR 0x14 /* dword - consumer capture */
  80. #define ICE1712_REG_CONCAP_COUNT 0x18 /* word - current/base count */
  81. #define ICE1712_REG_SERR_SHADOW 0x1b /* byte */
  82. #define ICE1712_REG_MPU2_CTRL 0x1c /* byte */
  83. #define ICE1712_REG_MPU2_DATA 0x1d /* byte */
  84. #define ICE1712_REG_TIMER 0x1e /* word */
  85. /*
  86. * Indirect registers
  87. */
  88. #define ICE1712_IREG_PBK_COUNT_LO 0x00
  89. #define ICE1712_IREG_PBK_COUNT_HI 0x01
  90. #define ICE1712_IREG_PBK_CTRL 0x02
  91. #define ICE1712_IREG_PBK_LEFT 0x03 /* left volume */
  92. #define ICE1712_IREG_PBK_RIGHT 0x04 /* right volume */
  93. #define ICE1712_IREG_PBK_SOFT 0x05 /* soft volume */
  94. #define ICE1712_IREG_PBK_RATE_LO 0x06
  95. #define ICE1712_IREG_PBK_RATE_MID 0x07
  96. #define ICE1712_IREG_PBK_RATE_HI 0x08
  97. #define ICE1712_IREG_CAP_COUNT_LO 0x10
  98. #define ICE1712_IREG_CAP_COUNT_HI 0x11
  99. #define ICE1712_IREG_CAP_CTRL 0x12
  100. #define ICE1712_IREG_GPIO_DATA 0x20
  101. #define ICE1712_IREG_GPIO_WRITE_MASK 0x21
  102. #define ICE1712_IREG_GPIO_DIRECTION 0x22
  103. #define ICE1712_IREG_CONSUMER_POWERDOWN 0x30
  104. #define ICE1712_IREG_PRO_POWERDOWN 0x31
  105. /*
  106. * Consumer section direct DMA registers
  107. */
  108. #define ICEDS(ice, x) ((ice)->dmapath_port + ICE1712_DS_##x)
  109. #define ICE1712_DS_INTMASK 0x00 /* word - interrupt mask */
  110. #define ICE1712_DS_INTSTAT 0x02 /* word - interrupt status */
  111. #define ICE1712_DS_DATA 0x04 /* dword - channel data */
  112. #define ICE1712_DS_INDEX 0x08 /* dword - channel index */
  113. /*
  114. * Consumer section channel registers
  115. */
  116. #define ICE1712_DSC_ADDR0 0x00 /* dword - base address 0 */
  117. #define ICE1712_DSC_COUNT0 0x01 /* word - count 0 */
  118. #define ICE1712_DSC_ADDR1 0x02 /* dword - base address 1 */
  119. #define ICE1712_DSC_COUNT1 0x03 /* word - count 1 */
  120. #define ICE1712_DSC_CONTROL 0x04 /* byte - control & status */
  121. #define ICE1712_BUFFER1 0x80 /* buffer1 is active */
  122. #define ICE1712_BUFFER1_AUTO 0x40 /* buffer1 auto init */
  123. #define ICE1712_BUFFER0_AUTO 0x20 /* buffer0 auto init */
  124. #define ICE1712_FLUSH 0x10 /* flush FIFO */
  125. #define ICE1712_STEREO 0x08 /* stereo */
  126. #define ICE1712_16BIT 0x04 /* 16-bit data */
  127. #define ICE1712_PAUSE 0x02 /* pause */
  128. #define ICE1712_START 0x01 /* start */
  129. #define ICE1712_DSC_RATE 0x05 /* dword - rate */
  130. #define ICE1712_DSC_VOLUME 0x06 /* word - volume control */
  131. /*
  132. * Professional multi-track direct control registers
  133. */
  134. #define ICEMT(ice, x) ((ice)->profi_port + ICE1712_MT_##x)
  135. #define ICE1712_MT_IRQ 0x00 /* byte - interrupt mask */
  136. #define ICE1712_MULTI_CAPTURE 0x80 /* capture IRQ */
  137. #define ICE1712_MULTI_PLAYBACK 0x40 /* playback IRQ */
  138. #define ICE1712_MULTI_CAPSTATUS 0x02 /* capture IRQ status */
  139. #define ICE1712_MULTI_PBKSTATUS 0x01 /* playback IRQ status */
  140. #define ICE1712_MT_RATE 0x01 /* byte - sampling rate select */
  141. #define ICE1712_SPDIF_MASTER 0x10 /* S/PDIF input is master clock */
  142. #define ICE1712_MT_I2S_FORMAT 0x02 /* byte - I2S data format */
  143. #define ICE1712_MT_AC97_INDEX 0x04 /* byte - AC'97 index */
  144. #define ICE1712_MT_AC97_CMD 0x05 /* byte - AC'97 command & status */
  145. /* look to ICE1712_AC97_* */
  146. #define ICE1712_MT_AC97_DATA 0x06 /* word - AC'97 data */
  147. #define ICE1712_MT_PLAYBACK_ADDR 0x10 /* dword - playback address */
  148. #define ICE1712_MT_PLAYBACK_SIZE 0x14 /* word - playback size */
  149. #define ICE1712_MT_PLAYBACK_COUNT 0x16 /* word - playback count */
  150. #define ICE1712_MT_PLAYBACK_CONTROL 0x18 /* byte - control */
  151. #define ICE1712_CAPTURE_START_SHADOW 0x04 /* capture start */
  152. #define ICE1712_PLAYBACK_PAUSE 0x02 /* playback pause */
  153. #define ICE1712_PLAYBACK_START 0x01 /* playback start */
  154. #define ICE1712_MT_CAPTURE_ADDR 0x20 /* dword - capture address */
  155. #define ICE1712_MT_CAPTURE_SIZE 0x24 /* word - capture size */
  156. #define ICE1712_MT_CAPTURE_COUNT 0x26 /* word - capture count */
  157. #define ICE1712_MT_CAPTURE_CONTROL 0x28 /* byte - control */
  158. #define ICE1712_CAPTURE_START 0x01 /* capture start */
  159. #define ICE1712_MT_ROUTE_PSDOUT03 0x30 /* word */
  160. #define ICE1712_MT_ROUTE_SPDOUT 0x32 /* word */
  161. #define ICE1712_MT_ROUTE_CAPTURE 0x34 /* dword */
  162. #define ICE1712_MT_MONITOR_VOLUME 0x38 /* word */
  163. #define ICE1712_MT_MONITOR_INDEX 0x3a /* byte */
  164. #define ICE1712_MT_MONITOR_RATE 0x3b /* byte */
  165. #define ICE1712_MT_MONITOR_ROUTECTRL 0x3c /* byte */
  166. #define ICE1712_ROUTE_AC97 0x01 /* route digital mixer output to AC'97 */
  167. #define ICE1712_MT_MONITOR_PEAKINDEX 0x3e /* byte */
  168. #define ICE1712_MT_MONITOR_PEAKDATA 0x3f /* byte */
  169. /*
  170. * Codec configuration bits
  171. */
  172. /* PCI[60] System Configuration */
  173. #define ICE1712_CFG_CLOCK 0xc0
  174. #define ICE1712_CFG_CLOCK512 0x00 /* 22.5692Mhz, 44.1kHz*512 */
  175. #define ICE1712_CFG_CLOCK384 0x40 /* 16.9344Mhz, 44.1kHz*384 */
  176. #define ICE1712_CFG_EXT 0x80 /* external clock */
  177. #define ICE1712_CFG_2xMPU401 0x20 /* two MPU401 UARTs */
  178. #define ICE1712_CFG_NO_CON_AC97 0x10 /* consumer AC'97 codec is not present */
  179. #define ICE1712_CFG_ADC_MASK 0x0c /* one, two, three, four stereo ADCs */
  180. #define ICE1712_CFG_DAC_MASK 0x03 /* one, two, three, four stereo DACs */
  181. /* PCI[61] AC-Link Configuration */
  182. #define ICE1712_CFG_PRO_I2S 0x80 /* multitrack converter: I2S or AC'97 */
  183. #define ICE1712_CFG_AC97_PACKED 0x01 /* split or packed mode - AC'97 */
  184. /* PCI[62] I2S Features */
  185. #define ICE1712_CFG_I2S_VOLUME 0x80 /* volume/mute capability */
  186. #define ICE1712_CFG_I2S_96KHZ 0x40 /* supports 96kHz sampling */
  187. #define ICE1712_CFG_I2S_RESMASK 0x30 /* resolution mask, 16,18,20,24-bit */
  188. #define ICE1712_CFG_I2S_OTHER 0x0f /* other I2S IDs */
  189. /* PCI[63] S/PDIF Configuration */
  190. #define ICE1712_CFG_I2S_CHIPID 0xfc /* I2S chip ID */
  191. #define ICE1712_CFG_SPDIF_IN 0x02 /* S/PDIF input is present */
  192. #define ICE1712_CFG_SPDIF_OUT 0x01 /* S/PDIF output is present */
  193. /*
  194. * DMA mode values
  195. * identical with DMA_XXX on i386 architecture.
  196. */
  197. #define ICE1712_DMA_MODE_WRITE 0x48
  198. #define ICE1712_DMA_AUTOINIT 0x10
  199. /*
  200. *
  201. */
  202. struct snd_ice1712;
  203. struct snd_ice1712_eeprom {
  204. unsigned int subvendor; /* PCI[2c-2f] */
  205. unsigned char size; /* size of EEPROM image in bytes */
  206. unsigned char version; /* must be 1 (or 2 for vt1724) */
  207. unsigned char data[32];
  208. unsigned int gpiomask;
  209. unsigned int gpiostate;
  210. unsigned int gpiodir;
  211. };
  212. enum {
  213. ICE_EEP1_CODEC = 0, /* 06 */
  214. ICE_EEP1_ACLINK, /* 07 */
  215. ICE_EEP1_I2SID, /* 08 */
  216. ICE_EEP1_SPDIF, /* 09 */
  217. ICE_EEP1_GPIO_MASK, /* 0a */
  218. ICE_EEP1_GPIO_STATE, /* 0b */
  219. ICE_EEP1_GPIO_DIR, /* 0c */
  220. ICE_EEP1_AC97_MAIN_LO, /* 0d */
  221. ICE_EEP1_AC97_MAIN_HI, /* 0e */
  222. ICE_EEP1_AC97_PCM_LO, /* 0f */
  223. ICE_EEP1_AC97_PCM_HI, /* 10 */
  224. ICE_EEP1_AC97_REC_LO, /* 11 */
  225. ICE_EEP1_AC97_REC_HI, /* 12 */
  226. ICE_EEP1_AC97_RECSRC, /* 13 */
  227. ICE_EEP1_DAC_ID, /* 14 */
  228. ICE_EEP1_DAC_ID1,
  229. ICE_EEP1_DAC_ID2,
  230. ICE_EEP1_DAC_ID3,
  231. ICE_EEP1_ADC_ID, /* 18 */
  232. ICE_EEP1_ADC_ID1,
  233. ICE_EEP1_ADC_ID2,
  234. ICE_EEP1_ADC_ID3
  235. };
  236. #define ice_has_con_ac97(ice) (!((ice)->eeprom.data[ICE_EEP1_CODEC] & ICE1712_CFG_NO_CON_AC97))
  237. struct snd_ak4xxx_private {
  238. unsigned int cif:1; /* CIF mode */
  239. unsigned char caddr; /* C0 and C1 bits */
  240. unsigned int data_mask; /* DATA gpio bit */
  241. unsigned int clk_mask; /* CLK gpio bit */
  242. unsigned int cs_mask; /* bit mask for select/deselect address */
  243. unsigned int cs_addr; /* bits to select address */
  244. unsigned int cs_none; /* bits to deselect address */
  245. unsigned int add_flags; /* additional bits at init */
  246. unsigned int mask_flags; /* total mask bits */
  247. struct snd_akm4xxx_ops {
  248. void (*set_rate_val)(struct snd_akm4xxx *ak, unsigned int rate);
  249. } ops;
  250. };
  251. struct snd_ice1712_spdif {
  252. unsigned char cs8403_bits;
  253. unsigned char cs8403_stream_bits;
  254. struct snd_kcontrol *stream_ctl;
  255. struct snd_ice1712_spdif_ops {
  256. void (*open)(struct snd_ice1712 *, struct snd_pcm_substream *);
  257. void (*setup_rate)(struct snd_ice1712 *, int rate);
  258. void (*close)(struct snd_ice1712 *, struct snd_pcm_substream *);
  259. void (*default_get)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
  260. int (*default_put)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
  261. void (*stream_get)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
  262. int (*stream_put)(struct snd_ice1712 *, struct snd_ctl_elem_value *ucontrol);
  263. } ops;
  264. };
  265. struct snd_ice1712_card_info;
  266. struct snd_ice1712 {
  267. unsigned long conp_dma_size;
  268. unsigned long conc_dma_size;
  269. unsigned long prop_dma_size;
  270. unsigned long proc_dma_size;
  271. int irq;
  272. unsigned long port;
  273. unsigned long ddma_port;
  274. unsigned long dmapath_port;
  275. unsigned long profi_port;
  276. struct pci_dev *pci;
  277. struct snd_card *card;
  278. struct snd_pcm *pcm;
  279. struct snd_pcm *pcm_ds;
  280. struct snd_pcm *pcm_pro;
  281. struct snd_pcm_substream *playback_con_substream;
  282. struct snd_pcm_substream *playback_con_substream_ds[6];
  283. struct snd_pcm_substream *capture_con_substream;
  284. struct snd_pcm_substream *playback_pro_substream;
  285. struct snd_pcm_substream *capture_pro_substream;
  286. unsigned int playback_pro_size;
  287. unsigned int capture_pro_size;
  288. unsigned int playback_con_virt_addr[6];
  289. unsigned int playback_con_active_buf[6];
  290. unsigned int capture_con_virt_addr;
  291. unsigned int ac97_ext_id;
  292. struct snd_ac97 *ac97;
  293. struct snd_rawmidi *rmidi[2];
  294. spinlock_t reg_lock;
  295. struct snd_info_entry *proc_entry;
  296. struct snd_ice1712_eeprom eeprom;
  297. struct snd_ice1712_card_info *card_info;
  298. unsigned int pro_volumes[20];
  299. unsigned int omni:1; /* Delta Omni I/O */
  300. unsigned int dxr_enable:1; /* Terratec DXR enable for DMX6FIRE */
  301. unsigned int vt1724:1;
  302. unsigned int vt1720:1;
  303. unsigned int has_spdif:1; /* VT1720/4 - has SPDIF I/O */
  304. unsigned int force_pdma4:1; /* VT1720/4 - PDMA4 as non-spdif */
  305. unsigned int force_rdma1:1; /* VT1720/4 - RDMA1 as non-spdif */
  306. unsigned int midi_output:1; /* VT1720/4: MIDI output triggered */
  307. unsigned int midi_input:1; /* VT1720/4: MIDI input triggered */
  308. unsigned int own_routing:1; /* VT1720/4: use own routing ctls */
  309. unsigned int num_total_dacs; /* total DACs */
  310. unsigned int num_total_adcs; /* total ADCs */
  311. unsigned int cur_rate; /* current rate */
  312. struct mutex open_mutex;
  313. struct snd_pcm_substream *pcm_reserved[4];
  314. struct snd_pcm_hw_constraint_list *hw_rates; /* card-specific rate constraints */
  315. unsigned int akm_codecs;
  316. struct snd_akm4xxx *akm;
  317. struct snd_ice1712_spdif spdif;
  318. struct mutex i2c_mutex; /* I2C mutex for ICE1724 registers */
  319. struct snd_i2c_bus *i2c; /* I2C bus */
  320. struct snd_i2c_device *cs8427; /* CS8427 I2C device */
  321. unsigned int cs8427_timeout; /* CS8427 reset timeout in HZ/100 */
  322. struct ice1712_gpio {
  323. unsigned int direction; /* current direction bits */
  324. unsigned int write_mask; /* current mask bits */
  325. unsigned int saved[2]; /* for ewx_i2c */
  326. /* operators */
  327. void (*set_mask)(struct snd_ice1712 *ice, unsigned int data);
  328. unsigned int (*get_mask)(struct snd_ice1712 *ice);
  329. void (*set_dir)(struct snd_ice1712 *ice, unsigned int data);
  330. unsigned int (*get_dir)(struct snd_ice1712 *ice);
  331. void (*set_data)(struct snd_ice1712 *ice, unsigned int data);
  332. unsigned int (*get_data)(struct snd_ice1712 *ice);
  333. /* misc operators - move to another place? */
  334. void (*set_pro_rate)(struct snd_ice1712 *ice, unsigned int rate);
  335. void (*i2s_mclk_changed)(struct snd_ice1712 *ice);
  336. } gpio;
  337. struct mutex gpio_mutex;
  338. /* other board-specific data */
  339. void *spec;
  340. /* VT172x specific */
  341. int pro_rate_default;
  342. int (*is_spdif_master)(struct snd_ice1712 *ice);
  343. unsigned int (*get_rate)(struct snd_ice1712 *ice);
  344. void (*set_rate)(struct snd_ice1712 *ice, unsigned int rate);
  345. unsigned char (*set_mclk)(struct snd_ice1712 *ice, unsigned int rate);
  346. int (*set_spdif_clock)(struct snd_ice1712 *ice, int type);
  347. int (*get_spdif_master_type)(struct snd_ice1712 *ice);
  348. const char * const *ext_clock_names;
  349. int ext_clock_count;
  350. void (*pro_open)(struct snd_ice1712 *, struct snd_pcm_substream *);
  351. #ifdef CONFIG_PM_SLEEP
  352. int (*pm_suspend)(struct snd_ice1712 *);
  353. int (*pm_resume)(struct snd_ice1712 *);
  354. unsigned int pm_suspend_enabled:1;
  355. unsigned int pm_saved_is_spdif_master:1;
  356. unsigned int pm_saved_spdif_ctrl;
  357. unsigned char pm_saved_spdif_cfg;
  358. unsigned int pm_saved_route;
  359. #endif
  360. };
  361. /*
  362. * gpio access functions
  363. */
  364. static inline void snd_ice1712_gpio_set_dir(struct snd_ice1712 *ice, unsigned int bits)
  365. {
  366. ice->gpio.set_dir(ice, bits);
  367. }
  368. static inline unsigned int snd_ice1712_gpio_get_dir(struct snd_ice1712 *ice)
  369. {
  370. return ice->gpio.get_dir(ice);
  371. }
  372. static inline void snd_ice1712_gpio_set_mask(struct snd_ice1712 *ice, unsigned int bits)
  373. {
  374. ice->gpio.set_mask(ice, bits);
  375. }
  376. static inline void snd_ice1712_gpio_write(struct snd_ice1712 *ice, unsigned int val)
  377. {
  378. ice->gpio.set_data(ice, val);
  379. }
  380. static inline unsigned int snd_ice1712_gpio_read(struct snd_ice1712 *ice)
  381. {
  382. return ice->gpio.get_data(ice);
  383. }
  384. /*
  385. * save and restore gpio status
  386. * The access to gpio will be protected by mutex, so don't forget to
  387. * restore!
  388. */
  389. static inline void snd_ice1712_save_gpio_status(struct snd_ice1712 *ice)
  390. {
  391. mutex_lock(&ice->gpio_mutex);
  392. ice->gpio.saved[0] = ice->gpio.direction;
  393. ice->gpio.saved[1] = ice->gpio.write_mask;
  394. }
  395. static inline void snd_ice1712_restore_gpio_status(struct snd_ice1712 *ice)
  396. {
  397. ice->gpio.set_dir(ice, ice->gpio.saved[0]);
  398. ice->gpio.set_mask(ice, ice->gpio.saved[1]);
  399. ice->gpio.direction = ice->gpio.saved[0];
  400. ice->gpio.write_mask = ice->gpio.saved[1];
  401. mutex_unlock(&ice->gpio_mutex);
  402. }
  403. /* for bit controls */
  404. #define ICE1712_GPIO(xiface, xname, xindex, mask, invert, xaccess) \
  405. { .iface = xiface, .name = xname, .access = xaccess, .info = snd_ctl_boolean_mono_info, \
  406. .get = snd_ice1712_gpio_get, .put = snd_ice1712_gpio_put, \
  407. .private_value = mask | (invert << 24) }
  408. int snd_ice1712_gpio_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol);
  409. int snd_ice1712_gpio_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol);
  410. /*
  411. * set gpio direction, write mask and data
  412. */
  413. static inline void snd_ice1712_gpio_write_bits(struct snd_ice1712 *ice,
  414. unsigned int mask, unsigned int bits)
  415. {
  416. unsigned val;
  417. ice->gpio.direction |= mask;
  418. snd_ice1712_gpio_set_dir(ice, ice->gpio.direction);
  419. val = snd_ice1712_gpio_read(ice);
  420. val &= ~mask;
  421. val |= mask & bits;
  422. snd_ice1712_gpio_write(ice, val);
  423. }
  424. static inline int snd_ice1712_gpio_read_bits(struct snd_ice1712 *ice,
  425. unsigned int mask)
  426. {
  427. ice->gpio.direction &= ~mask;
  428. snd_ice1712_gpio_set_dir(ice, ice->gpio.direction);
  429. return snd_ice1712_gpio_read(ice) & mask;
  430. }
  431. /* route access functions */
  432. int snd_ice1724_get_route_val(struct snd_ice1712 *ice, int shift);
  433. int snd_ice1724_put_route_val(struct snd_ice1712 *ice, unsigned int val,
  434. int shift);
  435. int snd_ice1712_spdif_build_controls(struct snd_ice1712 *ice);
  436. int snd_ice1712_akm4xxx_init(struct snd_akm4xxx *ak,
  437. const struct snd_akm4xxx *template,
  438. const struct snd_ak4xxx_private *priv,
  439. struct snd_ice1712 *ice);
  440. void snd_ice1712_akm4xxx_free(struct snd_ice1712 *ice);
  441. int snd_ice1712_akm4xxx_build_controls(struct snd_ice1712 *ice);
  442. int snd_ice1712_init_cs8427(struct snd_ice1712 *ice, int addr);
  443. static inline void snd_ice1712_write(struct snd_ice1712 *ice, u8 addr, u8 data)
  444. {
  445. outb(addr, ICEREG(ice, INDEX));
  446. outb(data, ICEREG(ice, DATA));
  447. }
  448. static inline u8 snd_ice1712_read(struct snd_ice1712 *ice, u8 addr)
  449. {
  450. outb(addr, ICEREG(ice, INDEX));
  451. return inb(ICEREG(ice, DATA));
  452. }
  453. /*
  454. * entry pointer
  455. */
  456. struct snd_ice1712_card_info {
  457. unsigned int subvendor;
  458. const char *name;
  459. const char *model;
  460. const char *driver;
  461. int (*chip_init)(struct snd_ice1712 *);
  462. void (*chip_exit)(struct snd_ice1712 *);
  463. int (*build_controls)(struct snd_ice1712 *);
  464. unsigned int no_mpu401:1;
  465. unsigned int mpu401_1_info_flags;
  466. unsigned int mpu401_2_info_flags;
  467. const char *mpu401_1_name;
  468. const char *mpu401_2_name;
  469. const unsigned int eeprom_size;
  470. const unsigned char *eeprom_data;
  471. };
  472. #endif /* __SOUND_ICE1712_H */