patch_si3054.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * Universal Interface for Intel High Definition Audio Codec
  3. *
  4. * HD audio interface patch for Silicon Labs 3054/5 modem codec
  5. *
  6. * Copyright (c) 2005 Sasha Khapyorsky <sashak@alsa-project.org>
  7. * Takashi Iwai <tiwai@suse.de>
  8. *
  9. *
  10. * This driver is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This driver is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. */
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <sound/core.h>
  29. #include "hda_codec.h"
  30. #include "hda_local.h"
  31. /* si3054 verbs */
  32. #define SI3054_VERB_READ_NODE 0x900
  33. #define SI3054_VERB_WRITE_NODE 0x100
  34. /* si3054 nodes (registers) */
  35. #define SI3054_EXTENDED_MID 2
  36. #define SI3054_LINE_RATE 3
  37. #define SI3054_LINE_LEVEL 4
  38. #define SI3054_GPIO_CFG 5
  39. #define SI3054_GPIO_POLARITY 6
  40. #define SI3054_GPIO_STICKY 7
  41. #define SI3054_GPIO_WAKEUP 8
  42. #define SI3054_GPIO_STATUS 9
  43. #define SI3054_GPIO_CONTROL 10
  44. #define SI3054_MISC_AFE 11
  45. #define SI3054_CHIPID 12
  46. #define SI3054_LINE_CFG1 13
  47. #define SI3054_LINE_STATUS 14
  48. #define SI3054_DC_TERMINATION 15
  49. #define SI3054_LINE_CONFIG 16
  50. #define SI3054_CALLPROG_ATT 17
  51. #define SI3054_SQ_CONTROL 18
  52. #define SI3054_MISC_CONTROL 19
  53. #define SI3054_RING_CTRL1 20
  54. #define SI3054_RING_CTRL2 21
  55. /* extended MID */
  56. #define SI3054_MEI_READY 0xf
  57. /* line level */
  58. #define SI3054_ATAG_MASK 0x00f0
  59. #define SI3054_DTAG_MASK 0xf000
  60. /* GPIO bits */
  61. #define SI3054_GPIO_OH 0x0001
  62. #define SI3054_GPIO_CID 0x0002
  63. /* chipid and revisions */
  64. #define SI3054_CHIPID_CODEC_REV_MASK 0x000f
  65. #define SI3054_CHIPID_DAA_REV_MASK 0x00f0
  66. #define SI3054_CHIPID_INTERNATIONAL 0x0100
  67. #define SI3054_CHIPID_DAA_ID 0x0f00
  68. #define SI3054_CHIPID_CODEC_ID (1<<12)
  69. /* si3054 codec registers (nodes) access macros */
  70. #define GET_REG(codec,reg) (snd_hda_codec_read(codec,reg,0,SI3054_VERB_READ_NODE,0))
  71. #define SET_REG(codec,reg,val) (snd_hda_codec_write(codec,reg,0,SI3054_VERB_WRITE_NODE,val))
  72. #define SET_REG_CACHE(codec,reg,val) \
  73. snd_hda_codec_write_cache(codec,reg,0,SI3054_VERB_WRITE_NODE,val)
  74. struct si3054_spec {
  75. unsigned international;
  76. };
  77. /*
  78. * Modem mixer
  79. */
  80. #define PRIVATE_VALUE(reg,mask) ((reg<<16)|(mask&0xffff))
  81. #define PRIVATE_REG(val) ((val>>16)&0xffff)
  82. #define PRIVATE_MASK(val) (val&0xffff)
  83. #define si3054_switch_info snd_ctl_boolean_mono_info
  84. static int si3054_switch_get(struct snd_kcontrol *kcontrol,
  85. struct snd_ctl_elem_value *uvalue)
  86. {
  87. struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
  88. u16 reg = PRIVATE_REG(kcontrol->private_value);
  89. u16 mask = PRIVATE_MASK(kcontrol->private_value);
  90. uvalue->value.integer.value[0] = (GET_REG(codec, reg)) & mask ? 1 : 0 ;
  91. return 0;
  92. }
  93. static int si3054_switch_put(struct snd_kcontrol *kcontrol,
  94. struct snd_ctl_elem_value *uvalue)
  95. {
  96. struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
  97. u16 reg = PRIVATE_REG(kcontrol->private_value);
  98. u16 mask = PRIVATE_MASK(kcontrol->private_value);
  99. if (uvalue->value.integer.value[0])
  100. SET_REG_CACHE(codec, reg, (GET_REG(codec, reg)) | mask);
  101. else
  102. SET_REG_CACHE(codec, reg, (GET_REG(codec, reg)) & ~mask);
  103. return 0;
  104. }
  105. #define SI3054_KCONTROL(kname,reg,mask) { \
  106. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
  107. .name = kname, \
  108. .subdevice = HDA_SUBDEV_NID_FLAG | reg, \
  109. .info = si3054_switch_info, \
  110. .get = si3054_switch_get, \
  111. .put = si3054_switch_put, \
  112. .private_value = PRIVATE_VALUE(reg,mask), \
  113. }
  114. static const struct snd_kcontrol_new si3054_modem_mixer[] = {
  115. SI3054_KCONTROL("Off-hook Switch", SI3054_GPIO_CONTROL, SI3054_GPIO_OH),
  116. SI3054_KCONTROL("Caller ID Switch", SI3054_GPIO_CONTROL, SI3054_GPIO_CID),
  117. {}
  118. };
  119. static int si3054_build_controls(struct hda_codec *codec)
  120. {
  121. return snd_hda_add_new_ctls(codec, si3054_modem_mixer);
  122. }
  123. /*
  124. * PCM callbacks
  125. */
  126. static int si3054_pcm_prepare(struct hda_pcm_stream *hinfo,
  127. struct hda_codec *codec,
  128. unsigned int stream_tag,
  129. unsigned int format,
  130. struct snd_pcm_substream *substream)
  131. {
  132. u16 val;
  133. SET_REG(codec, SI3054_LINE_RATE, substream->runtime->rate);
  134. val = GET_REG(codec, SI3054_LINE_LEVEL);
  135. val &= 0xff << (8 * (substream->stream != SNDRV_PCM_STREAM_PLAYBACK));
  136. val |= ((stream_tag & 0xf) << 4) << (8 * (substream->stream == SNDRV_PCM_STREAM_PLAYBACK));
  137. SET_REG(codec, SI3054_LINE_LEVEL, val);
  138. snd_hda_codec_setup_stream(codec, hinfo->nid,
  139. stream_tag, 0, format);
  140. return 0;
  141. }
  142. static int si3054_pcm_open(struct hda_pcm_stream *hinfo,
  143. struct hda_codec *codec,
  144. struct snd_pcm_substream *substream)
  145. {
  146. static unsigned int rates[] = { 8000, 9600, 16000 };
  147. static struct snd_pcm_hw_constraint_list hw_constraints_rates = {
  148. .count = ARRAY_SIZE(rates),
  149. .list = rates,
  150. .mask = 0,
  151. };
  152. substream->runtime->hw.period_bytes_min = 80;
  153. return snd_pcm_hw_constraint_list(substream->runtime, 0,
  154. SNDRV_PCM_HW_PARAM_RATE, &hw_constraints_rates);
  155. }
  156. static const struct hda_pcm_stream si3054_pcm = {
  157. .substreams = 1,
  158. .channels_min = 1,
  159. .channels_max = 1,
  160. .nid = 0x1,
  161. .rates = SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|SNDRV_PCM_RATE_KNOT,
  162. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  163. .maxbps = 16,
  164. .ops = {
  165. .open = si3054_pcm_open,
  166. .prepare = si3054_pcm_prepare,
  167. },
  168. };
  169. static int si3054_build_pcms(struct hda_codec *codec)
  170. {
  171. struct hda_pcm *info;
  172. info = snd_hda_codec_pcm_new(codec, "Si3054 Modem");
  173. if (!info)
  174. return -ENOMEM;
  175. info->stream[SNDRV_PCM_STREAM_PLAYBACK] = si3054_pcm;
  176. info->stream[SNDRV_PCM_STREAM_CAPTURE] = si3054_pcm;
  177. info->stream[SNDRV_PCM_STREAM_PLAYBACK].nid = codec->core.mfg;
  178. info->stream[SNDRV_PCM_STREAM_CAPTURE].nid = codec->core.mfg;
  179. info->pcm_type = HDA_PCM_TYPE_MODEM;
  180. return 0;
  181. }
  182. /*
  183. * Init part
  184. */
  185. static int si3054_init(struct hda_codec *codec)
  186. {
  187. struct si3054_spec *spec = codec->spec;
  188. unsigned wait_count;
  189. u16 val;
  190. if (snd_hdac_regmap_add_vendor_verb(&codec->core,
  191. SI3054_VERB_WRITE_NODE))
  192. return -ENOMEM;
  193. snd_hda_codec_write(codec, AC_NODE_ROOT, 0, AC_VERB_SET_CODEC_RESET, 0);
  194. snd_hda_codec_write(codec, codec->core.mfg, 0, AC_VERB_SET_STREAM_FORMAT, 0);
  195. SET_REG(codec, SI3054_LINE_RATE, 9600);
  196. SET_REG(codec, SI3054_LINE_LEVEL, SI3054_DTAG_MASK|SI3054_ATAG_MASK);
  197. SET_REG(codec, SI3054_EXTENDED_MID, 0);
  198. wait_count = 10;
  199. do {
  200. msleep(2);
  201. val = GET_REG(codec, SI3054_EXTENDED_MID);
  202. } while ((val & SI3054_MEI_READY) != SI3054_MEI_READY && wait_count--);
  203. if((val&SI3054_MEI_READY) != SI3054_MEI_READY) {
  204. codec_err(codec, "si3054: cannot initialize. EXT MID = %04x\n", val);
  205. /* let's pray that this is no fatal error */
  206. /* return -EACCES; */
  207. }
  208. SET_REG(codec, SI3054_GPIO_POLARITY, 0xffff);
  209. SET_REG(codec, SI3054_GPIO_CFG, 0x0);
  210. SET_REG(codec, SI3054_MISC_AFE, 0);
  211. SET_REG(codec, SI3054_LINE_CFG1,0x200);
  212. if((GET_REG(codec,SI3054_LINE_STATUS) & (1<<6)) == 0) {
  213. codec_dbg(codec,
  214. "Link Frame Detect(FDT) is not ready (line status: %04x)\n",
  215. GET_REG(codec,SI3054_LINE_STATUS));
  216. }
  217. spec->international = GET_REG(codec, SI3054_CHIPID) & SI3054_CHIPID_INTERNATIONAL;
  218. return 0;
  219. }
  220. static void si3054_free(struct hda_codec *codec)
  221. {
  222. kfree(codec->spec);
  223. }
  224. /*
  225. */
  226. static const struct hda_codec_ops si3054_patch_ops = {
  227. .build_controls = si3054_build_controls,
  228. .build_pcms = si3054_build_pcms,
  229. .init = si3054_init,
  230. .free = si3054_free,
  231. };
  232. static int patch_si3054(struct hda_codec *codec)
  233. {
  234. struct si3054_spec *spec = kzalloc(sizeof(*spec), GFP_KERNEL);
  235. if (spec == NULL)
  236. return -ENOMEM;
  237. codec->spec = spec;
  238. codec->patch_ops = si3054_patch_ops;
  239. return 0;
  240. }
  241. /*
  242. * patch entries
  243. */
  244. static const struct hda_device_id snd_hda_id_si3054[] = {
  245. HDA_CODEC_ENTRY(0x163c3055, "Si3054", patch_si3054),
  246. HDA_CODEC_ENTRY(0x163c3155, "Si3054", patch_si3054),
  247. HDA_CODEC_ENTRY(0x11c13026, "Si3054", patch_si3054),
  248. HDA_CODEC_ENTRY(0x11c13055, "Si3054", patch_si3054),
  249. HDA_CODEC_ENTRY(0x11c13155, "Si3054", patch_si3054),
  250. HDA_CODEC_ENTRY(0x10573055, "Si3054", patch_si3054),
  251. HDA_CODEC_ENTRY(0x10573057, "Si3054", patch_si3054),
  252. HDA_CODEC_ENTRY(0x10573155, "Si3054", patch_si3054),
  253. /* VIA HDA on Clevo m540 */
  254. HDA_CODEC_ENTRY(0x11063288, "Si3054", patch_si3054),
  255. /* Asus A8J Modem (SM56) */
  256. HDA_CODEC_ENTRY(0x15433155, "Si3054", patch_si3054),
  257. /* LG LW20 modem */
  258. HDA_CODEC_ENTRY(0x18540018, "Si3054", patch_si3054),
  259. {}
  260. };
  261. MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_si3054);
  262. MODULE_LICENSE("GPL");
  263. MODULE_DESCRIPTION("Si3054 HD-audio modem codec");
  264. static struct hda_codec_driver si3054_driver = {
  265. .id = snd_hda_id_si3054,
  266. };
  267. module_hda_codec_driver(si3054_driver);