pxa2xx_ssp.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * pxa2xx_ssp.h
  3. *
  4. * Copyright (C) 2003 Russell King, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This driver supports the following PXA CPU/SSP ports:-
  11. *
  12. * PXA250 SSP
  13. * PXA255 SSP, NSSP
  14. * PXA26x SSP, NSSP, ASSP
  15. * PXA27x SSP1, SSP2, SSP3
  16. * PXA3xx SSP1, SSP2, SSP3, SSP4
  17. */
  18. #ifndef __LINUX_SSP_H
  19. #define __LINUX_SSP_H
  20. #include <linux/list.h>
  21. #include <linux/io.h>
  22. #include <linux/of.h>
  23. /*
  24. * SSP Serial Port Registers
  25. * PXA250, PXA255, PXA26x and PXA27x SSP controllers are all slightly different.
  26. * PXA255, PXA26x and PXA27x have extra ports, registers and bits.
  27. */
  28. #define SSCR0 (0x00) /* SSP Control Register 0 */
  29. #define SSCR1 (0x04) /* SSP Control Register 1 */
  30. #define SSSR (0x08) /* SSP Status Register */
  31. #define SSITR (0x0C) /* SSP Interrupt Test Register */
  32. #define SSDR (0x10) /* SSP Data Write/Data Read Register */
  33. #define SSTO (0x28) /* SSP Time Out Register */
  34. #define DDS_RATE (0x28) /* SSP DDS Clock Rate Register (Intel Quark) */
  35. #define SSPSP (0x2C) /* SSP Programmable Serial Protocol */
  36. #define SSTSA (0x30) /* SSP Tx Timeslot Active */
  37. #define SSRSA (0x34) /* SSP Rx Timeslot Active */
  38. #define SSTSS (0x38) /* SSP Timeslot Status */
  39. #define SSACD (0x3C) /* SSP Audio Clock Divider */
  40. #define SSACDD (0x40) /* SSP Audio Clock Dither Divider */
  41. /* Common PXA2xx bits first */
  42. #define SSCR0_DSS (0x0000000f) /* Data Size Select (mask) */
  43. #define SSCR0_DataSize(x) ((x) - 1) /* Data Size Select [4..16] */
  44. #define SSCR0_FRF (0x00000030) /* FRame Format (mask) */
  45. #define SSCR0_Motorola (0x0 << 4) /* Motorola's Serial Peripheral Interface (SPI) */
  46. #define SSCR0_TI (0x1 << 4) /* Texas Instruments' Synchronous Serial Protocol (SSP) */
  47. #define SSCR0_National (0x2 << 4) /* National Microwire */
  48. #define SSCR0_ECS (1 << 6) /* External clock select */
  49. #define SSCR0_SSE (1 << 7) /* Synchronous Serial Port Enable */
  50. #define SSCR0_SCR(x) ((x) << 8) /* Serial Clock Rate (mask) */
  51. /* PXA27x, PXA3xx */
  52. #define SSCR0_EDSS (1 << 20) /* Extended data size select */
  53. #define SSCR0_NCS (1 << 21) /* Network clock select */
  54. #define SSCR0_RIM (1 << 22) /* Receive FIFO overrrun interrupt mask */
  55. #define SSCR0_TUM (1 << 23) /* Transmit FIFO underrun interrupt mask */
  56. #define SSCR0_FRDC (0x07000000) /* Frame rate divider control (mask) */
  57. #define SSCR0_SlotsPerFrm(x) (((x) - 1) << 24) /* Time slots per frame [1..8] */
  58. #define SSCR0_FPCKE (1 << 29) /* FIFO packing enable */
  59. #define SSCR0_ACS (1 << 30) /* Audio clock select */
  60. #define SSCR0_MOD (1 << 31) /* Mode (normal or network) */
  61. #define SSCR1_RIE (1 << 0) /* Receive FIFO Interrupt Enable */
  62. #define SSCR1_TIE (1 << 1) /* Transmit FIFO Interrupt Enable */
  63. #define SSCR1_LBM (1 << 2) /* Loop-Back Mode */
  64. #define SSCR1_SPO (1 << 3) /* Motorola SPI SSPSCLK polarity setting */
  65. #define SSCR1_SPH (1 << 4) /* Motorola SPI SSPSCLK phase setting */
  66. #define SSCR1_MWDS (1 << 5) /* Microwire Transmit Data Size */
  67. #define SSSR_ALT_FRM_MASK 3 /* Masks the SFRM signal number */
  68. #define SSSR_TNF (1 << 2) /* Transmit FIFO Not Full */
  69. #define SSSR_RNE (1 << 3) /* Receive FIFO Not Empty */
  70. #define SSSR_BSY (1 << 4) /* SSP Busy */
  71. #define SSSR_TFS (1 << 5) /* Transmit FIFO Service Request */
  72. #define SSSR_RFS (1 << 6) /* Receive FIFO Service Request */
  73. #define SSSR_ROR (1 << 7) /* Receive FIFO Overrun */
  74. #define RX_THRESH_DFLT 8
  75. #define TX_THRESH_DFLT 8
  76. #define SSSR_TFL_MASK (0xf << 8) /* Transmit FIFO Level mask */
  77. #define SSSR_RFL_MASK (0xf << 12) /* Receive FIFO Level mask */
  78. #define SSCR1_TFT (0x000003c0) /* Transmit FIFO Threshold (mask) */
  79. #define SSCR1_TxTresh(x) (((x) - 1) << 6) /* level [1..16] */
  80. #define SSCR1_RFT (0x00003c00) /* Receive FIFO Threshold (mask) */
  81. #define SSCR1_RxTresh(x) (((x) - 1) << 10) /* level [1..16] */
  82. #define RX_THRESH_CE4100_DFLT 2
  83. #define TX_THRESH_CE4100_DFLT 2
  84. #define CE4100_SSSR_TFL_MASK (0x3 << 8) /* Transmit FIFO Level mask */
  85. #define CE4100_SSSR_RFL_MASK (0x3 << 12) /* Receive FIFO Level mask */
  86. #define CE4100_SSCR1_TFT (0x000000c0) /* Transmit FIFO Threshold (mask) */
  87. #define CE4100_SSCR1_TxTresh(x) (((x) - 1) << 6) /* level [1..4] */
  88. #define CE4100_SSCR1_RFT (0x00000c00) /* Receive FIFO Threshold (mask) */
  89. #define CE4100_SSCR1_RxTresh(x) (((x) - 1) << 10) /* level [1..4] */
  90. /* QUARK_X1000 SSCR0 bit definition */
  91. #define QUARK_X1000_SSCR0_DSS (0x1F) /* Data Size Select (mask) */
  92. #define QUARK_X1000_SSCR0_DataSize(x) ((x) - 1) /* Data Size Select [4..32] */
  93. #define QUARK_X1000_SSCR0_FRF (0x3 << 5) /* FRame Format (mask) */
  94. #define QUARK_X1000_SSCR0_Motorola (0x0 << 5) /* Motorola's Serial Peripheral Interface (SPI) */
  95. #define RX_THRESH_QUARK_X1000_DFLT 1
  96. #define TX_THRESH_QUARK_X1000_DFLT 16
  97. #define QUARK_X1000_SSSR_TFL_MASK (0x1F << 8) /* Transmit FIFO Level mask */
  98. #define QUARK_X1000_SSSR_RFL_MASK (0x1F << 13) /* Receive FIFO Level mask */
  99. #define QUARK_X1000_SSCR1_TFT (0x1F << 6) /* Transmit FIFO Threshold (mask) */
  100. #define QUARK_X1000_SSCR1_TxTresh(x) (((x) - 1) << 6) /* level [1..32] */
  101. #define QUARK_X1000_SSCR1_RFT (0x1F << 11) /* Receive FIFO Threshold (mask) */
  102. #define QUARK_X1000_SSCR1_RxTresh(x) (((x) - 1) << 11) /* level [1..32] */
  103. #define QUARK_X1000_SSCR1_STRF (1 << 17) /* Select FIFO or EFWR */
  104. #define QUARK_X1000_SSCR1_EFWR (1 << 16) /* Enable FIFO Write/Read */
  105. /* extra bits in PXA255, PXA26x and PXA27x SSP ports */
  106. #define SSCR0_TISSP (1 << 4) /* TI Sync Serial Protocol */
  107. #define SSCR0_PSP (3 << 4) /* PSP - Programmable Serial Protocol */
  108. #define SSCR1_TTELP (1 << 31) /* TXD Tristate Enable Last Phase */
  109. #define SSCR1_TTE (1 << 30) /* TXD Tristate Enable */
  110. #define SSCR1_EBCEI (1 << 29) /* Enable Bit Count Error interrupt */
  111. #define SSCR1_SCFR (1 << 28) /* Slave Clock free Running */
  112. #define SSCR1_ECRA (1 << 27) /* Enable Clock Request A */
  113. #define SSCR1_ECRB (1 << 26) /* Enable Clock request B */
  114. #define SSCR1_SCLKDIR (1 << 25) /* Serial Bit Rate Clock Direction */
  115. #define SSCR1_SFRMDIR (1 << 24) /* Frame Direction */
  116. #define SSCR1_RWOT (1 << 23) /* Receive Without Transmit */
  117. #define SSCR1_TRAIL (1 << 22) /* Trailing Byte */
  118. #define SSCR1_TSRE (1 << 21) /* Transmit Service Request Enable */
  119. #define SSCR1_RSRE (1 << 20) /* Receive Service Request Enable */
  120. #define SSCR1_TINTE (1 << 19) /* Receiver Time-out Interrupt enable */
  121. #define SSCR1_PINTE (1 << 18) /* Peripheral Trailing Byte Interrupt Enable */
  122. #define SSCR1_IFS (1 << 16) /* Invert Frame Signal */
  123. #define SSCR1_STRF (1 << 15) /* Select FIFO or EFWR */
  124. #define SSCR1_EFWR (1 << 14) /* Enable FIFO Write/Read */
  125. #define SSSR_BCE (1 << 23) /* Bit Count Error */
  126. #define SSSR_CSS (1 << 22) /* Clock Synchronisation Status */
  127. #define SSSR_TUR (1 << 21) /* Transmit FIFO Under Run */
  128. #define SSSR_EOC (1 << 20) /* End Of Chain */
  129. #define SSSR_TINT (1 << 19) /* Receiver Time-out Interrupt */
  130. #define SSSR_PINT (1 << 18) /* Peripheral Trailing Byte Interrupt */
  131. #define SSPSP_SCMODE(x) ((x) << 0) /* Serial Bit Rate Clock Mode */
  132. #define SSPSP_SFRMP (1 << 2) /* Serial Frame Polarity */
  133. #define SSPSP_ETDS (1 << 3) /* End of Transfer data State */
  134. #define SSPSP_STRTDLY(x) ((x) << 4) /* Start Delay */
  135. #define SSPSP_DMYSTRT(x) ((x) << 7) /* Dummy Start */
  136. #define SSPSP_SFRMDLY(x) ((x) << 9) /* Serial Frame Delay */
  137. #define SSPSP_SFRMWDTH(x) ((x) << 16) /* Serial Frame Width */
  138. #define SSPSP_DMYSTOP(x) ((x) << 23) /* Dummy Stop */
  139. #define SSPSP_FSRT (1 << 25) /* Frame Sync Relative Timing */
  140. /* PXA3xx */
  141. #define SSPSP_EDMYSTRT(x) ((x) << 26) /* Extended Dummy Start */
  142. #define SSPSP_EDMYSTOP(x) ((x) << 28) /* Extended Dummy Stop */
  143. #define SSPSP_TIMING_MASK (0x7f8001f0)
  144. #define SSACD_SCDB (1 << 3) /* SSPSYSCLK Divider Bypass */
  145. #define SSACD_ACPS(x) ((x) << 4) /* Audio clock PLL select */
  146. #define SSACD_ACDS(x) ((x) << 0) /* Audio clock divider select */
  147. #define SSACD_SCDX8 (1 << 7) /* SYSCLK division ratio select */
  148. /* LPSS SSP */
  149. #define SSITF 0x44 /* TX FIFO trigger level */
  150. #define SSITF_TxLoThresh(x) (((x) - 1) << 8)
  151. #define SSITF_TxHiThresh(x) ((x) - 1)
  152. #define SSIRF 0x48 /* RX FIFO trigger level */
  153. #define SSIRF_RxThresh(x) ((x) - 1)
  154. enum pxa_ssp_type {
  155. SSP_UNDEFINED = 0,
  156. PXA25x_SSP, /* pxa 210, 250, 255, 26x */
  157. PXA25x_NSSP, /* pxa 255, 26x (including ASSP) */
  158. PXA27x_SSP,
  159. PXA3xx_SSP,
  160. PXA168_SSP,
  161. PXA910_SSP,
  162. CE4100_SSP,
  163. QUARK_X1000_SSP,
  164. LPSS_LPT_SSP, /* Keep LPSS types sorted with lpss_platforms[] */
  165. LPSS_BYT_SSP,
  166. LPSS_BSW_SSP,
  167. LPSS_SPT_SSP,
  168. LPSS_BXT_SSP,
  169. };
  170. struct ssp_device {
  171. struct platform_device *pdev;
  172. struct list_head node;
  173. struct clk *clk;
  174. void __iomem *mmio_base;
  175. unsigned long phys_base;
  176. const char *label;
  177. int port_id;
  178. int type;
  179. int use_count;
  180. int irq;
  181. int drcmr_rx;
  182. int drcmr_tx;
  183. struct device_node *of_node;
  184. };
  185. /**
  186. * pxa_ssp_write_reg - Write to a SSP register
  187. *
  188. * @dev: SSP device to access
  189. * @reg: Register to write to
  190. * @val: Value to be written.
  191. */
  192. static inline void pxa_ssp_write_reg(struct ssp_device *dev, u32 reg, u32 val)
  193. {
  194. __raw_writel(val, dev->mmio_base + reg);
  195. }
  196. /**
  197. * pxa_ssp_read_reg - Read from a SSP register
  198. *
  199. * @dev: SSP device to access
  200. * @reg: Register to read from
  201. */
  202. static inline u32 pxa_ssp_read_reg(struct ssp_device *dev, u32 reg)
  203. {
  204. return __raw_readl(dev->mmio_base + reg);
  205. }
  206. #if IS_ENABLED(CONFIG_PXA_SSP)
  207. struct ssp_device *pxa_ssp_request(int port, const char *label);
  208. void pxa_ssp_free(struct ssp_device *);
  209. struct ssp_device *pxa_ssp_request_of(const struct device_node *of_node,
  210. const char *label);
  211. #else
  212. static inline struct ssp_device *pxa_ssp_request(int port, const char *label)
  213. {
  214. return NULL;
  215. }
  216. static inline struct ssp_device *pxa_ssp_request_of(const struct device_node *n,
  217. const char *name)
  218. {
  219. return NULL;
  220. }
  221. static inline void pxa_ssp_free(struct ssp_device *ssp) {}
  222. #endif
  223. #endif