spi-nor.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217
  1. /*
  2. * Copyright (C) 2014 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #ifndef __LINUX_MTD_SPI_NOR_H
  10. #define __LINUX_MTD_SPI_NOR_H
  11. #include <linux/bitops.h>
  12. #include <linux/mtd/cfi.h>
  13. #include <linux/mtd/mtd.h>
  14. /*
  15. * Manufacturer IDs
  16. *
  17. * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
  18. * Sometimes these are the same as CFI IDs, but sometimes they aren't.
  19. */
  20. #define SNOR_MFR_ATMEL CFI_MFR_ATMEL
  21. #define SNOR_MFR_GIGADEVICE 0xc8
  22. #define SNOR_MFR_INTEL CFI_MFR_INTEL
  23. #define SNOR_MFR_MICRON CFI_MFR_ST /* ST Micro <--> Micron */
  24. #define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
  25. #define SNOR_MFR_SPANSION CFI_MFR_AMD
  26. #define SNOR_MFR_SST CFI_MFR_SST
  27. #define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
  28. /*
  29. * Note on opcode nomenclature: some opcodes have a format like
  30. * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
  31. * of I/O lines used for the opcode, address, and data (respectively). The
  32. * FUNCTION has an optional suffix of '4', to represent an opcode which
  33. * requires a 4-byte (32-bit) address.
  34. */
  35. /* Flash opcodes. */
  36. #define SPINOR_OP_WREN 0x06 /* Write enable */
  37. #define SPINOR_OP_RDSR 0x05 /* Read status register */
  38. #define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
  39. #define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
  40. #define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
  41. #define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual SPI) */
  42. #define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad SPI) */
  43. #define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
  44. #define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
  45. #define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
  46. #define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
  47. #define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
  48. #define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
  49. #define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
  50. #define SPINOR_OP_RDCR 0x35 /* Read configuration register */
  51. #define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
  52. /* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
  53. #define SPINOR_OP_READ4 0x13 /* Read data bytes (low frequency) */
  54. #define SPINOR_OP_READ4_FAST 0x0c /* Read data bytes (high frequency) */
  55. #define SPINOR_OP_READ4_1_1_2 0x3c /* Read data bytes (Dual SPI) */
  56. #define SPINOR_OP_READ4_1_1_4 0x6c /* Read data bytes (Quad SPI) */
  57. #define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
  58. #define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
  59. /* Used for SST flashes only. */
  60. #define SPINOR_OP_BP 0x02 /* Byte program */
  61. #define SPINOR_OP_WRDI 0x04 /* Write disable */
  62. #define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
  63. /* Used for Macronix and Winbond flashes. */
  64. #define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
  65. #define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
  66. /* Used for Spansion flashes only. */
  67. #define SPINOR_OP_BRWR 0x17 /* Bank register write */
  68. /* Used for Micron flashes only. */
  69. #define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
  70. #define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
  71. /* Status Register bits. */
  72. #define SR_WIP BIT(0) /* Write in progress */
  73. #define SR_WEL BIT(1) /* Write enable latch */
  74. /* meaning of other SR_* bits may differ between vendors */
  75. #define SR_BP0 BIT(2) /* Block protect 0 */
  76. #define SR_BP1 BIT(3) /* Block protect 1 */
  77. #define SR_BP2 BIT(4) /* Block protect 2 */
  78. #define SR_TB BIT(5) /* Top/Bottom protect */
  79. #define SR_SRWD BIT(7) /* SR write protect */
  80. #define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
  81. /* Enhanced Volatile Configuration Register bits */
  82. #define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
  83. /* Flag Status Register bits */
  84. #define FSR_READY BIT(7)
  85. /* Configuration Register bits. */
  86. #define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
  87. enum read_mode {
  88. SPI_NOR_NORMAL = 0,
  89. SPI_NOR_FAST,
  90. SPI_NOR_DUAL,
  91. SPI_NOR_QUAD,
  92. };
  93. #define SPI_NOR_MAX_CMD_SIZE 8
  94. enum spi_nor_ops {
  95. SPI_NOR_OPS_READ = 0,
  96. SPI_NOR_OPS_WRITE,
  97. SPI_NOR_OPS_ERASE,
  98. SPI_NOR_OPS_LOCK,
  99. SPI_NOR_OPS_UNLOCK,
  100. };
  101. enum spi_nor_option_flags {
  102. SNOR_F_USE_FSR = BIT(0),
  103. SNOR_F_HAS_SR_TB = BIT(1),
  104. };
  105. /**
  106. * struct spi_nor - Structure for defining a the SPI NOR layer
  107. * @mtd: point to a mtd_info structure
  108. * @lock: the lock for the read/write/erase/lock/unlock operations
  109. * @dev: point to a spi device, or a spi nor controller device.
  110. * @page_size: the page size of the SPI NOR
  111. * @addr_width: number of address bytes
  112. * @erase_opcode: the opcode for erasing a sector
  113. * @read_opcode: the read opcode
  114. * @read_dummy: the dummy needed by the read operation
  115. * @program_opcode: the program opcode
  116. * @flash_read: the mode of the read
  117. * @sst_write_second: used by the SST write operation
  118. * @flags: flag options for the current SPI-NOR (SNOR_F_*)
  119. * @cmd_buf: used by the write_reg
  120. * @prepare: [OPTIONAL] do some preparations for the
  121. * read/write/erase/lock/unlock operations
  122. * @unprepare: [OPTIONAL] do some post work after the
  123. * read/write/erase/lock/unlock operations
  124. * @read_reg: [DRIVER-SPECIFIC] read out the register
  125. * @write_reg: [DRIVER-SPECIFIC] write data to the register
  126. * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
  127. * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
  128. * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
  129. * at the offset @offs; if not provided by the driver,
  130. * spi-nor will send the erase opcode via write_reg()
  131. * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
  132. * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
  133. * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
  134. * completely locked
  135. * @priv: the private data
  136. */
  137. struct spi_nor {
  138. struct mtd_info mtd;
  139. struct mutex lock;
  140. struct device *dev;
  141. u32 page_size;
  142. u8 addr_width;
  143. u8 erase_opcode;
  144. u8 read_opcode;
  145. u8 read_dummy;
  146. u8 program_opcode;
  147. enum read_mode flash_read;
  148. bool sst_write_second;
  149. u32 flags;
  150. u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
  151. int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
  152. void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
  153. int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
  154. int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
  155. ssize_t (*read)(struct spi_nor *nor, loff_t from,
  156. size_t len, u_char *read_buf);
  157. ssize_t (*write)(struct spi_nor *nor, loff_t to,
  158. size_t len, const u_char *write_buf);
  159. int (*erase)(struct spi_nor *nor, loff_t offs);
  160. int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
  161. int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
  162. int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
  163. void *priv;
  164. };
  165. static inline void spi_nor_set_flash_node(struct spi_nor *nor,
  166. struct device_node *np)
  167. {
  168. mtd_set_of_node(&nor->mtd, np);
  169. }
  170. static inline struct device_node *spi_nor_get_flash_node(struct spi_nor *nor)
  171. {
  172. return mtd_get_of_node(&nor->mtd);
  173. }
  174. /**
  175. * spi_nor_scan() - scan the SPI NOR
  176. * @nor: the spi_nor structure
  177. * @name: the chip type name
  178. * @mode: the read mode supported by the driver
  179. *
  180. * The drivers can use this fuction to scan the SPI NOR.
  181. * In the scanning, it will try to get all the necessary information to
  182. * fill the mtd_info{} and the spi_nor{}.
  183. *
  184. * The chip type name can be provided through the @name parameter.
  185. *
  186. * Return: 0 for success, others for failure.
  187. */
  188. int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode);
  189. #endif