device.h 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_DEVICE_H
  33. #define MLX5_DEVICE_H
  34. #include <linux/types.h>
  35. #include <rdma/ib_verbs.h>
  36. #include <linux/mlx5/mlx5_ifc.h>
  37. #if defined(__LITTLE_ENDIAN)
  38. #define MLX5_SET_HOST_ENDIANNESS 0
  39. #elif defined(__BIG_ENDIAN)
  40. #define MLX5_SET_HOST_ENDIANNESS 0x80
  41. #else
  42. #error Host endianness not defined
  43. #endif
  44. /* helper macros */
  45. #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
  46. #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
  47. #define __mlx5_bit_off(typ, fld) ((unsigned)(unsigned long)(&(__mlx5_nullp(typ)->fld)))
  48. #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
  49. #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
  50. #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f))
  51. #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
  52. #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld))
  53. #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits)
  54. #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
  55. #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
  56. #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
  57. #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64)
  58. #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
  59. #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32)
  60. #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
  61. #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld))
  62. /* insert a value to a struct */
  63. #define MLX5_SET(typ, p, fld, v) do { \
  64. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
  65. *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
  66. cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
  67. (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \
  68. << __mlx5_dw_bit_off(typ, fld))); \
  69. } while (0)
  70. #define MLX5_SET_TO_ONES(typ, p, fld) do { \
  71. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
  72. *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
  73. cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
  74. (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \
  75. << __mlx5_dw_bit_off(typ, fld))); \
  76. } while (0)
  77. #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\
  78. __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
  79. __mlx5_mask(typ, fld))
  80. #define MLX5_GET_PR(typ, p, fld) ({ \
  81. u32 ___t = MLX5_GET(typ, p, fld); \
  82. pr_debug(#fld " = 0x%x\n", ___t); \
  83. ___t; \
  84. })
  85. #define __MLX5_SET64(typ, p, fld, v) do { \
  86. BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \
  87. *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \
  88. } while (0)
  89. #define MLX5_SET64(typ, p, fld, v) do { \
  90. BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
  91. __MLX5_SET64(typ, p, fld, v); \
  92. } while (0)
  93. #define MLX5_ARRAY_SET64(typ, p, fld, idx, v) do { \
  94. BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
  95. __MLX5_SET64(typ, p, fld[idx], v); \
  96. } while (0)
  97. #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld)))
  98. #define MLX5_GET64_PR(typ, p, fld) ({ \
  99. u64 ___t = MLX5_GET64(typ, p, fld); \
  100. pr_debug(#fld " = 0x%llx\n", ___t); \
  101. ___t; \
  102. })
  103. /* Big endian getters */
  104. #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\
  105. __mlx5_64_off(typ, fld)))
  106. #define MLX5_GET_BE(type_t, typ, p, fld) ({ \
  107. type_t tmp; \
  108. switch (sizeof(tmp)) { \
  109. case sizeof(u8): \
  110. tmp = (__force type_t)MLX5_GET(typ, p, fld); \
  111. break; \
  112. case sizeof(u16): \
  113. tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \
  114. break; \
  115. case sizeof(u32): \
  116. tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \
  117. break; \
  118. case sizeof(u64): \
  119. tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \
  120. break; \
  121. } \
  122. tmp; \
  123. })
  124. enum mlx5_inline_modes {
  125. MLX5_INLINE_MODE_NONE,
  126. MLX5_INLINE_MODE_L2,
  127. MLX5_INLINE_MODE_IP,
  128. MLX5_INLINE_MODE_TCP_UDP,
  129. };
  130. enum {
  131. MLX5_MAX_COMMANDS = 32,
  132. MLX5_CMD_DATA_BLOCK_SIZE = 512,
  133. MLX5_PCI_CMD_XPORT = 7,
  134. MLX5_MKEY_BSF_OCTO_SIZE = 4,
  135. MLX5_MAX_PSVS = 4,
  136. };
  137. enum {
  138. MLX5_EXTENDED_UD_AV = 0x80000000,
  139. };
  140. enum {
  141. MLX5_CQ_STATE_ARMED = 9,
  142. MLX5_CQ_STATE_ALWAYS_ARMED = 0xb,
  143. MLX5_CQ_STATE_FIRED = 0xa,
  144. };
  145. enum {
  146. MLX5_STAT_RATE_OFFSET = 5,
  147. };
  148. enum {
  149. MLX5_INLINE_SEG = 0x80000000,
  150. };
  151. enum {
  152. MLX5_HW_START_PADDING = MLX5_INLINE_SEG,
  153. };
  154. enum {
  155. MLX5_MIN_PKEY_TABLE_SIZE = 128,
  156. MLX5_MAX_LOG_PKEY_TABLE = 5,
  157. };
  158. enum {
  159. MLX5_MKEY_INBOX_PG_ACCESS = 1 << 31
  160. };
  161. enum {
  162. MLX5_PFAULT_SUBTYPE_WQE = 0,
  163. MLX5_PFAULT_SUBTYPE_RDMA = 1,
  164. };
  165. enum {
  166. MLX5_PERM_LOCAL_READ = 1 << 2,
  167. MLX5_PERM_LOCAL_WRITE = 1 << 3,
  168. MLX5_PERM_REMOTE_READ = 1 << 4,
  169. MLX5_PERM_REMOTE_WRITE = 1 << 5,
  170. MLX5_PERM_ATOMIC = 1 << 6,
  171. MLX5_PERM_UMR_EN = 1 << 7,
  172. };
  173. enum {
  174. MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0,
  175. MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2,
  176. MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3,
  177. MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6,
  178. MLX5_PCIE_CTRL_TPH_MASK = 3 << 4,
  179. };
  180. enum {
  181. MLX5_EN_RD = (u64)1,
  182. MLX5_EN_WR = (u64)2
  183. };
  184. enum {
  185. MLX5_BF_REGS_PER_PAGE = 4,
  186. MLX5_MAX_UAR_PAGES = 1 << 8,
  187. MLX5_NON_FP_BF_REGS_PER_PAGE = 2,
  188. MLX5_MAX_UUARS = MLX5_MAX_UAR_PAGES * MLX5_NON_FP_BF_REGS_PER_PAGE,
  189. };
  190. enum {
  191. MLX5_MKEY_MASK_LEN = 1ull << 0,
  192. MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1,
  193. MLX5_MKEY_MASK_START_ADDR = 1ull << 6,
  194. MLX5_MKEY_MASK_PD = 1ull << 7,
  195. MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8,
  196. MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9,
  197. MLX5_MKEY_MASK_BSF_EN = 1ull << 12,
  198. MLX5_MKEY_MASK_KEY = 1ull << 13,
  199. MLX5_MKEY_MASK_QPN = 1ull << 14,
  200. MLX5_MKEY_MASK_LR = 1ull << 17,
  201. MLX5_MKEY_MASK_LW = 1ull << 18,
  202. MLX5_MKEY_MASK_RR = 1ull << 19,
  203. MLX5_MKEY_MASK_RW = 1ull << 20,
  204. MLX5_MKEY_MASK_A = 1ull << 21,
  205. MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23,
  206. MLX5_MKEY_MASK_FREE = 1ull << 29,
  207. };
  208. enum {
  209. MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4),
  210. MLX5_UMR_CHECK_NOT_FREE = (1 << 5),
  211. MLX5_UMR_CHECK_FREE = (2 << 5),
  212. MLX5_UMR_INLINE = (1 << 7),
  213. };
  214. #define MLX5_UMR_MTT_ALIGNMENT 0x40
  215. #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1)
  216. #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT
  217. #define MLX5_USER_INDEX_LEN (MLX5_FLD_SZ_BYTES(qpc, user_index) * 8)
  218. enum {
  219. MLX5_EVENT_QUEUE_TYPE_QP = 0,
  220. MLX5_EVENT_QUEUE_TYPE_RQ = 1,
  221. MLX5_EVENT_QUEUE_TYPE_SQ = 2,
  222. };
  223. enum mlx5_event {
  224. MLX5_EVENT_TYPE_COMP = 0x0,
  225. MLX5_EVENT_TYPE_PATH_MIG = 0x01,
  226. MLX5_EVENT_TYPE_COMM_EST = 0x02,
  227. MLX5_EVENT_TYPE_SQ_DRAINED = 0x03,
  228. MLX5_EVENT_TYPE_SRQ_LAST_WQE = 0x13,
  229. MLX5_EVENT_TYPE_SRQ_RQ_LIMIT = 0x14,
  230. MLX5_EVENT_TYPE_CQ_ERROR = 0x04,
  231. MLX5_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  232. MLX5_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  233. MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  234. MLX5_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  235. MLX5_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  236. MLX5_EVENT_TYPE_INTERNAL_ERROR = 0x08,
  237. MLX5_EVENT_TYPE_PORT_CHANGE = 0x09,
  238. MLX5_EVENT_TYPE_GPIO_EVENT = 0x15,
  239. MLX5_EVENT_TYPE_REMOTE_CONFIG = 0x19,
  240. MLX5_EVENT_TYPE_DB_BF_CONGESTION = 0x1a,
  241. MLX5_EVENT_TYPE_STALL_EVENT = 0x1b,
  242. MLX5_EVENT_TYPE_CMD = 0x0a,
  243. MLX5_EVENT_TYPE_PAGE_REQUEST = 0xb,
  244. MLX5_EVENT_TYPE_PAGE_FAULT = 0xc,
  245. MLX5_EVENT_TYPE_NIC_VPORT_CHANGE = 0xd,
  246. };
  247. enum {
  248. MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1,
  249. MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4,
  250. MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5,
  251. MLX5_PORT_CHANGE_SUBTYPE_LID = 6,
  252. MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7,
  253. MLX5_PORT_CHANGE_SUBTYPE_GUID = 8,
  254. MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9,
  255. };
  256. enum {
  257. MLX5_DEV_CAP_FLAG_XRC = 1LL << 3,
  258. MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  259. MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  260. MLX5_DEV_CAP_FLAG_APM = 1LL << 17,
  261. MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  262. MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23,
  263. MLX5_DEV_CAP_FLAG_ON_DMND_PG = 1LL << 24,
  264. MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29,
  265. MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30,
  266. MLX5_DEV_CAP_FLAG_DCT = 1LL << 37,
  267. MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40,
  268. MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46,
  269. };
  270. enum {
  271. MLX5_ROCE_VERSION_1 = 0,
  272. MLX5_ROCE_VERSION_2 = 2,
  273. };
  274. enum {
  275. MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1,
  276. MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2,
  277. };
  278. enum {
  279. MLX5_ROCE_L3_TYPE_IPV4 = 0,
  280. MLX5_ROCE_L3_TYPE_IPV6 = 1,
  281. };
  282. enum {
  283. MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1,
  284. MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2,
  285. };
  286. enum {
  287. MLX5_OPCODE_NOP = 0x00,
  288. MLX5_OPCODE_SEND_INVAL = 0x01,
  289. MLX5_OPCODE_RDMA_WRITE = 0x08,
  290. MLX5_OPCODE_RDMA_WRITE_IMM = 0x09,
  291. MLX5_OPCODE_SEND = 0x0a,
  292. MLX5_OPCODE_SEND_IMM = 0x0b,
  293. MLX5_OPCODE_LSO = 0x0e,
  294. MLX5_OPCODE_RDMA_READ = 0x10,
  295. MLX5_OPCODE_ATOMIC_CS = 0x11,
  296. MLX5_OPCODE_ATOMIC_FA = 0x12,
  297. MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14,
  298. MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15,
  299. MLX5_OPCODE_BIND_MW = 0x18,
  300. MLX5_OPCODE_CONFIG_CMD = 0x1f,
  301. MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  302. MLX5_RECV_OPCODE_SEND = 0x01,
  303. MLX5_RECV_OPCODE_SEND_IMM = 0x02,
  304. MLX5_RECV_OPCODE_SEND_INVAL = 0x03,
  305. MLX5_CQE_OPCODE_ERROR = 0x1e,
  306. MLX5_CQE_OPCODE_RESIZE = 0x16,
  307. MLX5_OPCODE_SET_PSV = 0x20,
  308. MLX5_OPCODE_GET_PSV = 0x21,
  309. MLX5_OPCODE_CHECK_PSV = 0x22,
  310. MLX5_OPCODE_RGET_PSV = 0x26,
  311. MLX5_OPCODE_RCHECK_PSV = 0x27,
  312. MLX5_OPCODE_UMR = 0x25,
  313. };
  314. enum {
  315. MLX5_SET_PORT_RESET_QKEY = 0,
  316. MLX5_SET_PORT_GUID0 = 16,
  317. MLX5_SET_PORT_NODE_GUID = 17,
  318. MLX5_SET_PORT_SYS_GUID = 18,
  319. MLX5_SET_PORT_GID_TABLE = 19,
  320. MLX5_SET_PORT_PKEY_TABLE = 20,
  321. };
  322. enum {
  323. MLX5_BW_NO_LIMIT = 0,
  324. MLX5_100_MBPS_UNIT = 3,
  325. MLX5_GBPS_UNIT = 4,
  326. };
  327. enum {
  328. MLX5_MAX_PAGE_SHIFT = 31
  329. };
  330. enum {
  331. MLX5_ADAPTER_PAGE_SHIFT = 12,
  332. MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT,
  333. };
  334. enum {
  335. MLX5_CAP_OFF_CMDIF_CSUM = 46,
  336. };
  337. enum {
  338. /*
  339. * Max wqe size for rdma read is 512 bytes, so this
  340. * limits our max_sge_rd as the wqe needs to fit:
  341. * - ctrl segment (16 bytes)
  342. * - rdma segment (16 bytes)
  343. * - scatter elements (16 bytes each)
  344. */
  345. MLX5_MAX_SGE_RD = (512 - 16 - 16) / 16
  346. };
  347. enum mlx5_odp_transport_cap_bits {
  348. MLX5_ODP_SUPPORT_SEND = 1 << 31,
  349. MLX5_ODP_SUPPORT_RECV = 1 << 30,
  350. MLX5_ODP_SUPPORT_WRITE = 1 << 29,
  351. MLX5_ODP_SUPPORT_READ = 1 << 28,
  352. };
  353. struct mlx5_odp_caps {
  354. char reserved[0x10];
  355. struct {
  356. __be32 rc_odp_caps;
  357. __be32 uc_odp_caps;
  358. __be32 ud_odp_caps;
  359. } per_transport_caps;
  360. char reserved2[0xe4];
  361. };
  362. struct mlx5_cmd_layout {
  363. u8 type;
  364. u8 rsvd0[3];
  365. __be32 inlen;
  366. __be64 in_ptr;
  367. __be32 in[4];
  368. __be32 out[4];
  369. __be64 out_ptr;
  370. __be32 outlen;
  371. u8 token;
  372. u8 sig;
  373. u8 rsvd1;
  374. u8 status_own;
  375. };
  376. struct health_buffer {
  377. __be32 assert_var[5];
  378. __be32 rsvd0[3];
  379. __be32 assert_exit_ptr;
  380. __be32 assert_callra;
  381. __be32 rsvd1[2];
  382. __be32 fw_ver;
  383. __be32 hw_id;
  384. __be32 rsvd2;
  385. u8 irisc_index;
  386. u8 synd;
  387. __be16 ext_synd;
  388. };
  389. struct mlx5_init_seg {
  390. __be32 fw_rev;
  391. __be32 cmdif_rev_fw_sub;
  392. __be32 rsvd0[2];
  393. __be32 cmdq_addr_h;
  394. __be32 cmdq_addr_l_sz;
  395. __be32 cmd_dbell;
  396. __be32 rsvd1[120];
  397. __be32 initializing;
  398. struct health_buffer health;
  399. __be32 rsvd2[880];
  400. __be32 internal_timer_h;
  401. __be32 internal_timer_l;
  402. __be32 rsvd3[2];
  403. __be32 health_counter;
  404. __be32 rsvd4[1019];
  405. __be64 ieee1588_clk;
  406. __be32 ieee1588_clk_type;
  407. __be32 clr_intx;
  408. };
  409. struct mlx5_eqe_comp {
  410. __be32 reserved[6];
  411. __be32 cqn;
  412. };
  413. struct mlx5_eqe_qp_srq {
  414. __be32 reserved1[5];
  415. u8 type;
  416. u8 reserved2[3];
  417. __be32 qp_srq_n;
  418. };
  419. struct mlx5_eqe_cq_err {
  420. __be32 cqn;
  421. u8 reserved1[7];
  422. u8 syndrome;
  423. };
  424. struct mlx5_eqe_port_state {
  425. u8 reserved0[8];
  426. u8 port;
  427. };
  428. struct mlx5_eqe_gpio {
  429. __be32 reserved0[2];
  430. __be64 gpio_event;
  431. };
  432. struct mlx5_eqe_congestion {
  433. u8 type;
  434. u8 rsvd0;
  435. u8 congestion_level;
  436. };
  437. struct mlx5_eqe_stall_vl {
  438. u8 rsvd0[3];
  439. u8 port_vl;
  440. };
  441. struct mlx5_eqe_cmd {
  442. __be32 vector;
  443. __be32 rsvd[6];
  444. };
  445. struct mlx5_eqe_page_req {
  446. u8 rsvd0[2];
  447. __be16 func_id;
  448. __be32 num_pages;
  449. __be32 rsvd1[5];
  450. };
  451. struct mlx5_eqe_page_fault {
  452. __be32 bytes_committed;
  453. union {
  454. struct {
  455. u16 reserved1;
  456. __be16 wqe_index;
  457. u16 reserved2;
  458. __be16 packet_length;
  459. u8 reserved3[12];
  460. } __packed wqe;
  461. struct {
  462. __be32 r_key;
  463. u16 reserved1;
  464. __be16 packet_length;
  465. __be32 rdma_op_len;
  466. __be64 rdma_va;
  467. } __packed rdma;
  468. } __packed;
  469. __be32 flags_qpn;
  470. } __packed;
  471. struct mlx5_eqe_vport_change {
  472. u8 rsvd0[2];
  473. __be16 vport_num;
  474. __be32 rsvd1[6];
  475. } __packed;
  476. union ev_data {
  477. __be32 raw[7];
  478. struct mlx5_eqe_cmd cmd;
  479. struct mlx5_eqe_comp comp;
  480. struct mlx5_eqe_qp_srq qp_srq;
  481. struct mlx5_eqe_cq_err cq_err;
  482. struct mlx5_eqe_port_state port;
  483. struct mlx5_eqe_gpio gpio;
  484. struct mlx5_eqe_congestion cong;
  485. struct mlx5_eqe_stall_vl stall_vl;
  486. struct mlx5_eqe_page_req req_pages;
  487. struct mlx5_eqe_page_fault page_fault;
  488. struct mlx5_eqe_vport_change vport_change;
  489. } __packed;
  490. struct mlx5_eqe {
  491. u8 rsvd0;
  492. u8 type;
  493. u8 rsvd1;
  494. u8 sub_type;
  495. __be32 rsvd2[7];
  496. union ev_data data;
  497. __be16 rsvd3;
  498. u8 signature;
  499. u8 owner;
  500. } __packed;
  501. struct mlx5_cmd_prot_block {
  502. u8 data[MLX5_CMD_DATA_BLOCK_SIZE];
  503. u8 rsvd0[48];
  504. __be64 next;
  505. __be32 block_num;
  506. u8 rsvd1;
  507. u8 token;
  508. u8 ctrl_sig;
  509. u8 sig;
  510. };
  511. enum {
  512. MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5,
  513. };
  514. struct mlx5_err_cqe {
  515. u8 rsvd0[32];
  516. __be32 srqn;
  517. u8 rsvd1[18];
  518. u8 vendor_err_synd;
  519. u8 syndrome;
  520. __be32 s_wqe_opcode_qpn;
  521. __be16 wqe_counter;
  522. u8 signature;
  523. u8 op_own;
  524. };
  525. struct mlx5_cqe64 {
  526. u8 outer_l3_tunneled;
  527. u8 rsvd0;
  528. __be16 wqe_id;
  529. u8 lro_tcppsh_abort_dupack;
  530. u8 lro_min_ttl;
  531. __be16 lro_tcp_win;
  532. __be32 lro_ack_seq_num;
  533. __be32 rss_hash_result;
  534. u8 rss_hash_type;
  535. u8 ml_path;
  536. u8 rsvd20[2];
  537. __be16 check_sum;
  538. __be16 slid;
  539. __be32 flags_rqpn;
  540. u8 hds_ip_ext;
  541. u8 l4_l3_hdr_type;
  542. __be16 vlan_info;
  543. __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */
  544. __be32 imm_inval_pkey;
  545. u8 rsvd40[4];
  546. __be32 byte_cnt;
  547. __be32 timestamp_h;
  548. __be32 timestamp_l;
  549. __be32 sop_drop_qpn;
  550. __be16 wqe_counter;
  551. u8 signature;
  552. u8 op_own;
  553. };
  554. struct mlx5_mini_cqe8 {
  555. union {
  556. __be32 rx_hash_result;
  557. struct {
  558. __be16 checksum;
  559. __be16 rsvd;
  560. };
  561. struct {
  562. __be16 wqe_counter;
  563. u8 s_wqe_opcode;
  564. u8 reserved;
  565. } s_wqe_info;
  566. };
  567. __be32 byte_cnt;
  568. };
  569. enum {
  570. MLX5_NO_INLINE_DATA,
  571. MLX5_INLINE_DATA32_SEG,
  572. MLX5_INLINE_DATA64_SEG,
  573. MLX5_COMPRESSED,
  574. };
  575. enum {
  576. MLX5_CQE_FORMAT_CSUM = 0x1,
  577. };
  578. #define MLX5_MINI_CQE_ARRAY_SIZE 8
  579. static inline int mlx5_get_cqe_format(struct mlx5_cqe64 *cqe)
  580. {
  581. return (cqe->op_own >> 2) & 0x3;
  582. }
  583. static inline int get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe)
  584. {
  585. return (cqe->lro_tcppsh_abort_dupack >> 6) & 1;
  586. }
  587. static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe)
  588. {
  589. return (cqe->l4_l3_hdr_type >> 4) & 0x7;
  590. }
  591. static inline u8 get_cqe_l3_hdr_type(struct mlx5_cqe64 *cqe)
  592. {
  593. return (cqe->l4_l3_hdr_type >> 2) & 0x3;
  594. }
  595. static inline u8 cqe_is_tunneled(struct mlx5_cqe64 *cqe)
  596. {
  597. return cqe->outer_l3_tunneled & 0x1;
  598. }
  599. static inline int cqe_has_vlan(struct mlx5_cqe64 *cqe)
  600. {
  601. return !!(cqe->l4_l3_hdr_type & 0x1);
  602. }
  603. static inline u64 get_cqe_ts(struct mlx5_cqe64 *cqe)
  604. {
  605. u32 hi, lo;
  606. hi = be32_to_cpu(cqe->timestamp_h);
  607. lo = be32_to_cpu(cqe->timestamp_l);
  608. return (u64)lo | ((u64)hi << 32);
  609. }
  610. struct mpwrq_cqe_bc {
  611. __be16 filler_consumed_strides;
  612. __be16 byte_cnt;
  613. };
  614. static inline u16 mpwrq_get_cqe_byte_cnt(struct mlx5_cqe64 *cqe)
  615. {
  616. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  617. return be16_to_cpu(bc->byte_cnt);
  618. }
  619. static inline u16 mpwrq_get_cqe_bc_consumed_strides(struct mpwrq_cqe_bc *bc)
  620. {
  621. return 0x7fff & be16_to_cpu(bc->filler_consumed_strides);
  622. }
  623. static inline u16 mpwrq_get_cqe_consumed_strides(struct mlx5_cqe64 *cqe)
  624. {
  625. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  626. return mpwrq_get_cqe_bc_consumed_strides(bc);
  627. }
  628. static inline bool mpwrq_is_filler_cqe(struct mlx5_cqe64 *cqe)
  629. {
  630. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  631. return 0x8000 & be16_to_cpu(bc->filler_consumed_strides);
  632. }
  633. static inline u16 mpwrq_get_cqe_stride_index(struct mlx5_cqe64 *cqe)
  634. {
  635. return be16_to_cpu(cqe->wqe_counter);
  636. }
  637. enum {
  638. CQE_L4_HDR_TYPE_NONE = 0x0,
  639. CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1,
  640. CQE_L4_HDR_TYPE_UDP = 0x2,
  641. CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3,
  642. CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4,
  643. };
  644. enum {
  645. CQE_RSS_HTYPE_IP = 0x3 << 2,
  646. /* cqe->rss_hash_type[3:2] - IP destination selected for hash
  647. * (00 = none, 01 = IPv4, 10 = IPv6, 11 = Reserved)
  648. */
  649. CQE_RSS_HTYPE_L4 = 0x3 << 6,
  650. /* cqe->rss_hash_type[7:6] - L4 destination selected for hash
  651. * (00 = none, 01 = TCP. 10 = UDP, 11 = IPSEC.SPI
  652. */
  653. };
  654. enum {
  655. MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0,
  656. MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1,
  657. MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2,
  658. };
  659. enum {
  660. CQE_L2_OK = 1 << 0,
  661. CQE_L3_OK = 1 << 1,
  662. CQE_L4_OK = 1 << 2,
  663. };
  664. struct mlx5_sig_err_cqe {
  665. u8 rsvd0[16];
  666. __be32 expected_trans_sig;
  667. __be32 actual_trans_sig;
  668. __be32 expected_reftag;
  669. __be32 actual_reftag;
  670. __be16 syndrome;
  671. u8 rsvd22[2];
  672. __be32 mkey;
  673. __be64 err_offset;
  674. u8 rsvd30[8];
  675. __be32 qpn;
  676. u8 rsvd38[2];
  677. u8 signature;
  678. u8 op_own;
  679. };
  680. struct mlx5_wqe_srq_next_seg {
  681. u8 rsvd0[2];
  682. __be16 next_wqe_index;
  683. u8 signature;
  684. u8 rsvd1[11];
  685. };
  686. union mlx5_ext_cqe {
  687. struct ib_grh grh;
  688. u8 inl[64];
  689. };
  690. struct mlx5_cqe128 {
  691. union mlx5_ext_cqe inl_grh;
  692. struct mlx5_cqe64 cqe64;
  693. };
  694. enum {
  695. MLX5_MKEY_STATUS_FREE = 1 << 6,
  696. };
  697. enum {
  698. MLX5_MKEY_REMOTE_INVAL = 1 << 24,
  699. MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29,
  700. MLX5_MKEY_BSF_EN = 1 << 30,
  701. MLX5_MKEY_LEN64 = 1 << 31,
  702. };
  703. struct mlx5_mkey_seg {
  704. /* This is a two bit field occupying bits 31-30.
  705. * bit 31 is always 0,
  706. * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation
  707. */
  708. u8 status;
  709. u8 pcie_control;
  710. u8 flags;
  711. u8 version;
  712. __be32 qpn_mkey7_0;
  713. u8 rsvd1[4];
  714. __be32 flags_pd;
  715. __be64 start_addr;
  716. __be64 len;
  717. __be32 bsfs_octo_size;
  718. u8 rsvd2[16];
  719. __be32 xlt_oct_size;
  720. u8 rsvd3[3];
  721. u8 log2_page_size;
  722. u8 rsvd4[4];
  723. };
  724. #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  725. enum {
  726. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
  727. };
  728. enum {
  729. VPORT_STATE_DOWN = 0x0,
  730. VPORT_STATE_UP = 0x1,
  731. };
  732. enum {
  733. MLX5_ESW_VPORT_ADMIN_STATE_DOWN = 0x0,
  734. MLX5_ESW_VPORT_ADMIN_STATE_UP = 0x1,
  735. MLX5_ESW_VPORT_ADMIN_STATE_AUTO = 0x2,
  736. };
  737. enum {
  738. MLX5_L3_PROT_TYPE_IPV4 = 0,
  739. MLX5_L3_PROT_TYPE_IPV6 = 1,
  740. };
  741. enum {
  742. MLX5_L4_PROT_TYPE_TCP = 0,
  743. MLX5_L4_PROT_TYPE_UDP = 1,
  744. };
  745. enum {
  746. MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0,
  747. MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1,
  748. MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2,
  749. MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3,
  750. MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4,
  751. };
  752. enum {
  753. MLX5_MATCH_OUTER_HEADERS = 1 << 0,
  754. MLX5_MATCH_MISC_PARAMETERS = 1 << 1,
  755. MLX5_MATCH_INNER_HEADERS = 1 << 2,
  756. };
  757. enum {
  758. MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0,
  759. MLX5_FLOW_TABLE_TYPE_ESWITCH = 4,
  760. };
  761. enum {
  762. MLX5_FLOW_CONTEXT_DEST_TYPE_VPORT = 0,
  763. MLX5_FLOW_CONTEXT_DEST_TYPE_FLOW_TABLE = 1,
  764. MLX5_FLOW_CONTEXT_DEST_TYPE_TIR = 2,
  765. };
  766. enum mlx5_list_type {
  767. MLX5_NVPRT_LIST_TYPE_UC = 0x0,
  768. MLX5_NVPRT_LIST_TYPE_MC = 0x1,
  769. MLX5_NVPRT_LIST_TYPE_VLAN = 0x2,
  770. };
  771. enum {
  772. MLX5_RQC_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
  773. MLX5_RQC_RQ_TYPE_MEMORY_RQ_RPM = 0x1,
  774. };
  775. enum mlx5_wol_mode {
  776. MLX5_WOL_DISABLE = 0,
  777. MLX5_WOL_SECURED_MAGIC = 1 << 1,
  778. MLX5_WOL_MAGIC = 1 << 2,
  779. MLX5_WOL_ARP = 1 << 3,
  780. MLX5_WOL_BROADCAST = 1 << 4,
  781. MLX5_WOL_MULTICAST = 1 << 5,
  782. MLX5_WOL_UNICAST = 1 << 6,
  783. MLX5_WOL_PHY_ACTIVITY = 1 << 7,
  784. };
  785. /* MLX5 DEV CAPs */
  786. /* TODO: EAT.ME */
  787. enum mlx5_cap_mode {
  788. HCA_CAP_OPMOD_GET_MAX = 0,
  789. HCA_CAP_OPMOD_GET_CUR = 1,
  790. };
  791. enum mlx5_cap_type {
  792. MLX5_CAP_GENERAL = 0,
  793. MLX5_CAP_ETHERNET_OFFLOADS,
  794. MLX5_CAP_ODP,
  795. MLX5_CAP_ATOMIC,
  796. MLX5_CAP_ROCE,
  797. MLX5_CAP_IPOIB_OFFLOADS,
  798. MLX5_CAP_EOIB_OFFLOADS,
  799. MLX5_CAP_FLOW_TABLE,
  800. MLX5_CAP_ESWITCH_FLOW_TABLE,
  801. MLX5_CAP_ESWITCH,
  802. MLX5_CAP_RESERVED,
  803. MLX5_CAP_VECTOR_CALC,
  804. MLX5_CAP_QOS,
  805. /* NUM OF CAP Types */
  806. MLX5_CAP_NUM
  807. };
  808. /* GET Dev Caps macros */
  809. #define MLX5_CAP_GEN(mdev, cap) \
  810. MLX5_GET(cmd_hca_cap, mdev->hca_caps_cur[MLX5_CAP_GENERAL], cap)
  811. #define MLX5_CAP_GEN_MAX(mdev, cap) \
  812. MLX5_GET(cmd_hca_cap, mdev->hca_caps_max[MLX5_CAP_GENERAL], cap)
  813. #define MLX5_CAP_ETH(mdev, cap) \
  814. MLX5_GET(per_protocol_networking_offload_caps,\
  815. mdev->hca_caps_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap)
  816. #define MLX5_CAP_ETH_MAX(mdev, cap) \
  817. MLX5_GET(per_protocol_networking_offload_caps,\
  818. mdev->hca_caps_max[MLX5_CAP_ETHERNET_OFFLOADS], cap)
  819. #define MLX5_CAP_ROCE(mdev, cap) \
  820. MLX5_GET(roce_cap, mdev->hca_caps_cur[MLX5_CAP_ROCE], cap)
  821. #define MLX5_CAP_ROCE_MAX(mdev, cap) \
  822. MLX5_GET(roce_cap, mdev->hca_caps_max[MLX5_CAP_ROCE], cap)
  823. #define MLX5_CAP_ATOMIC(mdev, cap) \
  824. MLX5_GET(atomic_caps, mdev->hca_caps_cur[MLX5_CAP_ATOMIC], cap)
  825. #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \
  826. MLX5_GET(atomic_caps, mdev->hca_caps_max[MLX5_CAP_ATOMIC], cap)
  827. #define MLX5_CAP_FLOWTABLE(mdev, cap) \
  828. MLX5_GET(flow_table_nic_cap, mdev->hca_caps_cur[MLX5_CAP_FLOW_TABLE], cap)
  829. #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \
  830. MLX5_GET(flow_table_nic_cap, mdev->hca_caps_max[MLX5_CAP_FLOW_TABLE], cap)
  831. #define MLX5_CAP_FLOWTABLE_NIC_RX(mdev, cap) \
  832. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.cap)
  833. #define MLX5_CAP_FLOWTABLE_NIC_RX_MAX(mdev, cap) \
  834. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive.cap)
  835. #define MLX5_CAP_FLOWTABLE_SNIFFER_RX(mdev, cap) \
  836. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_sniffer.cap)
  837. #define MLX5_CAP_FLOWTABLE_SNIFFER_RX_MAX(mdev, cap) \
  838. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive_sniffer.cap)
  839. #define MLX5_CAP_FLOWTABLE_SNIFFER_TX(mdev, cap) \
  840. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_sniffer.cap)
  841. #define MLX5_CAP_FLOWTABLE_SNIFFER_TX_MAX(mdev, cap) \
  842. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit_sniffer.cap)
  843. #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \
  844. MLX5_GET(flow_table_eswitch_cap, \
  845. mdev->hca_caps_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
  846. #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \
  847. MLX5_GET(flow_table_eswitch_cap, \
  848. mdev->hca_caps_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
  849. #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \
  850. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap)
  851. #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \
  852. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap)
  853. #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \
  854. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap)
  855. #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \
  856. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap)
  857. #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \
  858. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap)
  859. #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \
  860. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap)
  861. #define MLX5_CAP_ESW(mdev, cap) \
  862. MLX5_GET(e_switch_cap, \
  863. mdev->hca_caps_cur[MLX5_CAP_ESWITCH], cap)
  864. #define MLX5_CAP_ESW_MAX(mdev, cap) \
  865. MLX5_GET(e_switch_cap, \
  866. mdev->hca_caps_max[MLX5_CAP_ESWITCH], cap)
  867. #define MLX5_CAP_ODP(mdev, cap)\
  868. MLX5_GET(odp_cap, mdev->hca_caps_cur[MLX5_CAP_ODP], cap)
  869. #define MLX5_CAP_VECTOR_CALC(mdev, cap) \
  870. MLX5_GET(vector_calc_cap, \
  871. mdev->hca_caps_cur[MLX5_CAP_VECTOR_CALC], cap)
  872. #define MLX5_CAP_QOS(mdev, cap)\
  873. MLX5_GET(qos_cap, mdev->hca_caps_cur[MLX5_CAP_QOS], cap)
  874. enum {
  875. MLX5_CMD_STAT_OK = 0x0,
  876. MLX5_CMD_STAT_INT_ERR = 0x1,
  877. MLX5_CMD_STAT_BAD_OP_ERR = 0x2,
  878. MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3,
  879. MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4,
  880. MLX5_CMD_STAT_BAD_RES_ERR = 0x5,
  881. MLX5_CMD_STAT_RES_BUSY = 0x6,
  882. MLX5_CMD_STAT_LIM_ERR = 0x8,
  883. MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9,
  884. MLX5_CMD_STAT_IX_ERR = 0xa,
  885. MLX5_CMD_STAT_NO_RES_ERR = 0xf,
  886. MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50,
  887. MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51,
  888. MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10,
  889. MLX5_CMD_STAT_BAD_PKT_ERR = 0x30,
  890. MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40,
  891. };
  892. enum {
  893. MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0,
  894. MLX5_RFC_2863_COUNTERS_GROUP = 0x1,
  895. MLX5_RFC_2819_COUNTERS_GROUP = 0x2,
  896. MLX5_RFC_3635_COUNTERS_GROUP = 0x3,
  897. MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5,
  898. MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10,
  899. MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11,
  900. MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12,
  901. MLX5_INFINIBAND_PORT_COUNTERS_GROUP = 0x20,
  902. };
  903. static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz)
  904. {
  905. if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE)
  906. return 0;
  907. return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz;
  908. }
  909. #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 8
  910. #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 8
  911. #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1
  912. #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\
  913. MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\
  914. MLX5_BY_PASS_NUM_MULTICAST_PRIOS)
  915. #endif /* MLX5_DEVICE_H */