imx6q-iomuxc-gpr.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef __LINUX_IMX6Q_IOMUXC_GPR_H
  9. #define __LINUX_IMX6Q_IOMUXC_GPR_H
  10. #include <linux/bitops.h>
  11. #define IOMUXC_GPR0 0x00
  12. #define IOMUXC_GPR1 0x04
  13. #define IOMUXC_GPR2 0x08
  14. #define IOMUXC_GPR3 0x0c
  15. #define IOMUXC_GPR4 0x10
  16. #define IOMUXC_GPR5 0x14
  17. #define IOMUXC_GPR6 0x18
  18. #define IOMUXC_GPR7 0x1c
  19. #define IOMUXC_GPR8 0x20
  20. #define IOMUXC_GPR9 0x24
  21. #define IOMUXC_GPR10 0x28
  22. #define IOMUXC_GPR11 0x2c
  23. #define IOMUXC_GPR12 0x30
  24. #define IOMUXC_GPR13 0x34
  25. #define IMX6Q_GPR0_CLOCK_8_MUX_SEL_MASK (0x3 << 30)
  26. #define IMX6Q_GPR0_CLOCK_8_MUX_SEL_AUDMUX_RXCLK_P7_MUXED (0x0 << 30)
  27. #define IMX6Q_GPR0_CLOCK_8_MUX_SEL_AUDMUX_RXCLK_P7 (0x1 << 30)
  28. #define IMX6Q_GPR0_CLOCK_8_MUX_SEL_SSI3_SSI_SRCK (0x2 << 30)
  29. #define IMX6Q_GPR0_CLOCK_8_MUX_SEL_SSI3_RX_BIT_CLK (0x3 << 30)
  30. #define IMX6Q_GPR0_CLOCK_0_MUX_SEL_MASK (0x3 << 28)
  31. #define IMX6Q_GPR0_CLOCK_0_MUX_SEL_ESAI1_IPP_IND_SCKR_MUXED (0x0 << 28)
  32. #define IMX6Q_GPR0_CLOCK_0_MUX_SEL_ESAI1_IPP_IND_SCKR (0x1 << 28)
  33. #define IMX6Q_GPR0_CLOCK_0_MUX_SEL_ESAI1_IPP_DO_SCKR (0x2 << 28)
  34. #define IMX6Q_GPR0_CLOCK_B_MUX_SEL_MASK (0x3 << 26)
  35. #define IMX6Q_GPR0_CLOCK_B_MUX_SEL_AUDMUX_TXCLK_P7_MUXED (0x0 << 26)
  36. #define IMX6Q_GPR0_CLOCK_B_MUX_SEL_AUDMUX_TXCLK_P7 (0x1 << 26)
  37. #define IMX6Q_GPR0_CLOCK_B_MUX_SEL_SSI3_SSI_STCK (0x2 << 26)
  38. #define IMX6Q_GPR0_CLOCK_B_MUX_SEL_SSI3_TX_BIT_CLK (0x3 << 26)
  39. #define IMX6Q_GPR0_CLOCK_3_MUX_SEL_MASK (0x3 << 24)
  40. #define IMX6Q_GPR0_CLOCK_3_MUX_SEL_AUDMUX_RXCLK_P7_MUXED (0x3 << 24)
  41. #define IMX6Q_GPR0_CLOCK_3_MUX_SEL_AUDMUX_RXCLK_P7 (0x3 << 24)
  42. #define IMX6Q_GPR0_CLOCK_3_MUX_SEL_SSI3_SSI_SRCK (0x3 << 24)
  43. #define IMX6Q_GPR0_CLOCK_3_MUX_SEL_SSI3_RX_BIT_CLK (0x3 << 24)
  44. #define IMX6Q_GPR0_CLOCK_A_MUX_SEL_MASK (0x3 << 22)
  45. #define IMX6Q_GPR0_CLOCK_A_MUX_SEL_AUDMUX_TXCLK_P2_MUXED (0x0 << 22)
  46. #define IMX6Q_GPR0_CLOCK_A_MUX_SEL_AUDMUX_TXCLK_P2 (0x1 << 22)
  47. #define IMX6Q_GPR0_CLOCK_A_MUX_SEL_SSI2_SSI_STCK (0x2 << 22)
  48. #define IMX6Q_GPR0_CLOCK_A_MUX_SEL_SSI2_TX_BIT_CLK (0x3 << 22)
  49. #define IMX6Q_GPR0_CLOCK_2_MUX_SEL_MASK (0x3 << 20)
  50. #define IMX6Q_GPR0_CLOCK_2_MUX_SEL_AUDMUX_RXCLK_P2_MUXED (0x0 << 20)
  51. #define IMX6Q_GPR0_CLOCK_2_MUX_SEL_AUDMUX_RXCLK_P2 (0x1 << 20)
  52. #define IMX6Q_GPR0_CLOCK_2_MUX_SEL_SSI2_SSI_SRCK (0x2 << 20)
  53. #define IMX6Q_GPR0_CLOCK_2_MUX_SEL_SSI2_RX_BIT_CLK (0x3 << 20)
  54. #define IMX6Q_GPR0_CLOCK_9_MUX_SEL_MASK (0x3 << 18)
  55. #define IMX6Q_GPR0_CLOCK_9_MUX_SEL_AUDMUX_TXCLK_P1_MUXED (0x0 << 18)
  56. #define IMX6Q_GPR0_CLOCK_9_MUX_SEL_AUDMUX_TXCLK_P1 (0x1 << 18)
  57. #define IMX6Q_GPR0_CLOCK_9_MUX_SEL_SSI1_SSI_STCK (0x2 << 18)
  58. #define IMX6Q_GPR0_CLOCK_9_MUX_SEL_SSI1_SSI_TX_BIT_CLK (0x3 << 18)
  59. #define IMX6Q_GPR0_CLOCK_1_MUX_SEL_MASK (0x3 << 16)
  60. #define IMX6Q_GPR0_CLOCK_1_MUX_SEL_AUDMUX_RXCLK_P1_MUXED (0x0 << 16)
  61. #define IMX6Q_GPR0_CLOCK_1_MUX_SEL_AUDMUX_RXCLK_P1 (0x1 << 16)
  62. #define IMX6Q_GPR0_CLOCK_1_MUX_SEL_SSI1_SSI_SRCK (0x2 << 16)
  63. #define IMX6Q_GPR0_CLOCK_1_MUX_SEL_SSI1_SSI_RX_BIT_CLK (0x3 << 16)
  64. #define IMX6Q_GPR0_TX_CLK2_MUX_SEL_MASK (0x3 << 14)
  65. #define IMX6Q_GPR0_TX_CLK2_MUX_SEL_ASRCK_CLK1 (0x0 << 14)
  66. #define IMX6Q_GPR0_TX_CLK2_MUX_SEL_ASRCK_CLK2 (0x1 << 14)
  67. #define IMX6Q_GPR0_TX_CLK2_MUX_SEL_ASRCK_CLK3 (0x2 << 14)
  68. #define IMX6Q_GPR0_DMAREQ_MUX_SEL7_MASK BIT(7)
  69. #define IMX6Q_GPR0_DMAREQ_MUX_SEL7_SPDIF 0x0
  70. #define IMX6Q_GPR0_DMAREQ_MUX_SEL7_IOMUX BIT(7)
  71. #define IMX6Q_GPR0_DMAREQ_MUX_SEL6_MASK BIT(6)
  72. #define IMX6Q_GPR0_DMAREQ_MUX_SEL6_ESAI 0x0
  73. #define IMX6Q_GPR0_DMAREQ_MUX_SEL6_I2C3 BIT(6)
  74. #define IMX6Q_GPR0_DMAREQ_MUX_SEL5_MASK BIT(5)
  75. #define IMX6Q_GPR0_DMAREQ_MUX_SEL5_ECSPI4 0x0
  76. #define IMX6Q_GPR0_DMAREQ_MUX_SEL5_EPIT2 BIT(5)
  77. #define IMX6Q_GPR0_DMAREQ_MUX_SEL4_MASK BIT(4)
  78. #define IMX6Q_GPR0_DMAREQ_MUX_SEL4_ECSPI4 0x0
  79. #define IMX6Q_GPR0_DMAREQ_MUX_SEL4_I2C1 BIT(4)
  80. #define IMX6Q_GPR0_DMAREQ_MUX_SEL3_MASK BIT(3)
  81. #define IMX6Q_GPR0_DMAREQ_MUX_SEL3_ECSPI2 0x0
  82. #define IMX6Q_GPR0_DMAREQ_MUX_SEL3_I2C1 BIT(3)
  83. #define IMX6Q_GPR0_DMAREQ_MUX_SEL2_MASK BIT(2)
  84. #define IMX6Q_GPR0_DMAREQ_MUX_SEL2_ECSPI1 0x0
  85. #define IMX6Q_GPR0_DMAREQ_MUX_SEL2_I2C2 BIT(2)
  86. #define IMX6Q_GPR0_DMAREQ_MUX_SEL1_MASK BIT(1)
  87. #define IMX6Q_GPR0_DMAREQ_MUX_SEL1_ECSPI1 0x0
  88. #define IMX6Q_GPR0_DMAREQ_MUX_SEL1_I2C3 BIT(1)
  89. #define IMX6Q_GPR0_DMAREQ_MUX_SEL0_MASK BIT(0)
  90. #define IMX6Q_GPR0_DMAREQ_MUX_SEL0_IPU1 0x0
  91. #define IMX6Q_GPR0_DMAREQ_MUX_SEL0_IOMUX BIT(0)
  92. #define IMX6Q_GPR1_PCIE_REQ_MASK (0x3 << 30)
  93. #define IMX6Q_GPR1_PCIE_SW_RST BIT(29)
  94. #define IMX6Q_GPR1_PCIE_EXIT_L1 BIT(28)
  95. #define IMX6Q_GPR1_PCIE_RDY_L23 BIT(27)
  96. #define IMX6Q_GPR1_PCIE_ENTER_L1 BIT(26)
  97. #define IMX6Q_GPR1_MIPI_COLOR_SW BIT(25)
  98. #define IMX6Q_GPR1_DPI_OFF BIT(24)
  99. #define IMX6Q_GPR1_EXC_MON_MASK BIT(22)
  100. #define IMX6Q_GPR1_EXC_MON_OKAY 0x0
  101. #define IMX6Q_GPR1_EXC_MON_SLVE BIT(22)
  102. #define IMX6Q_GPR1_ENET_CLK_SEL_MASK BIT(21)
  103. #define IMX6Q_GPR1_ENET_CLK_SEL_PAD 0
  104. #define IMX6Q_GPR1_ENET_CLK_SEL_ANATOP BIT(21)
  105. #define IMX6Q_GPR1_MIPI_IPU2_MUX_MASK BIT(20)
  106. #define IMX6Q_GPR1_MIPI_IPU2_MUX_GASKET 0x0
  107. #define IMX6Q_GPR1_MIPI_IPU2_MUX_IOMUX BIT(20)
  108. #define IMX6Q_GPR1_MIPI_IPU1_MUX_MASK BIT(19)
  109. #define IMX6Q_GPR1_MIPI_IPU1_MUX_GASKET 0x0
  110. #define IMX6Q_GPR1_MIPI_IPU1_MUX_IOMUX BIT(19)
  111. #define IMX6Q_GPR1_PCIE_TEST_PD BIT(18)
  112. #define IMX6Q_GPR1_IPU_VPU_MUX_MASK BIT(17)
  113. #define IMX6Q_GPR1_IPU_VPU_MUX_IPU1 0x0
  114. #define IMX6Q_GPR1_IPU_VPU_MUX_IPU2 BIT(17)
  115. #define IMX6Q_GPR1_PCIE_REF_CLK_EN BIT(16)
  116. #define IMX6Q_GPR1_USB_EXP_MODE BIT(15)
  117. #define IMX6Q_GPR1_PCIE_INT BIT(14)
  118. #define IMX6Q_GPR1_USB_OTG_ID_SEL_MASK BIT(13)
  119. #define IMX6Q_GPR1_USB_OTG_ID_SEL_ENET_RX_ER 0x0
  120. #define IMX6Q_GPR1_USB_OTG_ID_SEL_GPIO_1 BIT(13)
  121. #define IMX6Q_GPR1_GINT BIT(12)
  122. #define IMX6Q_GPR1_ADDRS3_MASK (0x3 << 10)
  123. #define IMX6Q_GPR1_ADDRS3_32MB (0x0 << 10)
  124. #define IMX6Q_GPR1_ADDRS3_64MB (0x1 << 10)
  125. #define IMX6Q_GPR1_ADDRS3_128MB (0x2 << 10)
  126. #define IMX6Q_GPR1_ACT_CS3 BIT(9)
  127. #define IMX6Q_GPR1_ADDRS2_MASK (0x3 << 7)
  128. #define IMX6Q_GPR1_ACT_CS2 BIT(6)
  129. #define IMX6Q_GPR1_ADDRS1_MASK (0x3 << 4)
  130. #define IMX6Q_GPR1_ACT_CS1 BIT(3)
  131. #define IMX6Q_GPR1_ADDRS0_MASK (0x3 << 1)
  132. #define IMX6Q_GPR1_ACT_CS0 BIT(0)
  133. #define IMX6Q_GPR2_COUNTER_RESET_VAL_MASK (0x3 << 20)
  134. #define IMX6Q_GPR2_COUNTER_RESET_VAL_5 (0x0 << 20)
  135. #define IMX6Q_GPR2_COUNTER_RESET_VAL_3 (0x1 << 20)
  136. #define IMX6Q_GPR2_COUNTER_RESET_VAL_4 (0x2 << 20)
  137. #define IMX6Q_GPR2_COUNTER_RESET_VAL_6 (0x3 << 20)
  138. #define IMX6Q_GPR2_LVDS_CLK_SHIFT_MASK (0x7 << 16)
  139. #define IMX6Q_GPR2_LVDS_CLK_SHIFT_0 (0x0 << 16)
  140. #define IMX6Q_GPR2_LVDS_CLK_SHIFT_1 (0x1 << 16)
  141. #define IMX6Q_GPR2_LVDS_CLK_SHIFT_2 (0x2 << 16)
  142. #define IMX6Q_GPR2_LVDS_CLK_SHIFT_3 (0x3 << 16)
  143. #define IMX6Q_GPR2_LVDS_CLK_SHIFT_4 (0x4 << 16)
  144. #define IMX6Q_GPR2_LVDS_CLK_SHIFT_5 (0x5 << 16)
  145. #define IMX6Q_GPR2_LVDS_CLK_SHIFT_6 (0x6 << 16)
  146. #define IMX6Q_GPR2_LVDS_CLK_SHIFT_7 (0x7 << 16)
  147. #define IMX6Q_GPR2_BGREF_RRMODE_MASK BIT(15)
  148. #define IMX6Q_GPR2_BGREF_RRMODE_EXT_RESISTOR 0x0
  149. #define IMX6Q_GPR2_BGREF_RRMODE_INT_RESISTOR BIT(15)
  150. #define IMX6Q_GPR2_DI1_VS_POLARITY_MASK BIT(10)
  151. #define IMX6Q_GPR2_DI1_VS_POLARITY_ACTIVE_H 0x0
  152. #define IMX6Q_GPR2_DI1_VS_POLARITY_ACTIVE_L BIT(10)
  153. #define IMX6Q_GPR2_DI0_VS_POLARITY_MASK BIT(9)
  154. #define IMX6Q_GPR2_DI0_VS_POLARITY_ACTIVE_H 0x0
  155. #define IMX6Q_GPR2_DI0_VS_POLARITY_ACTIVE_L BIT(9)
  156. #define IMX6Q_GPR2_BIT_MAPPING_CH1_MASK BIT(8)
  157. #define IMX6Q_GPR2_BIT_MAPPING_CH1_SPWG 0x0
  158. #define IMX6Q_GPR2_BIT_MAPPING_CH1_JEIDA BIT(8)
  159. #define IMX6Q_GPR2_DATA_WIDTH_CH1_MASK BIT(7)
  160. #define IMX6Q_GPR2_DATA_WIDTH_CH1_18BIT 0x0
  161. #define IMX6Q_GPR2_DATA_WIDTH_CH1_24BIT BIT(7)
  162. #define IMX6Q_GPR2_BIT_MAPPING_CH0_MASK BIT(6)
  163. #define IMX6Q_GPR2_BIT_MAPPING_CH0_SPWG 0x0
  164. #define IMX6Q_GPR2_BIT_MAPPING_CH0_JEIDA BIT(6)
  165. #define IMX6Q_GPR2_DATA_WIDTH_CH0_MASK BIT(5)
  166. #define IMX6Q_GPR2_DATA_WIDTH_CH0_18BIT 0x0
  167. #define IMX6Q_GPR2_DATA_WIDTH_CH0_24BIT BIT(5)
  168. #define IMX6Q_GPR2_SPLIT_MODE_EN BIT(4)
  169. #define IMX6Q_GPR2_CH1_MODE_MASK (0x3 << 2)
  170. #define IMX6Q_GPR2_CH1_MODE_DISABLE (0x0 << 2)
  171. #define IMX6Q_GPR2_CH1_MODE_EN_ROUTE_DI0 (0x1 << 2)
  172. #define IMX6Q_GPR2_CH1_MODE_EN_ROUTE_DI1 (0x3 << 2)
  173. #define IMX6Q_GPR2_CH0_MODE_MASK (0x3 << 0)
  174. #define IMX6Q_GPR2_CH0_MODE_DISABLE (0x0 << 0)
  175. #define IMX6Q_GPR2_CH0_MODE_EN_ROUTE_DI0 (0x1 << 0)
  176. #define IMX6Q_GPR2_CH0_MODE_EN_ROUTE_DI1 (0x3 << 0)
  177. #define IMX6Q_GPR3_GPU_DBG_MASK (0x3 << 29)
  178. #define IMX6Q_GPR3_GPU_DBG_GPU3D (0x0 << 29)
  179. #define IMX6Q_GPR3_GPU_DBG_GPU2D (0x1 << 29)
  180. #define IMX6Q_GPR3_GPU_DBG_OPENVG (0x2 << 29)
  181. #define IMX6Q_GPR3_BCH_WR_CACHE_CTL BIT(28)
  182. #define IMX6Q_GPR3_BCH_RD_CACHE_CTL BIT(27)
  183. #define IMX6Q_GPR3_USDHCX_WR_CACHE_CTL BIT(26)
  184. #define IMX6Q_GPR3_USDHCX_RD_CACHE_CTL BIT(25)
  185. #define IMX6Q_GPR3_OCRAM_CTL_MASK (0xf << 21)
  186. #define IMX6Q_GPR3_OCRAM_STATUS_MASK (0xf << 17)
  187. #define IMX6Q_GPR3_CORE3_DBG_ACK_EN BIT(16)
  188. #define IMX6Q_GPR3_CORE2_DBG_ACK_EN BIT(15)
  189. #define IMX6Q_GPR3_CORE1_DBG_ACK_EN BIT(14)
  190. #define IMX6Q_GPR3_CORE0_DBG_ACK_EN BIT(13)
  191. #define IMX6Q_GPR3_TZASC2_BOOT_LOCK BIT(12)
  192. #define IMX6Q_GPR3_TZASC1_BOOT_LOCK BIT(11)
  193. #define IMX6Q_GPR3_IPU_DIAG_MASK BIT(10)
  194. #define IMX6Q_GPR3_LVDS1_MUX_CTL_MASK (0x3 << 8)
  195. #define IMX6Q_GPR3_LVDS1_MUX_CTL_IPU1_DI0 (0x0 << 8)
  196. #define IMX6Q_GPR3_LVDS1_MUX_CTL_IPU1_DI1 (0x1 << 8)
  197. #define IMX6Q_GPR3_LVDS1_MUX_CTL_IPU2_DI0 (0x2 << 8)
  198. #define IMX6Q_GPR3_LVDS1_MUX_CTL_IPU2_DI1 (0x3 << 8)
  199. #define IMX6Q_GPR3_LVDS0_MUX_CTL_MASK (0x3 << 6)
  200. #define IMX6Q_GPR3_LVDS0_MUX_CTL_IPU1_DI0 (0x0 << 6)
  201. #define IMX6Q_GPR3_LVDS0_MUX_CTL_IPU1_DI1 (0x1 << 6)
  202. #define IMX6Q_GPR3_LVDS0_MUX_CTL_IPU2_DI0 (0x2 << 6)
  203. #define IMX6Q_GPR3_LVDS0_MUX_CTL_IPU2_DI1 (0x3 << 6)
  204. #define IMX6Q_GPR3_MIPI_MUX_CTL_SHIFT 4
  205. #define IMX6Q_GPR3_MIPI_MUX_CTL_MASK (0x3 << 4)
  206. #define IMX6Q_GPR3_MIPI_MUX_CTL_IPU1_DI0 (0x0 << 4)
  207. #define IMX6Q_GPR3_MIPI_MUX_CTL_IPU1_DI1 (0x1 << 4)
  208. #define IMX6Q_GPR3_MIPI_MUX_CTL_IPU2_DI0 (0x2 << 4)
  209. #define IMX6Q_GPR3_MIPI_MUX_CTL_IPU2_DI1 (0x3 << 4)
  210. #define IMX6Q_GPR3_HDMI_MUX_CTL_SHIFT 2
  211. #define IMX6Q_GPR3_HDMI_MUX_CTL_MASK (0x3 << 2)
  212. #define IMX6Q_GPR3_HDMI_MUX_CTL_IPU1_DI0 (0x0 << 2)
  213. #define IMX6Q_GPR3_HDMI_MUX_CTL_IPU1_DI1 (0x1 << 2)
  214. #define IMX6Q_GPR3_HDMI_MUX_CTL_IPU2_DI0 (0x2 << 2)
  215. #define IMX6Q_GPR3_HDMI_MUX_CTL_IPU2_DI1 (0x3 << 2)
  216. #define IMX6Q_GPR4_VDOA_WR_CACHE_SEL BIT(31)
  217. #define IMX6Q_GPR4_VDOA_RD_CACHE_SEL BIT(30)
  218. #define IMX6Q_GPR4_VDOA_WR_CACHE_VAL BIT(29)
  219. #define IMX6Q_GPR4_VDOA_RD_CACHE_VAL BIT(28)
  220. #define IMX6Q_GPR4_PCIE_WR_CACHE_SEL BIT(27)
  221. #define IMX6Q_GPR4_PCIE_RD_CACHE_SEL BIT(26)
  222. #define IMX6Q_GPR4_PCIE_WR_CACHE_VAL BIT(25)
  223. #define IMX6Q_GPR4_PCIE_RD_CACHE_VAL BIT(24)
  224. #define IMX6Q_GPR4_SDMA_STOP_ACK BIT(19)
  225. #define IMX6Q_GPR4_CAN2_STOP_ACK BIT(18)
  226. #define IMX6Q_GPR4_CAN1_STOP_ACK BIT(17)
  227. #define IMX6Q_GPR4_ENET_STOP_ACK BIT(16)
  228. #define IMX6Q_GPR4_SOC_VERSION_MASK (0xff << 8)
  229. #define IMX6Q_GPR4_SOC_VERSION_OFF 0x8
  230. #define IMX6Q_GPR4_VPU_WR_CACHE_SEL BIT(7)
  231. #define IMX6Q_GPR4_VPU_RD_CACHE_SEL BIT(6)
  232. #define IMX6Q_GPR4_VPU_P_WR_CACHE_VAL BIT(3)
  233. #define IMX6Q_GPR4_VPU_P_RD_CACHE_VAL_MASK BIT(2)
  234. #define IMX6Q_GPR4_IPU_WR_CACHE_CTL BIT(1)
  235. #define IMX6Q_GPR4_IPU_RD_CACHE_CTL BIT(0)
  236. #define IMX6Q_GPR5_L2_CLK_STOP BIT(8)
  237. #define IMX6Q_GPR6_IPU1_ID00_WR_QOS_MASK (0xf << 0)
  238. #define IMX6Q_GPR6_IPU1_ID01_WR_QOS_MASK (0xf << 4)
  239. #define IMX6Q_GPR6_IPU1_ID10_WR_QOS_MASK (0xf << 8)
  240. #define IMX6Q_GPR6_IPU1_ID11_WR_QOS_MASK (0xf << 12)
  241. #define IMX6Q_GPR6_IPU1_ID00_RD_QOS_MASK (0xf << 16)
  242. #define IMX6Q_GPR6_IPU1_ID01_RD_QOS_MASK (0xf << 20)
  243. #define IMX6Q_GPR6_IPU1_ID10_RD_QOS_MASK (0xf << 24)
  244. #define IMX6Q_GPR6_IPU1_ID11_RD_QOS_MASK (0xf << 28)
  245. #define IMX6Q_GPR7_IPU2_ID00_WR_QOS_MASK (0xf << 0)
  246. #define IMX6Q_GPR7_IPU2_ID01_WR_QOS_MASK (0xf << 4)
  247. #define IMX6Q_GPR7_IPU2_ID10_WR_QOS_MASK (0xf << 8)
  248. #define IMX6Q_GPR7_IPU2_ID11_WR_QOS_MASK (0xf << 12)
  249. #define IMX6Q_GPR7_IPU2_ID00_RD_QOS_MASK (0xf << 16)
  250. #define IMX6Q_GPR7_IPU2_ID01_RD_QOS_MASK (0xf << 20)
  251. #define IMX6Q_GPR7_IPU2_ID10_RD_QOS_MASK (0xf << 24)
  252. #define IMX6Q_GPR7_IPU2_ID11_RD_QOS_MASK (0xf << 28)
  253. #define IMX6Q_GPR8_TX_SWING_LOW (0x7f << 25)
  254. #define IMX6Q_GPR8_TX_SWING_FULL (0x7f << 18)
  255. #define IMX6Q_GPR8_TX_DEEMPH_GEN2_6DB (0x3f << 12)
  256. #define IMX6Q_GPR8_TX_DEEMPH_GEN2_3P5DB (0x3f << 6)
  257. #define IMX6Q_GPR8_TX_DEEMPH_GEN1 (0x3f << 0)
  258. #define IMX6Q_GPR9_TZASC2_BYP BIT(1)
  259. #define IMX6Q_GPR9_TZASC1_BYP BIT(0)
  260. #define IMX6Q_GPR10_LOCK_DBG_EN BIT(29)
  261. #define IMX6Q_GPR10_LOCK_DBG_CLK_EN BIT(28)
  262. #define IMX6Q_GPR10_LOCK_SEC_ERR_RESP BIT(27)
  263. #define IMX6Q_GPR10_LOCK_OCRAM_TZ_ADDR (0x3f << 21)
  264. #define IMX6Q_GPR10_LOCK_OCRAM_TZ_EN BIT(20)
  265. #define IMX6Q_GPR10_LOCK_DCIC2_MUX_MASK (0x3 << 18)
  266. #define IMX6Q_GPR10_LOCK_DCIC1_MUX_MASK (0x3 << 16)
  267. #define IMX6Q_GPR10_DBG_EN BIT(13)
  268. #define IMX6Q_GPR10_DBG_CLK_EN BIT(12)
  269. #define IMX6Q_GPR10_SEC_ERR_RESP_MASK BIT(11)
  270. #define IMX6Q_GPR10_SEC_ERR_RESP_OKEY 0x0
  271. #define IMX6Q_GPR10_SEC_ERR_RESP_SLVE BIT(11)
  272. #define IMX6Q_GPR10_OCRAM_TZ_ADDR_MASK (0x3f << 5)
  273. #define IMX6Q_GPR10_OCRAM_TZ_EN_MASK BIT(4)
  274. #define IMX6Q_GPR10_DCIC2_MUX_CTL_MASK (0x3 << 2)
  275. #define IMX6Q_GPR10_DCIC2_MUX_CTL_IPU1_DI0 (0x0 << 2)
  276. #define IMX6Q_GPR10_DCIC2_MUX_CTL_IPU1_DI1 (0x1 << 2)
  277. #define IMX6Q_GPR10_DCIC2_MUX_CTL_IPU2_DI0 (0x2 << 2)
  278. #define IMX6Q_GPR10_DCIC2_MUX_CTL_IPU2_DI1 (0x3 << 2)
  279. #define IMX6Q_GPR10_DCIC1_MUX_CTL_MASK (0x3 << 0)
  280. #define IMX6Q_GPR10_DCIC1_MUX_CTL_IPU1_DI0 (0x0 << 0)
  281. #define IMX6Q_GPR10_DCIC1_MUX_CTL_IPU1_DI1 (0x1 << 0)
  282. #define IMX6Q_GPR10_DCIC1_MUX_CTL_IPU2_DI0 (0x2 << 0)
  283. #define IMX6Q_GPR10_DCIC1_MUX_CTL_IPU2_DI1 (0x3 << 0)
  284. #define IMX6Q_GPR12_ARMP_IPG_CLK_EN BIT(27)
  285. #define IMX6Q_GPR12_ARMP_AHB_CLK_EN BIT(26)
  286. #define IMX6Q_GPR12_ARMP_ATB_CLK_EN BIT(25)
  287. #define IMX6Q_GPR12_ARMP_APB_CLK_EN BIT(24)
  288. #define IMX6Q_GPR12_DEVICE_TYPE (0xf << 12)
  289. #define IMX6Q_GPR12_PCIE_CTL_2 BIT(10)
  290. #define IMX6Q_GPR12_LOS_LEVEL (0x1f << 4)
  291. #define IMX6Q_GPR13_SDMA_STOP_REQ BIT(30)
  292. #define IMX6Q_GPR13_CAN2_STOP_REQ BIT(29)
  293. #define IMX6Q_GPR13_CAN1_STOP_REQ BIT(28)
  294. #define IMX6Q_GPR13_ENET_STOP_REQ BIT(27)
  295. #define IMX6Q_GPR13_SATA_RX_EQ_VAL_MASK (0x7 << 24)
  296. #define IMX6Q_GPR13_SATA_RX_EQ_VAL_0_5_DB (0x0 << 24)
  297. #define IMX6Q_GPR13_SATA_RX_EQ_VAL_1_0_DB (0x1 << 24)
  298. #define IMX6Q_GPR13_SATA_RX_EQ_VAL_1_5_DB (0x2 << 24)
  299. #define IMX6Q_GPR13_SATA_RX_EQ_VAL_2_0_DB (0x3 << 24)
  300. #define IMX6Q_GPR13_SATA_RX_EQ_VAL_2_5_DB (0x4 << 24)
  301. #define IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB (0x5 << 24)
  302. #define IMX6Q_GPR13_SATA_RX_EQ_VAL_3_5_DB (0x6 << 24)
  303. #define IMX6Q_GPR13_SATA_RX_EQ_VAL_4_0_DB (0x7 << 24)
  304. #define IMX6Q_GPR13_SATA_RX_LOS_LVL_MASK (0x1f << 19)
  305. #define IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA1I (0x10 << 19)
  306. #define IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA1M (0x10 << 19)
  307. #define IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA1X (0x1a << 19)
  308. #define IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA2I (0x12 << 19)
  309. #define IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA2M (0x12 << 19)
  310. #define IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA2X (0x1a << 19)
  311. #define IMX6Q_GPR13_SATA_RX_DPLL_MODE_MASK (0x7 << 16)
  312. #define IMX6Q_GPR13_SATA_RX_DPLL_MODE_1P_1F (0x0 << 16)
  313. #define IMX6Q_GPR13_SATA_RX_DPLL_MODE_2P_2F (0x1 << 16)
  314. #define IMX6Q_GPR13_SATA_RX_DPLL_MODE_1P_4F (0x2 << 16)
  315. #define IMX6Q_GPR13_SATA_RX_DPLL_MODE_2P_4F (0x3 << 16)
  316. #define IMX6Q_GPR13_SATA_SPD_MODE_MASK BIT(15)
  317. #define IMX6Q_GPR13_SATA_SPD_MODE_1P5G 0x0
  318. #define IMX6Q_GPR13_SATA_SPD_MODE_3P0G BIT(15)
  319. #define IMX6Q_GPR13_SATA_MPLL_SS_EN BIT(14)
  320. #define IMX6Q_GPR13_SATA_TX_ATTEN_MASK (0x7 << 11)
  321. #define IMX6Q_GPR13_SATA_TX_ATTEN_16_16 (0x0 << 11)
  322. #define IMX6Q_GPR13_SATA_TX_ATTEN_14_16 (0x1 << 11)
  323. #define IMX6Q_GPR13_SATA_TX_ATTEN_12_16 (0x2 << 11)
  324. #define IMX6Q_GPR13_SATA_TX_ATTEN_10_16 (0x3 << 11)
  325. #define IMX6Q_GPR13_SATA_TX_ATTEN_9_16 (0x4 << 11)
  326. #define IMX6Q_GPR13_SATA_TX_ATTEN_8_16 (0x5 << 11)
  327. #define IMX6Q_GPR13_SATA_TX_BOOST_MASK (0xf << 7)
  328. #define IMX6Q_GPR13_SATA_TX_BOOST_0_00_DB (0x0 << 7)
  329. #define IMX6Q_GPR13_SATA_TX_BOOST_0_37_DB (0x1 << 7)
  330. #define IMX6Q_GPR13_SATA_TX_BOOST_0_74_DB (0x2 << 7)
  331. #define IMX6Q_GPR13_SATA_TX_BOOST_1_11_DB (0x3 << 7)
  332. #define IMX6Q_GPR13_SATA_TX_BOOST_1_48_DB (0x4 << 7)
  333. #define IMX6Q_GPR13_SATA_TX_BOOST_1_85_DB (0x5 << 7)
  334. #define IMX6Q_GPR13_SATA_TX_BOOST_2_22_DB (0x6 << 7)
  335. #define IMX6Q_GPR13_SATA_TX_BOOST_2_59_DB (0x7 << 7)
  336. #define IMX6Q_GPR13_SATA_TX_BOOST_2_96_DB (0x8 << 7)
  337. #define IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB (0x9 << 7)
  338. #define IMX6Q_GPR13_SATA_TX_BOOST_3_70_DB (0xa << 7)
  339. #define IMX6Q_GPR13_SATA_TX_BOOST_4_07_DB (0xb << 7)
  340. #define IMX6Q_GPR13_SATA_TX_BOOST_4_44_DB (0xc << 7)
  341. #define IMX6Q_GPR13_SATA_TX_BOOST_4_81_DB (0xd << 7)
  342. #define IMX6Q_GPR13_SATA_TX_BOOST_5_28_DB (0xe << 7)
  343. #define IMX6Q_GPR13_SATA_TX_BOOST_5_75_DB (0xf << 7)
  344. #define IMX6Q_GPR13_SATA_TX_LVL_MASK (0x1f << 2)
  345. #define IMX6Q_GPR13_SATA_TX_LVL_0_937_V (0x00 << 2)
  346. #define IMX6Q_GPR13_SATA_TX_LVL_0_947_V (0x01 << 2)
  347. #define IMX6Q_GPR13_SATA_TX_LVL_0_957_V (0x02 << 2)
  348. #define IMX6Q_GPR13_SATA_TX_LVL_0_966_V (0x03 << 2)
  349. #define IMX6Q_GPR13_SATA_TX_LVL_0_976_V (0x04 << 2)
  350. #define IMX6Q_GPR13_SATA_TX_LVL_0_986_V (0x05 << 2)
  351. #define IMX6Q_GPR13_SATA_TX_LVL_0_996_V (0x06 << 2)
  352. #define IMX6Q_GPR13_SATA_TX_LVL_1_005_V (0x07 << 2)
  353. #define IMX6Q_GPR13_SATA_TX_LVL_1_015_V (0x08 << 2)
  354. #define IMX6Q_GPR13_SATA_TX_LVL_1_025_V (0x09 << 2)
  355. #define IMX6Q_GPR13_SATA_TX_LVL_1_035_V (0x0a << 2)
  356. #define IMX6Q_GPR13_SATA_TX_LVL_1_045_V (0x0b << 2)
  357. #define IMX6Q_GPR13_SATA_TX_LVL_1_054_V (0x0c << 2)
  358. #define IMX6Q_GPR13_SATA_TX_LVL_1_064_V (0x0d << 2)
  359. #define IMX6Q_GPR13_SATA_TX_LVL_1_074_V (0x0e << 2)
  360. #define IMX6Q_GPR13_SATA_TX_LVL_1_084_V (0x0f << 2)
  361. #define IMX6Q_GPR13_SATA_TX_LVL_1_094_V (0x10 << 2)
  362. #define IMX6Q_GPR13_SATA_TX_LVL_1_104_V (0x11 << 2)
  363. #define IMX6Q_GPR13_SATA_TX_LVL_1_113_V (0x12 << 2)
  364. #define IMX6Q_GPR13_SATA_TX_LVL_1_123_V (0x13 << 2)
  365. #define IMX6Q_GPR13_SATA_TX_LVL_1_133_V (0x14 << 2)
  366. #define IMX6Q_GPR13_SATA_TX_LVL_1_143_V (0x15 << 2)
  367. #define IMX6Q_GPR13_SATA_TX_LVL_1_152_V (0x16 << 2)
  368. #define IMX6Q_GPR13_SATA_TX_LVL_1_162_V (0x17 << 2)
  369. #define IMX6Q_GPR13_SATA_TX_LVL_1_172_V (0x18 << 2)
  370. #define IMX6Q_GPR13_SATA_TX_LVL_1_182_V (0x19 << 2)
  371. #define IMX6Q_GPR13_SATA_TX_LVL_1_191_V (0x1a << 2)
  372. #define IMX6Q_GPR13_SATA_TX_LVL_1_201_V (0x1b << 2)
  373. #define IMX6Q_GPR13_SATA_TX_LVL_1_211_V (0x1c << 2)
  374. #define IMX6Q_GPR13_SATA_TX_LVL_1_221_V (0x1d << 2)
  375. #define IMX6Q_GPR13_SATA_TX_LVL_1_230_V (0x1e << 2)
  376. #define IMX6Q_GPR13_SATA_TX_LVL_1_240_V (0x1f << 2)
  377. #define IMX6Q_GPR13_SATA_MPLL_CLK_EN BIT(1)
  378. #define IMX6Q_GPR13_SATA_TX_EDGE_RATE BIT(0)
  379. /* For imx6sl iomux gpr register field define */
  380. #define IMX6SL_GPR1_FEC_CLOCK_MUX1_SEL_MASK (0x3 << 17)
  381. #define IMX6SL_GPR1_FEC_CLOCK_MUX2_SEL_MASK (0x1 << 14)
  382. /* For imx6sx iomux gpr register field define */
  383. #define IMX6SX_GPR1_VDEC_SW_RST_MASK (0x1 << 20)
  384. #define IMX6SX_GPR1_VDEC_SW_RST_RESET (0x1 << 20)
  385. #define IMX6SX_GPR1_VDEC_SW_RST_RELEASE (0x0 << 20)
  386. #define IMX6SX_GPR1_VADC_SW_RST_MASK (0x1 << 19)
  387. #define IMX6SX_GPR1_VADC_SW_RST_RESET (0x1 << 19)
  388. #define IMX6SX_GPR1_VADC_SW_RST_RELEASE (0x0 << 19)
  389. #define IMX6SX_GPR1_FEC_CLOCK_MUX_SEL_MASK (0x3 << 13)
  390. #define IMX6SX_GPR1_FEC_CLOCK_PAD_DIR_MASK (0x3 << 17)
  391. #define IMX6SX_GPR1_FEC_CLOCK_MUX_SEL_EXT (0x3 << 13)
  392. #define IMX6SX_GPR4_FEC_ENET1_STOP_REQ (0x1 << 3)
  393. #define IMX6SX_GPR4_FEC_ENET2_STOP_REQ (0x1 << 4)
  394. #define IMX6SX_GPR5_DISP_MUX_LDB_CTRL_MASK (0x1 << 3)
  395. #define IMX6SX_GPR5_DISP_MUX_LDB_CTRL_LCDIF1 (0x0 << 3)
  396. #define IMX6SX_GPR5_DISP_MUX_LDB_CTRL_LCDIF2 (0x1 << 3)
  397. #define IMX6SX_GPR5_CSI2_MUX_CTRL_MASK (0x3 << 27)
  398. #define IMX6SX_GPR5_CSI2_MUX_CTRL_EXT_PIN (0x0 << 27)
  399. #define IMX6SX_GPR5_CSI2_MUX_CTRL_CVD (0x1 << 27)
  400. #define IMX6SX_GPR5_CSI2_MUX_CTRL_VDAC_TO_CSI (0x2 << 27)
  401. #define IMX6SX_GPR5_CSI2_MUX_CTRL_GND (0x3 << 27)
  402. #define IMX6SX_GPR5_VADC_TO_CSI_CAPTURE_EN_MASK (0x1 << 26)
  403. #define IMX6SX_GPR5_VADC_TO_CSI_CAPTURE_EN_ENABLE (0x1 << 26)
  404. #define IMX6SX_GPR5_VADC_TO_CSI_CAPTURE_EN_DISABLE (0x0 << 26)
  405. #define IMX6SX_GPR5_PCIE_BTNRST_RESET BIT(19)
  406. #define IMX6SX_GPR5_CSI1_MUX_CTRL_MASK (0x3 << 4)
  407. #define IMX6SX_GPR5_CSI1_MUX_CTRL_EXT_PIN (0x0 << 4)
  408. #define IMX6SX_GPR5_CSI1_MUX_CTRL_CVD (0x1 << 4)
  409. #define IMX6SX_GPR5_CSI1_MUX_CTRL_VDAC_TO_CSI (0x2 << 4)
  410. #define IMX6SX_GPR5_CSI1_MUX_CTRL_GND (0x3 << 4)
  411. #define IMX6SX_GPR5_DISP_MUX_DCIC2_LCDIF2 (0x0 << 2)
  412. #define IMX6SX_GPR5_DISP_MUX_DCIC2_LVDS (0x1 << 2)
  413. #define IMX6SX_GPR5_DISP_MUX_DCIC2_MASK (0x1 << 2)
  414. #define IMX6SX_GPR5_DISP_MUX_DCIC1_LCDIF1 (0x0 << 1)
  415. #define IMX6SX_GPR5_DISP_MUX_DCIC1_LVDS (0x1 << 1)
  416. #define IMX6SX_GPR5_DISP_MUX_DCIC1_MASK (0x1 << 1)
  417. #define IMX6SX_GPR12_PCIE_TEST_POWERDOWN BIT(30)
  418. #define IMX6SX_GPR12_PCIE_RX_EQ_MASK (0x7 << 0)
  419. #define IMX6SX_GPR12_PCIE_RX_EQ_2 (0x2 << 0)
  420. /* For imx6ul iomux gpr register field define */
  421. #define IMX6UL_GPR1_ENET1_CLK_DIR (0x1 << 17)
  422. #define IMX6UL_GPR1_ENET2_CLK_DIR (0x1 << 18)
  423. #define IMX6UL_GPR1_ENET1_CLK_OUTPUT (0x1 << 17)
  424. #define IMX6UL_GPR1_ENET2_CLK_OUTPUT (0x1 << 18)
  425. #define IMX6UL_GPR1_ENET_CLK_DIR (0x3 << 17)
  426. #define IMX6UL_GPR1_ENET_CLK_OUTPUT (0x3 << 17)
  427. #define IMX6UL_GPR1_SAI1_MCLK_DIR (0x1 << 19)
  428. #define IMX6UL_GPR1_SAI2_MCLK_DIR (0x1 << 20)
  429. #define IMX6UL_GPR1_SAI3_MCLK_DIR (0x1 << 21)
  430. #define IMX6UL_GPR1_SAI_MCLK_MASK (0x7 << 19)
  431. #define MCLK_DIR(x) (x == 1 ? IMX6UL_GPR1_SAI1_MCLK_DIR : x == 2 ? \
  432. IMX6UL_GPR1_SAI2_MCLK_DIR : IMX6UL_GPR1_SAI3_MCLK_DIR)
  433. #endif /* __LINUX_IMX6Q_IOMUXC_GPR_H */