atmel-ssc.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334
  1. #ifndef __INCLUDE_ATMEL_SSC_H
  2. #define __INCLUDE_ATMEL_SSC_H
  3. #include <linux/platform_device.h>
  4. #include <linux/list.h>
  5. #include <linux/io.h>
  6. struct atmel_ssc_platform_data {
  7. int use_dma;
  8. int has_fslen_ext;
  9. };
  10. struct ssc_device {
  11. struct list_head list;
  12. dma_addr_t phybase;
  13. void __iomem *regs;
  14. struct platform_device *pdev;
  15. struct atmel_ssc_platform_data *pdata;
  16. struct clk *clk;
  17. int user;
  18. int irq;
  19. bool clk_from_rk_pin;
  20. };
  21. struct ssc_device * __must_check ssc_request(unsigned int ssc_num);
  22. void ssc_free(struct ssc_device *ssc);
  23. /* SSC register offsets */
  24. /* SSC Control Register */
  25. #define SSC_CR 0x00000000
  26. #define SSC_CR_RXDIS_SIZE 1
  27. #define SSC_CR_RXDIS_OFFSET 1
  28. #define SSC_CR_RXEN_SIZE 1
  29. #define SSC_CR_RXEN_OFFSET 0
  30. #define SSC_CR_SWRST_SIZE 1
  31. #define SSC_CR_SWRST_OFFSET 15
  32. #define SSC_CR_TXDIS_SIZE 1
  33. #define SSC_CR_TXDIS_OFFSET 9
  34. #define SSC_CR_TXEN_SIZE 1
  35. #define SSC_CR_TXEN_OFFSET 8
  36. /* SSC Clock Mode Register */
  37. #define SSC_CMR 0x00000004
  38. #define SSC_CMR_DIV_SIZE 12
  39. #define SSC_CMR_DIV_OFFSET 0
  40. /* SSC Receive Clock Mode Register */
  41. #define SSC_RCMR 0x00000010
  42. #define SSC_RCMR_CKG_SIZE 2
  43. #define SSC_RCMR_CKG_OFFSET 6
  44. #define SSC_RCMR_CKI_SIZE 1
  45. #define SSC_RCMR_CKI_OFFSET 5
  46. #define SSC_RCMR_CKO_SIZE 3
  47. #define SSC_RCMR_CKO_OFFSET 2
  48. #define SSC_RCMR_CKS_SIZE 2
  49. #define SSC_RCMR_CKS_OFFSET 0
  50. #define SSC_RCMR_PERIOD_SIZE 8
  51. #define SSC_RCMR_PERIOD_OFFSET 24
  52. #define SSC_RCMR_START_SIZE 4
  53. #define SSC_RCMR_START_OFFSET 8
  54. #define SSC_RCMR_STOP_SIZE 1
  55. #define SSC_RCMR_STOP_OFFSET 12
  56. #define SSC_RCMR_STTDLY_SIZE 8
  57. #define SSC_RCMR_STTDLY_OFFSET 16
  58. /* SSC Receive Frame Mode Register */
  59. #define SSC_RFMR 0x00000014
  60. #define SSC_RFMR_DATLEN_SIZE 5
  61. #define SSC_RFMR_DATLEN_OFFSET 0
  62. #define SSC_RFMR_DATNB_SIZE 4
  63. #define SSC_RFMR_DATNB_OFFSET 8
  64. #define SSC_RFMR_FSEDGE_SIZE 1
  65. #define SSC_RFMR_FSEDGE_OFFSET 24
  66. /*
  67. * The FSLEN_EXT exist on at91sam9rl, at91sam9g10,
  68. * at91sam9g20, and at91sam9g45 and newer SoCs
  69. */
  70. #define SSC_RFMR_FSLEN_EXT_SIZE 4
  71. #define SSC_RFMR_FSLEN_EXT_OFFSET 28
  72. #define SSC_RFMR_FSLEN_SIZE 4
  73. #define SSC_RFMR_FSLEN_OFFSET 16
  74. #define SSC_RFMR_FSOS_SIZE 4
  75. #define SSC_RFMR_FSOS_OFFSET 20
  76. #define SSC_RFMR_LOOP_SIZE 1
  77. #define SSC_RFMR_LOOP_OFFSET 5
  78. #define SSC_RFMR_MSBF_SIZE 1
  79. #define SSC_RFMR_MSBF_OFFSET 7
  80. /* SSC Transmit Clock Mode Register */
  81. #define SSC_TCMR 0x00000018
  82. #define SSC_TCMR_CKG_SIZE 2
  83. #define SSC_TCMR_CKG_OFFSET 6
  84. #define SSC_TCMR_CKI_SIZE 1
  85. #define SSC_TCMR_CKI_OFFSET 5
  86. #define SSC_TCMR_CKO_SIZE 3
  87. #define SSC_TCMR_CKO_OFFSET 2
  88. #define SSC_TCMR_CKS_SIZE 2
  89. #define SSC_TCMR_CKS_OFFSET 0
  90. #define SSC_TCMR_PERIOD_SIZE 8
  91. #define SSC_TCMR_PERIOD_OFFSET 24
  92. #define SSC_TCMR_START_SIZE 4
  93. #define SSC_TCMR_START_OFFSET 8
  94. #define SSC_TCMR_STTDLY_SIZE 8
  95. #define SSC_TCMR_STTDLY_OFFSET 16
  96. /* SSC Transmit Frame Mode Register */
  97. #define SSC_TFMR 0x0000001c
  98. #define SSC_TFMR_DATDEF_SIZE 1
  99. #define SSC_TFMR_DATDEF_OFFSET 5
  100. #define SSC_TFMR_DATLEN_SIZE 5
  101. #define SSC_TFMR_DATLEN_OFFSET 0
  102. #define SSC_TFMR_DATNB_SIZE 4
  103. #define SSC_TFMR_DATNB_OFFSET 8
  104. #define SSC_TFMR_FSDEN_SIZE 1
  105. #define SSC_TFMR_FSDEN_OFFSET 23
  106. #define SSC_TFMR_FSEDGE_SIZE 1
  107. #define SSC_TFMR_FSEDGE_OFFSET 24
  108. /*
  109. * The FSLEN_EXT exist on at91sam9rl, at91sam9g10,
  110. * at91sam9g20, and at91sam9g45 and newer SoCs
  111. */
  112. #define SSC_TFMR_FSLEN_EXT_SIZE 4
  113. #define SSC_TFMR_FSLEN_EXT_OFFSET 28
  114. #define SSC_TFMR_FSLEN_SIZE 4
  115. #define SSC_TFMR_FSLEN_OFFSET 16
  116. #define SSC_TFMR_FSOS_SIZE 3
  117. #define SSC_TFMR_FSOS_OFFSET 20
  118. #define SSC_TFMR_MSBF_SIZE 1
  119. #define SSC_TFMR_MSBF_OFFSET 7
  120. /* SSC Receive Hold Register */
  121. #define SSC_RHR 0x00000020
  122. #define SSC_RHR_RDAT_SIZE 32
  123. #define SSC_RHR_RDAT_OFFSET 0
  124. /* SSC Transmit Hold Register */
  125. #define SSC_THR 0x00000024
  126. #define SSC_THR_TDAT_SIZE 32
  127. #define SSC_THR_TDAT_OFFSET 0
  128. /* SSC Receive Sync. Holding Register */
  129. #define SSC_RSHR 0x00000030
  130. #define SSC_RSHR_RSDAT_SIZE 16
  131. #define SSC_RSHR_RSDAT_OFFSET 0
  132. /* SSC Transmit Sync. Holding Register */
  133. #define SSC_TSHR 0x00000034
  134. #define SSC_TSHR_TSDAT_SIZE 16
  135. #define SSC_TSHR_RSDAT_OFFSET 0
  136. /* SSC Receive Compare 0 Register */
  137. #define SSC_RC0R 0x00000038
  138. #define SSC_RC0R_CP0_SIZE 16
  139. #define SSC_RC0R_CP0_OFFSET 0
  140. /* SSC Receive Compare 1 Register */
  141. #define SSC_RC1R 0x0000003c
  142. #define SSC_RC1R_CP1_SIZE 16
  143. #define SSC_RC1R_CP1_OFFSET 0
  144. /* SSC Status Register */
  145. #define SSC_SR 0x00000040
  146. #define SSC_SR_CP0_SIZE 1
  147. #define SSC_SR_CP0_OFFSET 8
  148. #define SSC_SR_CP1_SIZE 1
  149. #define SSC_SR_CP1_OFFSET 9
  150. #define SSC_SR_ENDRX_SIZE 1
  151. #define SSC_SR_ENDRX_OFFSET 6
  152. #define SSC_SR_ENDTX_SIZE 1
  153. #define SSC_SR_ENDTX_OFFSET 2
  154. #define SSC_SR_OVRUN_SIZE 1
  155. #define SSC_SR_OVRUN_OFFSET 5
  156. #define SSC_SR_RXBUFF_SIZE 1
  157. #define SSC_SR_RXBUFF_OFFSET 7
  158. #define SSC_SR_RXEN_SIZE 1
  159. #define SSC_SR_RXEN_OFFSET 17
  160. #define SSC_SR_RXRDY_SIZE 1
  161. #define SSC_SR_RXRDY_OFFSET 4
  162. #define SSC_SR_RXSYN_SIZE 1
  163. #define SSC_SR_RXSYN_OFFSET 11
  164. #define SSC_SR_TXBUFE_SIZE 1
  165. #define SSC_SR_TXBUFE_OFFSET 3
  166. #define SSC_SR_TXEMPTY_SIZE 1
  167. #define SSC_SR_TXEMPTY_OFFSET 1
  168. #define SSC_SR_TXEN_SIZE 1
  169. #define SSC_SR_TXEN_OFFSET 16
  170. #define SSC_SR_TXRDY_SIZE 1
  171. #define SSC_SR_TXRDY_OFFSET 0
  172. #define SSC_SR_TXSYN_SIZE 1
  173. #define SSC_SR_TXSYN_OFFSET 10
  174. /* SSC Interrupt Enable Register */
  175. #define SSC_IER 0x00000044
  176. #define SSC_IER_CP0_SIZE 1
  177. #define SSC_IER_CP0_OFFSET 8
  178. #define SSC_IER_CP1_SIZE 1
  179. #define SSC_IER_CP1_OFFSET 9
  180. #define SSC_IER_ENDRX_SIZE 1
  181. #define SSC_IER_ENDRX_OFFSET 6
  182. #define SSC_IER_ENDTX_SIZE 1
  183. #define SSC_IER_ENDTX_OFFSET 2
  184. #define SSC_IER_OVRUN_SIZE 1
  185. #define SSC_IER_OVRUN_OFFSET 5
  186. #define SSC_IER_RXBUFF_SIZE 1
  187. #define SSC_IER_RXBUFF_OFFSET 7
  188. #define SSC_IER_RXRDY_SIZE 1
  189. #define SSC_IER_RXRDY_OFFSET 4
  190. #define SSC_IER_RXSYN_SIZE 1
  191. #define SSC_IER_RXSYN_OFFSET 11
  192. #define SSC_IER_TXBUFE_SIZE 1
  193. #define SSC_IER_TXBUFE_OFFSET 3
  194. #define SSC_IER_TXEMPTY_SIZE 1
  195. #define SSC_IER_TXEMPTY_OFFSET 1
  196. #define SSC_IER_TXRDY_SIZE 1
  197. #define SSC_IER_TXRDY_OFFSET 0
  198. #define SSC_IER_TXSYN_SIZE 1
  199. #define SSC_IER_TXSYN_OFFSET 10
  200. /* SSC Interrupt Disable Register */
  201. #define SSC_IDR 0x00000048
  202. #define SSC_IDR_CP0_SIZE 1
  203. #define SSC_IDR_CP0_OFFSET 8
  204. #define SSC_IDR_CP1_SIZE 1
  205. #define SSC_IDR_CP1_OFFSET 9
  206. #define SSC_IDR_ENDRX_SIZE 1
  207. #define SSC_IDR_ENDRX_OFFSET 6
  208. #define SSC_IDR_ENDTX_SIZE 1
  209. #define SSC_IDR_ENDTX_OFFSET 2
  210. #define SSC_IDR_OVRUN_SIZE 1
  211. #define SSC_IDR_OVRUN_OFFSET 5
  212. #define SSC_IDR_RXBUFF_SIZE 1
  213. #define SSC_IDR_RXBUFF_OFFSET 7
  214. #define SSC_IDR_RXRDY_SIZE 1
  215. #define SSC_IDR_RXRDY_OFFSET 4
  216. #define SSC_IDR_RXSYN_SIZE 1
  217. #define SSC_IDR_RXSYN_OFFSET 11
  218. #define SSC_IDR_TXBUFE_SIZE 1
  219. #define SSC_IDR_TXBUFE_OFFSET 3
  220. #define SSC_IDR_TXEMPTY_SIZE 1
  221. #define SSC_IDR_TXEMPTY_OFFSET 1
  222. #define SSC_IDR_TXRDY_SIZE 1
  223. #define SSC_IDR_TXRDY_OFFSET 0
  224. #define SSC_IDR_TXSYN_SIZE 1
  225. #define SSC_IDR_TXSYN_OFFSET 10
  226. /* SSC Interrupt Mask Register */
  227. #define SSC_IMR 0x0000004c
  228. #define SSC_IMR_CP0_SIZE 1
  229. #define SSC_IMR_CP0_OFFSET 8
  230. #define SSC_IMR_CP1_SIZE 1
  231. #define SSC_IMR_CP1_OFFSET 9
  232. #define SSC_IMR_ENDRX_SIZE 1
  233. #define SSC_IMR_ENDRX_OFFSET 6
  234. #define SSC_IMR_ENDTX_SIZE 1
  235. #define SSC_IMR_ENDTX_OFFSET 2
  236. #define SSC_IMR_OVRUN_SIZE 1
  237. #define SSC_IMR_OVRUN_OFFSET 5
  238. #define SSC_IMR_RXBUFF_SIZE 1
  239. #define SSC_IMR_RXBUFF_OFFSET 7
  240. #define SSC_IMR_RXRDY_SIZE 1
  241. #define SSC_IMR_RXRDY_OFFSET 4
  242. #define SSC_IMR_RXSYN_SIZE 1
  243. #define SSC_IMR_RXSYN_OFFSET 11
  244. #define SSC_IMR_TXBUFE_SIZE 1
  245. #define SSC_IMR_TXBUFE_OFFSET 3
  246. #define SSC_IMR_TXEMPTY_SIZE 1
  247. #define SSC_IMR_TXEMPTY_OFFSET 1
  248. #define SSC_IMR_TXRDY_SIZE 1
  249. #define SSC_IMR_TXRDY_OFFSET 0
  250. #define SSC_IMR_TXSYN_SIZE 1
  251. #define SSC_IMR_TXSYN_OFFSET 10
  252. /* SSC PDC Receive Pointer Register */
  253. #define SSC_PDC_RPR 0x00000100
  254. /* SSC PDC Receive Counter Register */
  255. #define SSC_PDC_RCR 0x00000104
  256. /* SSC PDC Transmit Pointer Register */
  257. #define SSC_PDC_TPR 0x00000108
  258. /* SSC PDC Receive Next Pointer Register */
  259. #define SSC_PDC_RNPR 0x00000110
  260. /* SSC PDC Receive Next Counter Register */
  261. #define SSC_PDC_RNCR 0x00000114
  262. /* SSC PDC Transmit Counter Register */
  263. #define SSC_PDC_TCR 0x0000010c
  264. /* SSC PDC Transmit Next Pointer Register */
  265. #define SSC_PDC_TNPR 0x00000118
  266. /* SSC PDC Transmit Next Counter Register */
  267. #define SSC_PDC_TNCR 0x0000011c
  268. /* SSC PDC Transfer Control Register */
  269. #define SSC_PDC_PTCR 0x00000120
  270. #define SSC_PDC_PTCR_RXTDIS_SIZE 1
  271. #define SSC_PDC_PTCR_RXTDIS_OFFSET 1
  272. #define SSC_PDC_PTCR_RXTEN_SIZE 1
  273. #define SSC_PDC_PTCR_RXTEN_OFFSET 0
  274. #define SSC_PDC_PTCR_TXTDIS_SIZE 1
  275. #define SSC_PDC_PTCR_TXTDIS_OFFSET 9
  276. #define SSC_PDC_PTCR_TXTEN_SIZE 1
  277. #define SSC_PDC_PTCR_TXTEN_OFFSET 8
  278. /* SSC PDC Transfer Status Register */
  279. #define SSC_PDC_PTSR 0x00000124
  280. #define SSC_PDC_PTSR_RXTEN_SIZE 1
  281. #define SSC_PDC_PTSR_RXTEN_OFFSET 0
  282. #define SSC_PDC_PTSR_TXTEN_SIZE 1
  283. #define SSC_PDC_PTSR_TXTEN_OFFSET 8
  284. /* Bit manipulation macros */
  285. #define SSC_BIT(name) \
  286. (1 << SSC_##name##_OFFSET)
  287. #define SSC_BF(name, value) \
  288. (((value) & ((1 << SSC_##name##_SIZE) - 1)) \
  289. << SSC_##name##_OFFSET)
  290. #define SSC_BFEXT(name, value) \
  291. (((value) >> SSC_##name##_OFFSET) \
  292. & ((1 << SSC_##name##_SIZE) - 1))
  293. #define SSC_BFINS(name, value, old) \
  294. (((old) & ~(((1 << SSC_##name##_SIZE) - 1) \
  295. << SSC_##name##_OFFSET)) | SSC_BF(name, value))
  296. /* Register access macros */
  297. #define ssc_readl(base, reg) __raw_readl(base + SSC_##reg)
  298. #define ssc_writel(base, reg, value) __raw_writel((value), base + SSC_##reg)
  299. #endif /* __INCLUDE_ATMEL_SSC_H */