xhci.h 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #ifndef __LINUX_XHCI_HCD_H
  23. #define __LINUX_XHCI_HCD_H
  24. #include <linux/usb.h>
  25. #include <linux/timer.h>
  26. #include <linux/kernel.h>
  27. #include <linux/usb/hcd.h>
  28. #include <linux/io-64-nonatomic-lo-hi.h>
  29. /* Code sharing between pci-quirks and xhci hcd */
  30. #include "xhci-ext-caps.h"
  31. #include "pci-quirks.h"
  32. /* xHCI PCI Configuration Registers */
  33. #define XHCI_SBRN_OFFSET (0x60)
  34. /* Max number of USB devices for any host controller - limit in section 6.1 */
  35. #define MAX_HC_SLOTS 256
  36. /* Section 5.3.3 - MaxPorts */
  37. #define MAX_HC_PORTS 127
  38. /*
  39. * xHCI register interface.
  40. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  41. * Revision 0.95 specification
  42. */
  43. /**
  44. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  45. * @hc_capbase: length of the capabilities register and HC version number
  46. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  47. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  48. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  49. * @hcc_params: HCCPARAMS - Capability Parameters
  50. * @db_off: DBOFF - Doorbell array offset
  51. * @run_regs_off: RTSOFF - Runtime register space offset
  52. * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
  53. */
  54. struct xhci_cap_regs {
  55. __le32 hc_capbase;
  56. __le32 hcs_params1;
  57. __le32 hcs_params2;
  58. __le32 hcs_params3;
  59. __le32 hcc_params;
  60. __le32 db_off;
  61. __le32 run_regs_off;
  62. __le32 hcc_params2; /* xhci 1.1 */
  63. /* Reserved up to (CAPLENGTH - 0x1C) */
  64. };
  65. /* hc_capbase bitmasks */
  66. /* bits 7:0 - how long is the Capabilities register */
  67. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  68. /* bits 31:16 */
  69. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  70. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  71. /* bits 0:7, Max Device Slots */
  72. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  73. #define HCS_SLOTS_MASK 0xff
  74. /* bits 8:18, Max Interrupters */
  75. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  76. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  77. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  78. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  79. /* bits 0:3, frames or uframes that SW needs to queue transactions
  80. * ahead of the HW to meet periodic deadlines */
  81. #define HCS_IST(p) (((p) >> 0) & 0xf)
  82. /* bits 4:7, max number of Event Ring segments */
  83. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  84. /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
  85. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  86. /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
  87. #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
  88. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  89. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  90. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  91. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  92. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  93. /* HCCPARAMS - hcc_params - bitmasks */
  94. /* true: HC can use 64-bit address pointers */
  95. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  96. /* true: HC can do bandwidth negotiation */
  97. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  98. /* true: HC uses 64-byte Device Context structures
  99. * FIXME 64-byte context structures aren't supported yet.
  100. */
  101. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  102. /* true: HC has port power switches */
  103. #define HCC_PPC(p) ((p) & (1 << 3))
  104. /* true: HC has port indicators */
  105. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  106. /* true: HC has Light HC Reset Capability */
  107. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  108. /* true: HC supports latency tolerance messaging */
  109. #define HCC_LTC(p) ((p) & (1 << 6))
  110. /* true: no secondary Stream ID Support */
  111. #define HCC_NSS(p) ((p) & (1 << 7))
  112. /* true: HC supports Stopped - Short Packet */
  113. #define HCC_SPC(p) ((p) & (1 << 9))
  114. /* true: HC has Contiguous Frame ID Capability */
  115. #define HCC_CFC(p) ((p) & (1 << 11))
  116. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  117. #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
  118. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  119. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  120. /* db_off bitmask - bits 0:1 reserved */
  121. #define DBOFF_MASK (~0x3)
  122. /* run_regs_off bitmask - bits 0:4 reserved */
  123. #define RTSOFF_MASK (~0x1f)
  124. /* HCCPARAMS2 - hcc_params2 - bitmasks */
  125. /* true: HC supports U3 entry Capability */
  126. #define HCC2_U3C(p) ((p) & (1 << 0))
  127. /* true: HC supports Configure endpoint command Max exit latency too large */
  128. #define HCC2_CMC(p) ((p) & (1 << 1))
  129. /* true: HC supports Force Save context Capability */
  130. #define HCC2_FSC(p) ((p) & (1 << 2))
  131. /* true: HC supports Compliance Transition Capability */
  132. #define HCC2_CTC(p) ((p) & (1 << 3))
  133. /* true: HC support Large ESIT payload Capability > 48k */
  134. #define HCC2_LEC(p) ((p) & (1 << 4))
  135. /* true: HC support Configuration Information Capability */
  136. #define HCC2_CIC(p) ((p) & (1 << 5))
  137. /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
  138. #define HCC2_ETC(p) ((p) & (1 << 6))
  139. /* Number of registers per port */
  140. #define NUM_PORT_REGS 4
  141. #define PORTSC 0
  142. #define PORTPMSC 1
  143. #define PORTLI 2
  144. #define PORTHLPMC 3
  145. /**
  146. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  147. * @command: USBCMD - xHC command register
  148. * @status: USBSTS - xHC status register
  149. * @page_size: This indicates the page size that the host controller
  150. * supports. If bit n is set, the HC supports a page size
  151. * of 2^(n+12), up to a 128MB page size.
  152. * 4K is the minimum page size.
  153. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  154. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  155. * @config_reg: CONFIG - Configure Register
  156. * @port_status_base: PORTSCn - base address for Port Status and Control
  157. * Each port has a Port Status and Control register,
  158. * followed by a Port Power Management Status and Control
  159. * register, a Port Link Info register, and a reserved
  160. * register.
  161. * @port_power_base: PORTPMSCn - base address for
  162. * Port Power Management Status and Control
  163. * @port_link_base: PORTLIn - base address for Port Link Info (current
  164. * Link PM state and control) for USB 2.1 and USB 3.0
  165. * devices.
  166. */
  167. struct xhci_op_regs {
  168. __le32 command;
  169. __le32 status;
  170. __le32 page_size;
  171. __le32 reserved1;
  172. __le32 reserved2;
  173. __le32 dev_notification;
  174. __le64 cmd_ring;
  175. /* rsvd: offset 0x20-2F */
  176. __le32 reserved3[4];
  177. __le64 dcbaa_ptr;
  178. __le32 config_reg;
  179. /* rsvd: offset 0x3C-3FF */
  180. __le32 reserved4[241];
  181. /* port 1 registers, which serve as a base address for other ports */
  182. __le32 port_status_base;
  183. __le32 port_power_base;
  184. __le32 port_link_base;
  185. __le32 reserved5;
  186. /* registers for ports 2-255 */
  187. __le32 reserved6[NUM_PORT_REGS*254];
  188. };
  189. /* USBCMD - USB command - command bitmasks */
  190. /* start/stop HC execution - do not write unless HC is halted*/
  191. #define CMD_RUN XHCI_CMD_RUN
  192. /* Reset HC - resets internal HC state machine and all registers (except
  193. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  194. * The xHCI driver must reinitialize the xHC after setting this bit.
  195. */
  196. #define CMD_RESET (1 << 1)
  197. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  198. #define CMD_EIE XHCI_CMD_EIE
  199. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  200. #define CMD_HSEIE XHCI_CMD_HSEIE
  201. /* bits 4:6 are reserved (and should be preserved on writes). */
  202. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  203. #define CMD_LRESET (1 << 7)
  204. /* host controller save/restore state. */
  205. #define CMD_CSS (1 << 8)
  206. #define CMD_CRS (1 << 9)
  207. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  208. #define CMD_EWE XHCI_CMD_EWE
  209. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  210. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  211. * '0' means the xHC can power it off if all ports are in the disconnect,
  212. * disabled, or powered-off state.
  213. */
  214. #define CMD_PM_INDEX (1 << 11)
  215. /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
  216. #define CMD_ETE (1 << 14)
  217. /* bits 15:31 are reserved (and should be preserved on writes). */
  218. /* IMAN - Interrupt Management Register */
  219. #define IMAN_IE (1 << 1)
  220. #define IMAN_IP (1 << 0)
  221. /* USBSTS - USB status - status bitmasks */
  222. /* HC not running - set to 1 when run/stop bit is cleared. */
  223. #define STS_HALT XHCI_STS_HALT
  224. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  225. #define STS_FATAL (1 << 2)
  226. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  227. #define STS_EINT (1 << 3)
  228. /* port change detect */
  229. #define STS_PORT (1 << 4)
  230. /* bits 5:7 reserved and zeroed */
  231. /* save state status - '1' means xHC is saving state */
  232. #define STS_SAVE (1 << 8)
  233. /* restore state status - '1' means xHC is restoring state */
  234. #define STS_RESTORE (1 << 9)
  235. /* true: save or restore error */
  236. #define STS_SRE (1 << 10)
  237. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  238. #define STS_CNR XHCI_STS_CNR
  239. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  240. #define STS_HCE (1 << 12)
  241. /* bits 13:31 reserved and should be preserved */
  242. /*
  243. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  244. * Generate a device notification event when the HC sees a transaction with a
  245. * notification type that matches a bit set in this bit field.
  246. */
  247. #define DEV_NOTE_MASK (0xffff)
  248. #define ENABLE_DEV_NOTE(x) (1 << (x))
  249. /* Most of the device notification types should only be used for debug.
  250. * SW does need to pay attention to function wake notifications.
  251. */
  252. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  253. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  254. /* bit 0 is the command ring cycle state */
  255. /* stop ring operation after completion of the currently executing command */
  256. #define CMD_RING_PAUSE (1 << 1)
  257. /* stop ring immediately - abort the currently executing command */
  258. #define CMD_RING_ABORT (1 << 2)
  259. /* true: command ring is running */
  260. #define CMD_RING_RUNNING (1 << 3)
  261. /* bits 4:5 reserved and should be preserved */
  262. /* Command Ring pointer - bit mask for the lower 32 bits. */
  263. #define CMD_RING_RSVD_BITS (0x3f)
  264. /* CONFIG - Configure Register - config_reg bitmasks */
  265. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  266. #define MAX_DEVS(p) ((p) & 0xff)
  267. /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
  268. #define CONFIG_U3E (1 << 8)
  269. /* bit 9: Configuration Information Enable, xhci 1.1 */
  270. #define CONFIG_CIE (1 << 9)
  271. /* bits 10:31 - reserved and should be preserved */
  272. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  273. /* true: device connected */
  274. #define PORT_CONNECT (1 << 0)
  275. /* true: port enabled */
  276. #define PORT_PE (1 << 1)
  277. /* bit 2 reserved and zeroed */
  278. /* true: port has an over-current condition */
  279. #define PORT_OC (1 << 3)
  280. /* true: port reset signaling asserted */
  281. #define PORT_RESET (1 << 4)
  282. /* Port Link State - bits 5:8
  283. * A read gives the current link PM state of the port,
  284. * a write with Link State Write Strobe set sets the link state.
  285. */
  286. #define PORT_PLS_MASK (0xf << 5)
  287. #define XDEV_U0 (0x0 << 5)
  288. #define XDEV_U2 (0x2 << 5)
  289. #define XDEV_U3 (0x3 << 5)
  290. #define XDEV_INACTIVE (0x6 << 5)
  291. #define XDEV_POLLING (0x7 << 5)
  292. #define XDEV_COMP_MODE (0xa << 5)
  293. #define XDEV_RESUME (0xf << 5)
  294. /* true: port has power (see HCC_PPC) */
  295. #define PORT_POWER (1 << 9)
  296. /* bits 10:13 indicate device speed:
  297. * 0 - undefined speed - port hasn't be initialized by a reset yet
  298. * 1 - full speed
  299. * 2 - low speed
  300. * 3 - high speed
  301. * 4 - super speed
  302. * 5-15 reserved
  303. */
  304. #define DEV_SPEED_MASK (0xf << 10)
  305. #define XDEV_FS (0x1 << 10)
  306. #define XDEV_LS (0x2 << 10)
  307. #define XDEV_HS (0x3 << 10)
  308. #define XDEV_SS (0x4 << 10)
  309. #define XDEV_SSP (0x5 << 10)
  310. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  311. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  312. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  313. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  314. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  315. #define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
  316. #define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
  317. #define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
  318. /* Bits 20:23 in the Slot Context are the speed for the device */
  319. #define SLOT_SPEED_FS (XDEV_FS << 10)
  320. #define SLOT_SPEED_LS (XDEV_LS << 10)
  321. #define SLOT_SPEED_HS (XDEV_HS << 10)
  322. #define SLOT_SPEED_SS (XDEV_SS << 10)
  323. #define SLOT_SPEED_SSP (XDEV_SSP << 10)
  324. /* Port Indicator Control */
  325. #define PORT_LED_OFF (0 << 14)
  326. #define PORT_LED_AMBER (1 << 14)
  327. #define PORT_LED_GREEN (2 << 14)
  328. #define PORT_LED_MASK (3 << 14)
  329. /* Port Link State Write Strobe - set this when changing link state */
  330. #define PORT_LINK_STROBE (1 << 16)
  331. /* true: connect status change */
  332. #define PORT_CSC (1 << 17)
  333. /* true: port enable change */
  334. #define PORT_PEC (1 << 18)
  335. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  336. * into an enabled state, and the device into the default state. A "warm" reset
  337. * also resets the link, forcing the device through the link training sequence.
  338. * SW can also look at the Port Reset register to see when warm reset is done.
  339. */
  340. #define PORT_WRC (1 << 19)
  341. /* true: over-current change */
  342. #define PORT_OCC (1 << 20)
  343. /* true: reset change - 1 to 0 transition of PORT_RESET */
  344. #define PORT_RC (1 << 21)
  345. /* port link status change - set on some port link state transitions:
  346. * Transition Reason
  347. * ------------------------------------------------------------------------------
  348. * - U3 to Resume Wakeup signaling from a device
  349. * - Resume to Recovery to U0 USB 3.0 device resume
  350. * - Resume to U0 USB 2.0 device resume
  351. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  352. * - U3 to U0 Software resume of USB 2.0 device complete
  353. * - U2 to U0 L1 resume of USB 2.1 device complete
  354. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  355. * - U0 to disabled L1 entry error with USB 2.1 device
  356. * - Any state to inactive Error on USB 3.0 port
  357. */
  358. #define PORT_PLC (1 << 22)
  359. /* port configure error change - port failed to configure its link partner */
  360. #define PORT_CEC (1 << 23)
  361. #define PORT_CHANGE_MASK (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
  362. PORT_RC | PORT_PLC | PORT_CEC)
  363. /* Cold Attach Status - xHC can set this bit to report device attached during
  364. * Sx state. Warm port reset should be perfomed to clear this bit and move port
  365. * to connected state.
  366. */
  367. #define PORT_CAS (1 << 24)
  368. /* wake on connect (enable) */
  369. #define PORT_WKCONN_E (1 << 25)
  370. /* wake on disconnect (enable) */
  371. #define PORT_WKDISC_E (1 << 26)
  372. /* wake on over-current (enable) */
  373. #define PORT_WKOC_E (1 << 27)
  374. /* bits 28:29 reserved */
  375. /* true: device is non-removable - for USB 3.0 roothub emulation */
  376. #define PORT_DEV_REMOVE (1 << 30)
  377. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  378. #define PORT_WR (1 << 31)
  379. /* We mark duplicate entries with -1 */
  380. #define DUPLICATE_ENTRY ((u8)(-1))
  381. /* Port Power Management Status and Control - port_power_base bitmasks */
  382. /* Inactivity timer value for transitions into U1, in microseconds.
  383. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  384. */
  385. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  386. #define PORT_U1_TIMEOUT_MASK 0xff
  387. /* Inactivity timer value for transitions into U2 */
  388. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  389. #define PORT_U2_TIMEOUT_MASK (0xff << 8)
  390. /* Bits 24:31 for port testing */
  391. /* USB2 Protocol PORTSPMSC */
  392. #define PORT_L1S_MASK 7
  393. #define PORT_L1S_SUCCESS 1
  394. #define PORT_RWE (1 << 3)
  395. #define PORT_HIRD(p) (((p) & 0xf) << 4)
  396. #define PORT_HIRD_MASK (0xf << 4)
  397. #define PORT_L1DS_MASK (0xff << 8)
  398. #define PORT_L1DS(p) (((p) & 0xff) << 8)
  399. #define PORT_HLE (1 << 16)
  400. /* USB3 Protocol PORTLI Port Link Information */
  401. #define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
  402. #define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
  403. /* USB2 Protocol PORTHLPMC */
  404. #define PORT_HIRDM(p)((p) & 3)
  405. #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
  406. #define PORT_BESLD(p)(((p) & 0xf) << 10)
  407. /* use 512 microseconds as USB2 LPM L1 default timeout. */
  408. #define XHCI_L1_TIMEOUT 512
  409. /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
  410. * Safe to use with mixed HIRD and BESL systems (host and device) and is used
  411. * by other operating systems.
  412. *
  413. * XHCI 1.0 errata 8/14/12 Table 13 notes:
  414. * "Software should choose xHC BESL/BESLD field values that do not violate a
  415. * device's resume latency requirements,
  416. * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
  417. * or not program values < '4' if BLC = '0' and a BESL device is attached.
  418. */
  419. #define XHCI_DEFAULT_BESL 4
  420. /**
  421. * struct xhci_intr_reg - Interrupt Register Set
  422. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  423. * interrupts and check for pending interrupts.
  424. * @irq_control: IMOD - Interrupt Moderation Register.
  425. * Used to throttle interrupts.
  426. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  427. * @erst_base: ERST base address.
  428. * @erst_dequeue: Event ring dequeue pointer.
  429. *
  430. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  431. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  432. * multiple segments of the same size. The HC places events on the ring and
  433. * "updates the Cycle bit in the TRBs to indicate to software the current
  434. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  435. * updates the dequeue pointer.
  436. */
  437. struct xhci_intr_reg {
  438. __le32 irq_pending;
  439. __le32 irq_control;
  440. __le32 erst_size;
  441. __le32 rsvd;
  442. __le64 erst_base;
  443. __le64 erst_dequeue;
  444. };
  445. /* irq_pending bitmasks */
  446. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  447. /* bits 2:31 need to be preserved */
  448. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  449. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  450. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  451. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  452. /* irq_control bitmasks */
  453. /* Minimum interval between interrupts (in 250ns intervals). The interval
  454. * between interrupts will be longer if there are no events on the event ring.
  455. * Default is 4000 (1 ms).
  456. */
  457. #define ER_IRQ_INTERVAL_MASK (0xffff)
  458. /* Counter used to count down the time to the next interrupt - HW use only */
  459. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  460. /* erst_size bitmasks */
  461. /* Preserve bits 16:31 of erst_size */
  462. #define ERST_SIZE_MASK (0xffff << 16)
  463. /* erst_dequeue bitmasks */
  464. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  465. * where the current dequeue pointer lies. This is an optional HW hint.
  466. */
  467. #define ERST_DESI_MASK (0x7)
  468. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  469. * a work queue (or delayed service routine)?
  470. */
  471. #define ERST_EHB (1 << 3)
  472. #define ERST_PTR_MASK (0xf)
  473. /**
  474. * struct xhci_run_regs
  475. * @microframe_index:
  476. * MFINDEX - current microframe number
  477. *
  478. * Section 5.5 Host Controller Runtime Registers:
  479. * "Software should read and write these registers using only Dword (32 bit)
  480. * or larger accesses"
  481. */
  482. struct xhci_run_regs {
  483. __le32 microframe_index;
  484. __le32 rsvd[7];
  485. struct xhci_intr_reg ir_set[128];
  486. };
  487. /**
  488. * struct doorbell_array
  489. *
  490. * Bits 0 - 7: Endpoint target
  491. * Bits 8 - 15: RsvdZ
  492. * Bits 16 - 31: Stream ID
  493. *
  494. * Section 5.6
  495. */
  496. struct xhci_doorbell_array {
  497. __le32 doorbell[256];
  498. };
  499. #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
  500. #define DB_VALUE_HOST 0x00000000
  501. /**
  502. * struct xhci_protocol_caps
  503. * @revision: major revision, minor revision, capability ID,
  504. * and next capability pointer.
  505. * @name_string: Four ASCII characters to say which spec this xHC
  506. * follows, typically "USB ".
  507. * @port_info: Port offset, count, and protocol-defined information.
  508. */
  509. struct xhci_protocol_caps {
  510. u32 revision;
  511. u32 name_string;
  512. u32 port_info;
  513. };
  514. #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
  515. #define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
  516. #define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
  517. #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
  518. #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
  519. #define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
  520. #define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
  521. #define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
  522. #define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
  523. #define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
  524. #define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
  525. #define PLT_MASK (0x03 << 6)
  526. #define PLT_SYM (0x00 << 6)
  527. #define PLT_ASYM_RX (0x02 << 6)
  528. #define PLT_ASYM_TX (0x03 << 6)
  529. /**
  530. * struct xhci_container_ctx
  531. * @type: Type of context. Used to calculated offsets to contained contexts.
  532. * @size: Size of the context data
  533. * @bytes: The raw context data given to HW
  534. * @dma: dma address of the bytes
  535. *
  536. * Represents either a Device or Input context. Holds a pointer to the raw
  537. * memory used for the context (bytes) and dma address of it (dma).
  538. */
  539. struct xhci_container_ctx {
  540. unsigned type;
  541. #define XHCI_CTX_TYPE_DEVICE 0x1
  542. #define XHCI_CTX_TYPE_INPUT 0x2
  543. int size;
  544. u8 *bytes;
  545. dma_addr_t dma;
  546. };
  547. /**
  548. * struct xhci_slot_ctx
  549. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  550. * @dev_info2: Max exit latency for device number, root hub port number
  551. * @tt_info: tt_info is used to construct split transaction tokens
  552. * @dev_state: slot state and device address
  553. *
  554. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  555. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  556. * reserved at the end of the slot context for HC internal use.
  557. */
  558. struct xhci_slot_ctx {
  559. __le32 dev_info;
  560. __le32 dev_info2;
  561. __le32 tt_info;
  562. __le32 dev_state;
  563. /* offset 0x10 to 0x1f reserved for HC internal use */
  564. __le32 reserved[4];
  565. };
  566. /* dev_info bitmasks */
  567. /* Route String - 0:19 */
  568. #define ROUTE_STRING_MASK (0xfffff)
  569. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  570. #define DEV_SPEED (0xf << 20)
  571. /* bit 24 reserved */
  572. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  573. #define DEV_MTT (0x1 << 25)
  574. /* Set if the device is a hub - bit 26 */
  575. #define DEV_HUB (0x1 << 26)
  576. /* Index of the last valid endpoint context in this device context - 27:31 */
  577. #define LAST_CTX_MASK (0x1f << 27)
  578. #define LAST_CTX(p) ((p) << 27)
  579. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  580. #define SLOT_FLAG (1 << 0)
  581. #define EP0_FLAG (1 << 1)
  582. /* dev_info2 bitmasks */
  583. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  584. #define MAX_EXIT (0xffff)
  585. /* Root hub port number that is needed to access the USB device */
  586. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  587. #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
  588. /* Maximum number of ports under a hub device */
  589. #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
  590. /* tt_info bitmasks */
  591. /*
  592. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  593. * The Slot ID of the hub that isolates the high speed signaling from
  594. * this low or full-speed device. '0' if attached to root hub port.
  595. */
  596. #define TT_SLOT (0xff)
  597. /*
  598. * The number of the downstream facing port of the high-speed hub
  599. * '0' if the device is not low or full speed.
  600. */
  601. #define TT_PORT (0xff << 8)
  602. #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
  603. /* dev_state bitmasks */
  604. /* USB device address - assigned by the HC */
  605. #define DEV_ADDR_MASK (0xff)
  606. /* bits 8:26 reserved */
  607. /* Slot state */
  608. #define SLOT_STATE (0x1f << 27)
  609. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  610. #define SLOT_STATE_DISABLED 0
  611. #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
  612. #define SLOT_STATE_DEFAULT 1
  613. #define SLOT_STATE_ADDRESSED 2
  614. #define SLOT_STATE_CONFIGURED 3
  615. /**
  616. * struct xhci_ep_ctx
  617. * @ep_info: endpoint state, streams, mult, and interval information.
  618. * @ep_info2: information on endpoint type, max packet size, max burst size,
  619. * error count, and whether the HC will force an event for all
  620. * transactions.
  621. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  622. * defines one stream, this points to the endpoint transfer ring.
  623. * Otherwise, it points to a stream context array, which has a
  624. * ring pointer for each flow.
  625. * @tx_info:
  626. * Average TRB lengths for the endpoint ring and
  627. * max payload within an Endpoint Service Interval Time (ESIT).
  628. *
  629. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  630. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  631. * reserved at the end of the endpoint context for HC internal use.
  632. */
  633. struct xhci_ep_ctx {
  634. __le32 ep_info;
  635. __le32 ep_info2;
  636. __le64 deq;
  637. __le32 tx_info;
  638. /* offset 0x14 - 0x1f reserved for HC internal use */
  639. __le32 reserved[3];
  640. };
  641. /* ep_info bitmasks */
  642. /*
  643. * Endpoint State - bits 0:2
  644. * 0 - disabled
  645. * 1 - running
  646. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  647. * 3 - stopped
  648. * 4 - TRB error
  649. * 5-7 - reserved
  650. */
  651. #define EP_STATE_MASK (0xf)
  652. #define EP_STATE_DISABLED 0
  653. #define EP_STATE_RUNNING 1
  654. #define EP_STATE_HALTED 2
  655. #define EP_STATE_STOPPED 3
  656. #define EP_STATE_ERROR 4
  657. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  658. #define EP_MULT(p) (((p) & 0x3) << 8)
  659. #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
  660. /* bits 10:14 are Max Primary Streams */
  661. /* bit 15 is Linear Stream Array */
  662. /* Interval - period between requests to an endpoint - 125u increments. */
  663. #define EP_INTERVAL(p) (((p) & 0xff) << 16)
  664. #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
  665. #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
  666. #define EP_MAXPSTREAMS_MASK (0x1f << 10)
  667. #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
  668. /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
  669. #define EP_HAS_LSA (1 << 15)
  670. /* ep_info2 bitmasks */
  671. /*
  672. * Force Event - generate transfer events for all TRBs for this endpoint
  673. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  674. */
  675. #define FORCE_EVENT (0x1)
  676. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  677. #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
  678. #define EP_TYPE(p) ((p) << 3)
  679. #define ISOC_OUT_EP 1
  680. #define BULK_OUT_EP 2
  681. #define INT_OUT_EP 3
  682. #define CTRL_EP 4
  683. #define ISOC_IN_EP 5
  684. #define BULK_IN_EP 6
  685. #define INT_IN_EP 7
  686. /* bit 6 reserved */
  687. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  688. #define MAX_BURST(p) (((p)&0xff) << 8)
  689. #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
  690. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  691. #define MAX_PACKET_MASK (0xffff << 16)
  692. #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
  693. /* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
  694. * USB2.0 spec 9.6.6.
  695. */
  696. #define GET_MAX_PACKET(p) ((p) & 0x7ff)
  697. /* tx_info bitmasks */
  698. #define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
  699. #define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
  700. #define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
  701. #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
  702. /* deq bitmasks */
  703. #define EP_CTX_CYCLE_MASK (1 << 0)
  704. #define SCTX_DEQ_MASK (~0xfL)
  705. /**
  706. * struct xhci_input_control_context
  707. * Input control context; see section 6.2.5.
  708. *
  709. * @drop_context: set the bit of the endpoint context you want to disable
  710. * @add_context: set the bit of the endpoint context you want to enable
  711. */
  712. struct xhci_input_control_ctx {
  713. __le32 drop_flags;
  714. __le32 add_flags;
  715. __le32 rsvd2[6];
  716. };
  717. #define EP_IS_ADDED(ctrl_ctx, i) \
  718. (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
  719. #define EP_IS_DROPPED(ctrl_ctx, i) \
  720. (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
  721. /* Represents everything that is needed to issue a command on the command ring.
  722. * It's useful to pre-allocate these for commands that cannot fail due to
  723. * out-of-memory errors, like freeing streams.
  724. */
  725. struct xhci_command {
  726. /* Input context for changing device state */
  727. struct xhci_container_ctx *in_ctx;
  728. u32 status;
  729. /* If completion is null, no one is waiting on this command
  730. * and the structure can be freed after the command completes.
  731. */
  732. struct completion *completion;
  733. union xhci_trb *command_trb;
  734. struct list_head cmd_list;
  735. };
  736. /* drop context bitmasks */
  737. #define DROP_EP(x) (0x1 << x)
  738. /* add context bitmasks */
  739. #define ADD_EP(x) (0x1 << x)
  740. struct xhci_stream_ctx {
  741. /* 64-bit stream ring address, cycle state, and stream type */
  742. __le64 stream_ring;
  743. /* offset 0x14 - 0x1f reserved for HC internal use */
  744. __le32 reserved[2];
  745. };
  746. /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
  747. #define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
  748. /* Secondary stream array type, dequeue pointer is to a transfer ring */
  749. #define SCT_SEC_TR 0
  750. /* Primary stream array type, dequeue pointer is to a transfer ring */
  751. #define SCT_PRI_TR 1
  752. /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
  753. #define SCT_SSA_8 2
  754. #define SCT_SSA_16 3
  755. #define SCT_SSA_32 4
  756. #define SCT_SSA_64 5
  757. #define SCT_SSA_128 6
  758. #define SCT_SSA_256 7
  759. /* Assume no secondary streams for now */
  760. struct xhci_stream_info {
  761. struct xhci_ring **stream_rings;
  762. /* Number of streams, including stream 0 (which drivers can't use) */
  763. unsigned int num_streams;
  764. /* The stream context array may be bigger than
  765. * the number of streams the driver asked for
  766. */
  767. struct xhci_stream_ctx *stream_ctx_array;
  768. unsigned int num_stream_ctxs;
  769. dma_addr_t ctx_array_dma;
  770. /* For mapping physical TRB addresses to segments in stream rings */
  771. struct radix_tree_root trb_address_map;
  772. struct xhci_command *free_streams_command;
  773. };
  774. #define SMALL_STREAM_ARRAY_SIZE 256
  775. #define MEDIUM_STREAM_ARRAY_SIZE 1024
  776. /* Some Intel xHCI host controllers need software to keep track of the bus
  777. * bandwidth. Keep track of endpoint info here. Each root port is allocated
  778. * the full bus bandwidth. We must also treat TTs (including each port under a
  779. * multi-TT hub) as a separate bandwidth domain. The direct memory interface
  780. * (DMI) also limits the total bandwidth (across all domains) that can be used.
  781. */
  782. struct xhci_bw_info {
  783. /* ep_interval is zero-based */
  784. unsigned int ep_interval;
  785. /* mult and num_packets are one-based */
  786. unsigned int mult;
  787. unsigned int num_packets;
  788. unsigned int max_packet_size;
  789. unsigned int max_esit_payload;
  790. unsigned int type;
  791. };
  792. /* "Block" sizes in bytes the hardware uses for different device speeds.
  793. * The logic in this part of the hardware limits the number of bits the hardware
  794. * can use, so must represent bandwidth in a less precise manner to mimic what
  795. * the scheduler hardware computes.
  796. */
  797. #define FS_BLOCK 1
  798. #define HS_BLOCK 4
  799. #define SS_BLOCK 16
  800. #define DMI_BLOCK 32
  801. /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
  802. * with each byte transferred. SuperSpeed devices have an initial overhead to
  803. * set up bursts. These are in blocks, see above. LS overhead has already been
  804. * translated into FS blocks.
  805. */
  806. #define DMI_OVERHEAD 8
  807. #define DMI_OVERHEAD_BURST 4
  808. #define SS_OVERHEAD 8
  809. #define SS_OVERHEAD_BURST 32
  810. #define HS_OVERHEAD 26
  811. #define FS_OVERHEAD 20
  812. #define LS_OVERHEAD 128
  813. /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
  814. * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
  815. * of overhead associated with split transfers crossing microframe boundaries.
  816. * 31 blocks is pure protocol overhead.
  817. */
  818. #define TT_HS_OVERHEAD (31 + 94)
  819. #define TT_DMI_OVERHEAD (25 + 12)
  820. /* Bandwidth limits in blocks */
  821. #define FS_BW_LIMIT 1285
  822. #define TT_BW_LIMIT 1320
  823. #define HS_BW_LIMIT 1607
  824. #define SS_BW_LIMIT_IN 3906
  825. #define DMI_BW_LIMIT_IN 3906
  826. #define SS_BW_LIMIT_OUT 3906
  827. #define DMI_BW_LIMIT_OUT 3906
  828. /* Percentage of bus bandwidth reserved for non-periodic transfers */
  829. #define FS_BW_RESERVED 10
  830. #define HS_BW_RESERVED 20
  831. #define SS_BW_RESERVED 10
  832. struct xhci_virt_ep {
  833. struct xhci_ring *ring;
  834. /* Related to endpoints that are configured to use stream IDs only */
  835. struct xhci_stream_info *stream_info;
  836. /* Temporary storage in case the configure endpoint command fails and we
  837. * have to restore the device state to the previous state
  838. */
  839. struct xhci_ring *new_ring;
  840. unsigned int ep_state;
  841. #define SET_DEQ_PENDING (1 << 0)
  842. #define EP_HALTED (1 << 1) /* For stall handling */
  843. #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
  844. /* Transitioning the endpoint to using streams, don't enqueue URBs */
  845. #define EP_GETTING_STREAMS (1 << 3)
  846. #define EP_HAS_STREAMS (1 << 4)
  847. /* Transitioning the endpoint to not using streams, don't enqueue URBs */
  848. #define EP_GETTING_NO_STREAMS (1 << 5)
  849. /* ---- Related to URB cancellation ---- */
  850. struct list_head cancelled_td_list;
  851. struct xhci_td *stopped_td;
  852. unsigned int stopped_stream;
  853. /* Watchdog timer for stop endpoint command to cancel URBs */
  854. struct timer_list stop_cmd_timer;
  855. int stop_cmds_pending;
  856. struct xhci_hcd *xhci;
  857. /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
  858. * command. We'll need to update the ring's dequeue segment and dequeue
  859. * pointer after the command completes.
  860. */
  861. struct xhci_segment *queued_deq_seg;
  862. union xhci_trb *queued_deq_ptr;
  863. /*
  864. * Sometimes the xHC can not process isochronous endpoint ring quickly
  865. * enough, and it will miss some isoc tds on the ring and generate
  866. * a Missed Service Error Event.
  867. * Set skip flag when receive a Missed Service Error Event and
  868. * process the missed tds on the endpoint ring.
  869. */
  870. bool skip;
  871. /* Bandwidth checking storage */
  872. struct xhci_bw_info bw_info;
  873. struct list_head bw_endpoint_list;
  874. /* Isoch Frame ID checking storage */
  875. int next_frame_id;
  876. /* Use new Isoch TRB layout needed for extended TBC support */
  877. bool use_extended_tbc;
  878. };
  879. enum xhci_overhead_type {
  880. LS_OVERHEAD_TYPE = 0,
  881. FS_OVERHEAD_TYPE,
  882. HS_OVERHEAD_TYPE,
  883. };
  884. struct xhci_interval_bw {
  885. unsigned int num_packets;
  886. /* Sorted by max packet size.
  887. * Head of the list is the greatest max packet size.
  888. */
  889. struct list_head endpoints;
  890. /* How many endpoints of each speed are present. */
  891. unsigned int overhead[3];
  892. };
  893. #define XHCI_MAX_INTERVAL 16
  894. struct xhci_interval_bw_table {
  895. unsigned int interval0_esit_payload;
  896. struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
  897. /* Includes reserved bandwidth for async endpoints */
  898. unsigned int bw_used;
  899. unsigned int ss_bw_in;
  900. unsigned int ss_bw_out;
  901. };
  902. struct xhci_virt_device {
  903. struct usb_device *udev;
  904. /*
  905. * Commands to the hardware are passed an "input context" that
  906. * tells the hardware what to change in its data structures.
  907. * The hardware will return changes in an "output context" that
  908. * software must allocate for the hardware. We need to keep
  909. * track of input and output contexts separately because
  910. * these commands might fail and we don't trust the hardware.
  911. */
  912. struct xhci_container_ctx *out_ctx;
  913. /* Used for addressing devices and configuration changes */
  914. struct xhci_container_ctx *in_ctx;
  915. /* Rings saved to ensure old alt settings can be re-instated */
  916. struct xhci_ring **ring_cache;
  917. int num_rings_cached;
  918. #define XHCI_MAX_RINGS_CACHED 31
  919. struct xhci_virt_ep eps[31];
  920. struct completion cmd_completion;
  921. u8 fake_port;
  922. u8 real_port;
  923. struct xhci_interval_bw_table *bw_table;
  924. struct xhci_tt_bw_info *tt_info;
  925. /* The current max exit latency for the enabled USB3 link states. */
  926. u16 current_mel;
  927. };
  928. /*
  929. * For each roothub, keep track of the bandwidth information for each periodic
  930. * interval.
  931. *
  932. * If a high speed hub is attached to the roothub, each TT associated with that
  933. * hub is a separate bandwidth domain. The interval information for the
  934. * endpoints on the devices under that TT will appear in the TT structure.
  935. */
  936. struct xhci_root_port_bw_info {
  937. struct list_head tts;
  938. unsigned int num_active_tts;
  939. struct xhci_interval_bw_table bw_table;
  940. };
  941. struct xhci_tt_bw_info {
  942. struct list_head tt_list;
  943. int slot_id;
  944. int ttport;
  945. struct xhci_interval_bw_table bw_table;
  946. int active_eps;
  947. };
  948. /**
  949. * struct xhci_device_context_array
  950. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  951. */
  952. struct xhci_device_context_array {
  953. /* 64-bit device addresses; we only write 32-bit addresses */
  954. __le64 dev_context_ptrs[MAX_HC_SLOTS];
  955. /* private xHCD pointers */
  956. dma_addr_t dma;
  957. };
  958. /* TODO: write function to set the 64-bit device DMA address */
  959. /*
  960. * TODO: change this to be dynamically sized at HC mem init time since the HC
  961. * might not be able to handle the maximum number of devices possible.
  962. */
  963. struct xhci_transfer_event {
  964. /* 64-bit buffer address, or immediate data */
  965. __le64 buffer;
  966. __le32 transfer_len;
  967. /* This field is interpreted differently based on the type of TRB */
  968. __le32 flags;
  969. };
  970. /* Transfer event TRB length bit mask */
  971. /* bits 0:23 */
  972. #define EVENT_TRB_LEN(p) ((p) & 0xffffff)
  973. /** Transfer Event bit fields **/
  974. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  975. /* Completion Code - only applicable for some types of TRBs */
  976. #define COMP_CODE_MASK (0xff << 24)
  977. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  978. #define COMP_SUCCESS 1
  979. /* Data Buffer Error */
  980. #define COMP_DB_ERR 2
  981. /* Babble Detected Error */
  982. #define COMP_BABBLE 3
  983. /* USB Transaction Error */
  984. #define COMP_TX_ERR 4
  985. /* TRB Error - some TRB field is invalid */
  986. #define COMP_TRB_ERR 5
  987. /* Stall Error - USB device is stalled */
  988. #define COMP_STALL 6
  989. /* Resource Error - HC doesn't have memory for that device configuration */
  990. #define COMP_ENOMEM 7
  991. /* Bandwidth Error - not enough room in schedule for this dev config */
  992. #define COMP_BW_ERR 8
  993. /* No Slots Available Error - HC ran out of device slots */
  994. #define COMP_ENOSLOTS 9
  995. /* Invalid Stream Type Error */
  996. #define COMP_STREAM_ERR 10
  997. /* Slot Not Enabled Error - doorbell rung for disabled device slot */
  998. #define COMP_EBADSLT 11
  999. /* Endpoint Not Enabled Error */
  1000. #define COMP_EBADEP 12
  1001. /* Short Packet */
  1002. #define COMP_SHORT_TX 13
  1003. /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
  1004. #define COMP_UNDERRUN 14
  1005. /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
  1006. #define COMP_OVERRUN 15
  1007. /* Virtual Function Event Ring Full Error */
  1008. #define COMP_VF_FULL 16
  1009. /* Parameter Error - Context parameter is invalid */
  1010. #define COMP_EINVAL 17
  1011. /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
  1012. #define COMP_BW_OVER 18
  1013. /* Context State Error - illegal context state transition requested */
  1014. #define COMP_CTX_STATE 19
  1015. /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
  1016. #define COMP_PING_ERR 20
  1017. /* Event Ring is full */
  1018. #define COMP_ER_FULL 21
  1019. /* Incompatible Device Error */
  1020. #define COMP_DEV_ERR 22
  1021. /* Missed Service Error - HC couldn't service an isoc ep within interval */
  1022. #define COMP_MISSED_INT 23
  1023. /* Successfully stopped command ring */
  1024. #define COMP_CMD_STOP 24
  1025. /* Successfully aborted current command and stopped command ring */
  1026. #define COMP_CMD_ABORT 25
  1027. /* Stopped - transfer was terminated by a stop endpoint command */
  1028. #define COMP_STOP 26
  1029. /* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
  1030. #define COMP_STOP_INVAL 27
  1031. /* Same as COMP_EP_STOPPED, but a short packet detected */
  1032. #define COMP_STOP_SHORT 28
  1033. /* Max Exit Latency Too Large Error */
  1034. #define COMP_MEL_ERR 29
  1035. /* TRB type 30 reserved */
  1036. /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
  1037. #define COMP_BUFF_OVER 31
  1038. /* Event Lost Error - xHC has an "internal event overrun condition" */
  1039. #define COMP_ISSUES 32
  1040. /* Undefined Error - reported when other error codes don't apply */
  1041. #define COMP_UNKNOWN 33
  1042. /* Invalid Stream ID Error */
  1043. #define COMP_STRID_ERR 34
  1044. /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
  1045. #define COMP_2ND_BW_ERR 35
  1046. /* Split Transaction Error */
  1047. #define COMP_SPLIT_ERR 36
  1048. struct xhci_link_trb {
  1049. /* 64-bit segment pointer*/
  1050. __le64 segment_ptr;
  1051. __le32 intr_target;
  1052. __le32 control;
  1053. };
  1054. /* control bitfields */
  1055. #define LINK_TOGGLE (0x1<<1)
  1056. /* Command completion event TRB */
  1057. struct xhci_event_cmd {
  1058. /* Pointer to command TRB, or the value passed by the event data trb */
  1059. __le64 cmd_trb;
  1060. __le32 status;
  1061. __le32 flags;
  1062. };
  1063. /* flags bitmasks */
  1064. /* Address device - disable SetAddress */
  1065. #define TRB_BSR (1<<9)
  1066. enum xhci_setup_dev {
  1067. SETUP_CONTEXT_ONLY,
  1068. SETUP_CONTEXT_ADDRESS,
  1069. };
  1070. /* bits 16:23 are the virtual function ID */
  1071. /* bits 24:31 are the slot ID */
  1072. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  1073. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  1074. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  1075. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  1076. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  1077. #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
  1078. #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
  1079. #define LAST_EP_INDEX 30
  1080. /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
  1081. #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
  1082. #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
  1083. #define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
  1084. /* Port Status Change Event TRB fields */
  1085. /* Port ID - bits 31:24 */
  1086. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  1087. /* Normal TRB fields */
  1088. /* transfer_len bitmasks - bits 0:16 */
  1089. #define TRB_LEN(p) ((p) & 0x1ffff)
  1090. /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
  1091. #define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
  1092. /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
  1093. #define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
  1094. /* Interrupter Target - which MSI-X vector to target the completion event at */
  1095. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  1096. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  1097. /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
  1098. #define TRB_TBC(p) (((p) & 0x3) << 7)
  1099. #define TRB_TLBPC(p) (((p) & 0xf) << 16)
  1100. /* Cycle bit - indicates TRB ownership by HC or HCD */
  1101. #define TRB_CYCLE (1<<0)
  1102. /*
  1103. * Force next event data TRB to be evaluated before task switch.
  1104. * Used to pass OS data back after a TD completes.
  1105. */
  1106. #define TRB_ENT (1<<1)
  1107. /* Interrupt on short packet */
  1108. #define TRB_ISP (1<<2)
  1109. /* Set PCIe no snoop attribute */
  1110. #define TRB_NO_SNOOP (1<<3)
  1111. /* Chain multiple TRBs into a TD */
  1112. #define TRB_CHAIN (1<<4)
  1113. /* Interrupt on completion */
  1114. #define TRB_IOC (1<<5)
  1115. /* The buffer pointer contains immediate data */
  1116. #define TRB_IDT (1<<6)
  1117. /* Block Event Interrupt */
  1118. #define TRB_BEI (1<<9)
  1119. /* Control transfer TRB specific fields */
  1120. #define TRB_DIR_IN (1<<16)
  1121. #define TRB_TX_TYPE(p) ((p) << 16)
  1122. #define TRB_DATA_OUT 2
  1123. #define TRB_DATA_IN 3
  1124. /* Isochronous TRB specific fields */
  1125. #define TRB_SIA (1<<31)
  1126. #define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
  1127. struct xhci_generic_trb {
  1128. __le32 field[4];
  1129. };
  1130. union xhci_trb {
  1131. struct xhci_link_trb link;
  1132. struct xhci_transfer_event trans_event;
  1133. struct xhci_event_cmd event_cmd;
  1134. struct xhci_generic_trb generic;
  1135. };
  1136. /* TRB bit mask */
  1137. #define TRB_TYPE_BITMASK (0xfc00)
  1138. #define TRB_TYPE(p) ((p) << 10)
  1139. #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
  1140. /* TRB type IDs */
  1141. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  1142. #define TRB_NORMAL 1
  1143. /* setup stage for control transfers */
  1144. #define TRB_SETUP 2
  1145. /* data stage for control transfers */
  1146. #define TRB_DATA 3
  1147. /* status stage for control transfers */
  1148. #define TRB_STATUS 4
  1149. /* isoc transfers */
  1150. #define TRB_ISOC 5
  1151. /* TRB for linking ring segments */
  1152. #define TRB_LINK 6
  1153. #define TRB_EVENT_DATA 7
  1154. /* Transfer Ring No-op (not for the command ring) */
  1155. #define TRB_TR_NOOP 8
  1156. /* Command TRBs */
  1157. /* Enable Slot Command */
  1158. #define TRB_ENABLE_SLOT 9
  1159. /* Disable Slot Command */
  1160. #define TRB_DISABLE_SLOT 10
  1161. /* Address Device Command */
  1162. #define TRB_ADDR_DEV 11
  1163. /* Configure Endpoint Command */
  1164. #define TRB_CONFIG_EP 12
  1165. /* Evaluate Context Command */
  1166. #define TRB_EVAL_CONTEXT 13
  1167. /* Reset Endpoint Command */
  1168. #define TRB_RESET_EP 14
  1169. /* Stop Transfer Ring Command */
  1170. #define TRB_STOP_RING 15
  1171. /* Set Transfer Ring Dequeue Pointer Command */
  1172. #define TRB_SET_DEQ 16
  1173. /* Reset Device Command */
  1174. #define TRB_RESET_DEV 17
  1175. /* Force Event Command (opt) */
  1176. #define TRB_FORCE_EVENT 18
  1177. /* Negotiate Bandwidth Command (opt) */
  1178. #define TRB_NEG_BANDWIDTH 19
  1179. /* Set Latency Tolerance Value Command (opt) */
  1180. #define TRB_SET_LT 20
  1181. /* Get port bandwidth Command */
  1182. #define TRB_GET_BW 21
  1183. /* Force Header Command - generate a transaction or link management packet */
  1184. #define TRB_FORCE_HEADER 22
  1185. /* No-op Command - not for transfer rings */
  1186. #define TRB_CMD_NOOP 23
  1187. /* TRB IDs 24-31 reserved */
  1188. /* Event TRBS */
  1189. /* Transfer Event */
  1190. #define TRB_TRANSFER 32
  1191. /* Command Completion Event */
  1192. #define TRB_COMPLETION 33
  1193. /* Port Status Change Event */
  1194. #define TRB_PORT_STATUS 34
  1195. /* Bandwidth Request Event (opt) */
  1196. #define TRB_BANDWIDTH_EVENT 35
  1197. /* Doorbell Event (opt) */
  1198. #define TRB_DOORBELL 36
  1199. /* Host Controller Event */
  1200. #define TRB_HC_EVENT 37
  1201. /* Device Notification Event - device sent function wake notification */
  1202. #define TRB_DEV_NOTE 38
  1203. /* MFINDEX Wrap Event - microframe counter wrapped */
  1204. #define TRB_MFINDEX_WRAP 39
  1205. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  1206. /* Nec vendor-specific command completion event. */
  1207. #define TRB_NEC_CMD_COMP 48
  1208. /* Get NEC firmware revision. */
  1209. #define TRB_NEC_GET_FW 49
  1210. #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  1211. /* Above, but for __le32 types -- can avoid work by swapping constants: */
  1212. #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1213. cpu_to_le32(TRB_TYPE(TRB_LINK)))
  1214. #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1215. cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
  1216. #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
  1217. #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
  1218. /*
  1219. * TRBS_PER_SEGMENT must be a multiple of 4,
  1220. * since the command ring is 64-byte aligned.
  1221. * It must also be greater than 16.
  1222. */
  1223. #define TRBS_PER_SEGMENT 256
  1224. /* Allow two commands + a link TRB, along with any reserved command TRBs */
  1225. #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
  1226. #define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  1227. #define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
  1228. /* TRB buffer pointers can't cross 64KB boundaries */
  1229. #define TRB_MAX_BUFF_SHIFT 16
  1230. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  1231. /* How much data is left before the 64KB boundary? */
  1232. #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
  1233. (addr & (TRB_MAX_BUFF_SIZE - 1)))
  1234. struct xhci_segment {
  1235. union xhci_trb *trbs;
  1236. /* private to HCD */
  1237. struct xhci_segment *next;
  1238. dma_addr_t dma;
  1239. /* Max packet sized bounce buffer for td-fragmant alignment */
  1240. dma_addr_t bounce_dma;
  1241. void *bounce_buf;
  1242. unsigned int bounce_offs;
  1243. unsigned int bounce_len;
  1244. };
  1245. struct xhci_td {
  1246. struct list_head td_list;
  1247. struct list_head cancelled_td_list;
  1248. struct urb *urb;
  1249. struct xhci_segment *start_seg;
  1250. union xhci_trb *first_trb;
  1251. union xhci_trb *last_trb;
  1252. struct xhci_segment *bounce_seg;
  1253. /* actual_length of the URB has already been set */
  1254. bool urb_length_set;
  1255. };
  1256. /* xHCI command default timeout value */
  1257. #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
  1258. /* command descriptor */
  1259. struct xhci_cd {
  1260. struct xhci_command *command;
  1261. union xhci_trb *cmd_trb;
  1262. };
  1263. struct xhci_dequeue_state {
  1264. struct xhci_segment *new_deq_seg;
  1265. union xhci_trb *new_deq_ptr;
  1266. int new_cycle_state;
  1267. };
  1268. enum xhci_ring_type {
  1269. TYPE_CTRL = 0,
  1270. TYPE_ISOC,
  1271. TYPE_BULK,
  1272. TYPE_INTR,
  1273. TYPE_STREAM,
  1274. TYPE_COMMAND,
  1275. TYPE_EVENT,
  1276. };
  1277. struct xhci_ring {
  1278. struct xhci_segment *first_seg;
  1279. struct xhci_segment *last_seg;
  1280. union xhci_trb *enqueue;
  1281. struct xhci_segment *enq_seg;
  1282. unsigned int enq_updates;
  1283. union xhci_trb *dequeue;
  1284. struct xhci_segment *deq_seg;
  1285. unsigned int deq_updates;
  1286. struct list_head td_list;
  1287. /*
  1288. * Write the cycle state into the TRB cycle field to give ownership of
  1289. * the TRB to the host controller (if we are the producer), or to check
  1290. * if we own the TRB (if we are the consumer). See section 4.9.1.
  1291. */
  1292. u32 cycle_state;
  1293. unsigned int stream_id;
  1294. unsigned int num_segs;
  1295. unsigned int num_trbs_free;
  1296. unsigned int num_trbs_free_temp;
  1297. unsigned int bounce_buf_len;
  1298. enum xhci_ring_type type;
  1299. bool last_td_was_short;
  1300. struct radix_tree_root *trb_address_map;
  1301. };
  1302. struct xhci_erst_entry {
  1303. /* 64-bit event ring segment address */
  1304. __le64 seg_addr;
  1305. __le32 seg_size;
  1306. /* Set to zero */
  1307. __le32 rsvd;
  1308. };
  1309. struct xhci_erst {
  1310. struct xhci_erst_entry *entries;
  1311. unsigned int num_entries;
  1312. /* xhci->event_ring keeps track of segment dma addresses */
  1313. dma_addr_t erst_dma_addr;
  1314. /* Num entries the ERST can contain */
  1315. unsigned int erst_size;
  1316. };
  1317. struct xhci_scratchpad {
  1318. u64 *sp_array;
  1319. dma_addr_t sp_dma;
  1320. void **sp_buffers;
  1321. dma_addr_t *sp_dma_buffers;
  1322. };
  1323. struct urb_priv {
  1324. int length;
  1325. int td_cnt;
  1326. struct xhci_td *td[0];
  1327. };
  1328. /*
  1329. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  1330. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  1331. * meaning 64 ring segments.
  1332. * Initial allocated size of the ERST, in number of entries */
  1333. #define ERST_NUM_SEGS 1
  1334. /* Initial allocated size of the ERST, in number of entries */
  1335. #define ERST_SIZE 64
  1336. /* Initial number of event segment rings allocated */
  1337. #define ERST_ENTRIES 1
  1338. /* Poll every 60 seconds */
  1339. #define POLL_TIMEOUT 60
  1340. /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
  1341. #define XHCI_STOP_EP_CMD_TIMEOUT 5
  1342. /* XXX: Make these module parameters */
  1343. struct s3_save {
  1344. u32 command;
  1345. u32 dev_nt;
  1346. u64 dcbaa_ptr;
  1347. u32 config_reg;
  1348. u32 irq_pending;
  1349. u32 irq_control;
  1350. u32 erst_size;
  1351. u64 erst_base;
  1352. u64 erst_dequeue;
  1353. };
  1354. /* Use for lpm */
  1355. struct dev_info {
  1356. u32 dev_id;
  1357. struct list_head list;
  1358. };
  1359. struct xhci_bus_state {
  1360. unsigned long bus_suspended;
  1361. unsigned long next_statechange;
  1362. /* Port suspend arrays are indexed by the portnum of the fake roothub */
  1363. /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
  1364. u32 port_c_suspend;
  1365. u32 suspended_ports;
  1366. u32 port_remote_wakeup;
  1367. unsigned long resume_done[USB_MAXCHILDREN];
  1368. /* which ports have started to resume */
  1369. unsigned long resuming_ports;
  1370. /* Which ports are waiting on RExit to U0 transition. */
  1371. unsigned long rexit_ports;
  1372. struct completion rexit_done[USB_MAXCHILDREN];
  1373. };
  1374. /*
  1375. * It can take up to 20 ms to transition from RExit to U0 on the
  1376. * Intel Lynx Point LP xHCI host.
  1377. */
  1378. #define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
  1379. static inline unsigned int hcd_index(struct usb_hcd *hcd)
  1380. {
  1381. if (hcd->speed >= HCD_USB3)
  1382. return 0;
  1383. else
  1384. return 1;
  1385. }
  1386. struct xhci_hub {
  1387. u8 maj_rev;
  1388. u8 min_rev;
  1389. u32 *psi; /* array of protocol speed ID entries */
  1390. u8 psi_count;
  1391. u8 psi_uid_count;
  1392. };
  1393. /* There is one xhci_hcd structure per controller */
  1394. struct xhci_hcd {
  1395. struct usb_hcd *main_hcd;
  1396. struct usb_hcd *shared_hcd;
  1397. /* glue to PCI and HCD framework */
  1398. struct xhci_cap_regs __iomem *cap_regs;
  1399. struct xhci_op_regs __iomem *op_regs;
  1400. struct xhci_run_regs __iomem *run_regs;
  1401. struct xhci_doorbell_array __iomem *dba;
  1402. /* Our HCD's current interrupter register set */
  1403. struct xhci_intr_reg __iomem *ir_set;
  1404. /* Cached register copies of read-only HC data */
  1405. __u32 hcs_params1;
  1406. __u32 hcs_params2;
  1407. __u32 hcs_params3;
  1408. __u32 hcc_params;
  1409. __u32 hcc_params2;
  1410. spinlock_t lock;
  1411. /* packed release number */
  1412. u8 sbrn;
  1413. u16 hci_version;
  1414. u8 max_slots;
  1415. u8 max_interrupters;
  1416. u8 max_ports;
  1417. u8 isoc_threshold;
  1418. int event_ring_max;
  1419. int addr_64;
  1420. /* 4KB min, 128MB max */
  1421. int page_size;
  1422. /* Valid values are 12 to 20, inclusive */
  1423. int page_shift;
  1424. /* msi-x vectors */
  1425. int msix_count;
  1426. struct msix_entry *msix_entries;
  1427. /* optional clock */
  1428. struct clk *clk;
  1429. /* data structures */
  1430. struct xhci_device_context_array *dcbaa;
  1431. struct xhci_ring *cmd_ring;
  1432. unsigned int cmd_ring_state;
  1433. #define CMD_RING_STATE_RUNNING (1 << 0)
  1434. #define CMD_RING_STATE_ABORTED (1 << 1)
  1435. #define CMD_RING_STATE_STOPPED (1 << 2)
  1436. struct list_head cmd_list;
  1437. unsigned int cmd_ring_reserved_trbs;
  1438. struct delayed_work cmd_timer;
  1439. struct completion cmd_ring_stop_completion;
  1440. struct xhci_command *current_cmd;
  1441. struct xhci_ring *event_ring;
  1442. struct xhci_erst erst;
  1443. /* Scratchpad */
  1444. struct xhci_scratchpad *scratchpad;
  1445. /* Store LPM test failed devices' information */
  1446. struct list_head lpm_failed_devs;
  1447. /* slot enabling and address device helpers */
  1448. /* these are not thread safe so use mutex */
  1449. struct mutex mutex;
  1450. struct completion addr_dev;
  1451. int slot_id;
  1452. /* For USB 3.0 LPM enable/disable. */
  1453. struct xhci_command *lpm_command;
  1454. /* Internal mirror of the HW's dcbaa */
  1455. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  1456. /* For keeping track of bandwidth domains per roothub. */
  1457. struct xhci_root_port_bw_info *rh_bw;
  1458. /* DMA pools */
  1459. struct dma_pool *device_pool;
  1460. struct dma_pool *segment_pool;
  1461. struct dma_pool *small_streams_pool;
  1462. struct dma_pool *medium_streams_pool;
  1463. /* Host controller watchdog timer structures */
  1464. unsigned int xhc_state;
  1465. u32 command;
  1466. struct s3_save s3;
  1467. /* Host controller is dying - not responding to commands. "I'm not dead yet!"
  1468. *
  1469. * xHC interrupts have been disabled and a watchdog timer will (or has already)
  1470. * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
  1471. * that sees this status (other than the timer that set it) should stop touching
  1472. * hardware immediately. Interrupt handlers should return immediately when
  1473. * they see this status (any time they drop and re-acquire xhci->lock).
  1474. * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
  1475. * putting the TD on the canceled list, etc.
  1476. *
  1477. * There are no reports of xHCI host controllers that display this issue.
  1478. */
  1479. #define XHCI_STATE_DYING (1 << 0)
  1480. #define XHCI_STATE_HALTED (1 << 1)
  1481. #define XHCI_STATE_REMOVING (1 << 2)
  1482. /* Statistics */
  1483. int error_bitmask;
  1484. unsigned int quirks;
  1485. #define XHCI_LINK_TRB_QUIRK (1 << 0)
  1486. #define XHCI_RESET_EP_QUIRK (1 << 1)
  1487. #define XHCI_NEC_HOST (1 << 2)
  1488. #define XHCI_AMD_PLL_FIX (1 << 3)
  1489. #define XHCI_SPURIOUS_SUCCESS (1 << 4)
  1490. /*
  1491. * Certain Intel host controllers have a limit to the number of endpoint
  1492. * contexts they can handle. Ideally, they would signal that they can't handle
  1493. * anymore endpoint contexts by returning a Resource Error for the Configure
  1494. * Endpoint command, but they don't. Instead they expect software to keep track
  1495. * of the number of active endpoints for them, across configure endpoint
  1496. * commands, reset device commands, disable slot commands, and address device
  1497. * commands.
  1498. */
  1499. #define XHCI_EP_LIMIT_QUIRK (1 << 5)
  1500. #define XHCI_BROKEN_MSI (1 << 6)
  1501. #define XHCI_RESET_ON_RESUME (1 << 7)
  1502. #define XHCI_SW_BW_CHECKING (1 << 8)
  1503. #define XHCI_AMD_0x96_HOST (1 << 9)
  1504. #define XHCI_TRUST_TX_LENGTH (1 << 10)
  1505. #define XHCI_LPM_SUPPORT (1 << 11)
  1506. #define XHCI_INTEL_HOST (1 << 12)
  1507. #define XHCI_SPURIOUS_REBOOT (1 << 13)
  1508. #define XHCI_COMP_MODE_QUIRK (1 << 14)
  1509. #define XHCI_AVOID_BEI (1 << 15)
  1510. #define XHCI_PLAT (1 << 16)
  1511. #define XHCI_SLOW_SUSPEND (1 << 17)
  1512. #define XHCI_SPURIOUS_WAKEUP (1 << 18)
  1513. /* For controllers with a broken beyond repair streams implementation */
  1514. #define XHCI_BROKEN_STREAMS (1 << 19)
  1515. #define XHCI_PME_STUCK_QUIRK (1 << 20)
  1516. #define XHCI_MTK_HOST (1 << 21)
  1517. #define XHCI_SSIC_PORT_UNUSED (1 << 22)
  1518. #define XHCI_NO_64BIT_SUPPORT (1 << 23)
  1519. #define XHCI_MISSING_CAS (1 << 24)
  1520. /* For controller with a broken Port Disable implementation */
  1521. #define XHCI_BROKEN_PORT_PED (1 << 25)
  1522. #define XHCI_LIMIT_ENDPOINT_INTERVAL_7 (1 << 26)
  1523. /* Reserved. It was XHCI_U2_DISABLE_WAKE */
  1524. #define XHCI_ASMEDIA_MODIFY_FLOWCONTROL (1 << 28)
  1525. unsigned int num_active_eps;
  1526. unsigned int limit_active_eps;
  1527. /* There are two roothubs to keep track of bus suspend info for */
  1528. struct xhci_bus_state bus_state[2];
  1529. /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
  1530. u8 *port_array;
  1531. /* Array of pointers to USB 3.0 PORTSC registers */
  1532. __le32 __iomem **usb3_ports;
  1533. unsigned int num_usb3_ports;
  1534. /* Array of pointers to USB 2.0 PORTSC registers */
  1535. __le32 __iomem **usb2_ports;
  1536. struct xhci_hub usb2_rhub;
  1537. struct xhci_hub usb3_rhub;
  1538. unsigned int num_usb2_ports;
  1539. /* support xHCI 0.96 spec USB2 software LPM */
  1540. unsigned sw_lpm_support:1;
  1541. /* support xHCI 1.0 spec USB2 hardware LPM */
  1542. unsigned hw_lpm_support:1;
  1543. /* cached usb2 extened protocol capabilites */
  1544. u32 *ext_caps;
  1545. unsigned int num_ext_caps;
  1546. /* Compliance Mode Recovery Data */
  1547. struct timer_list comp_mode_recovery_timer;
  1548. u32 port_status_u0;
  1549. /* Compliance Mode Timer Triggered every 2 seconds */
  1550. #define COMP_MODE_RCVRY_MSECS 2000
  1551. /* platform-specific data -- must come last */
  1552. unsigned long priv[0] __aligned(sizeof(s64));
  1553. };
  1554. /* Platform specific overrides to generic XHCI hc_driver ops */
  1555. struct xhci_driver_overrides {
  1556. size_t extra_priv_size;
  1557. int (*reset)(struct usb_hcd *hcd);
  1558. int (*start)(struct usb_hcd *hcd);
  1559. };
  1560. #define XHCI_CFC_DELAY 10
  1561. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  1562. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  1563. {
  1564. struct usb_hcd *primary_hcd;
  1565. if (usb_hcd_is_primary_hcd(hcd))
  1566. primary_hcd = hcd;
  1567. else
  1568. primary_hcd = hcd->primary_hcd;
  1569. return (struct xhci_hcd *) (primary_hcd->hcd_priv);
  1570. }
  1571. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  1572. {
  1573. return xhci->main_hcd;
  1574. }
  1575. #define xhci_dbg(xhci, fmt, args...) \
  1576. dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1577. #define xhci_err(xhci, fmt, args...) \
  1578. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1579. #define xhci_warn(xhci, fmt, args...) \
  1580. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1581. #define xhci_warn_ratelimited(xhci, fmt, args...) \
  1582. dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1583. #define xhci_info(xhci, fmt, args...) \
  1584. dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1585. /*
  1586. * Registers should always be accessed with double word or quad word accesses.
  1587. *
  1588. * Some xHCI implementations may support 64-bit address pointers. Registers
  1589. * with 64-bit address pointers should be written to with dword accesses by
  1590. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1591. * xHCI implementations that do not support 64-bit address pointers will ignore
  1592. * the high dword, and write order is irrelevant.
  1593. */
  1594. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1595. __le64 __iomem *regs)
  1596. {
  1597. return lo_hi_readq(regs);
  1598. }
  1599. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1600. const u64 val, __le64 __iomem *regs)
  1601. {
  1602. lo_hi_writeq(val, regs);
  1603. }
  1604. static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
  1605. {
  1606. return xhci->quirks & XHCI_LINK_TRB_QUIRK;
  1607. }
  1608. /* xHCI debugging */
  1609. void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
  1610. void xhci_print_registers(struct xhci_hcd *xhci);
  1611. void xhci_dbg_regs(struct xhci_hcd *xhci);
  1612. void xhci_print_run_regs(struct xhci_hcd *xhci);
  1613. void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
  1614. void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
  1615. void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
  1616. void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1617. void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1618. void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
  1619. void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1620. void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
  1621. char *xhci_get_slot_state(struct xhci_hcd *xhci,
  1622. struct xhci_container_ctx *ctx);
  1623. void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
  1624. unsigned int slot_id, unsigned int ep_index,
  1625. struct xhci_virt_ep *ep);
  1626. void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
  1627. const char *fmt, ...);
  1628. /* xHCI memory management */
  1629. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1630. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1631. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1632. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1633. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1634. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  1635. struct usb_device *udev);
  1636. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1637. unsigned int xhci_get_endpoint_address(unsigned int ep_index);
  1638. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
  1639. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
  1640. unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
  1641. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1642. void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
  1643. struct xhci_bw_info *ep_bw,
  1644. struct xhci_interval_bw_table *bw_table,
  1645. struct usb_device *udev,
  1646. struct xhci_virt_ep *virt_ep,
  1647. struct xhci_tt_bw_info *tt_info);
  1648. void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
  1649. struct xhci_virt_device *virt_dev,
  1650. int old_active_eps);
  1651. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
  1652. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1653. struct xhci_container_ctx *in_ctx,
  1654. struct xhci_input_control_ctx *ctrl_ctx,
  1655. struct xhci_virt_device *virt_dev);
  1656. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1657. struct xhci_container_ctx *in_ctx,
  1658. struct xhci_container_ctx *out_ctx,
  1659. unsigned int ep_index);
  1660. void xhci_slot_copy(struct xhci_hcd *xhci,
  1661. struct xhci_container_ctx *in_ctx,
  1662. struct xhci_container_ctx *out_ctx);
  1663. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1664. struct usb_device *udev, struct usb_host_endpoint *ep,
  1665. gfp_t mem_flags);
  1666. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1667. int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
  1668. unsigned int num_trbs, gfp_t flags);
  1669. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  1670. struct xhci_virt_device *virt_dev,
  1671. unsigned int ep_index);
  1672. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  1673. unsigned int num_stream_ctxs,
  1674. unsigned int num_streams,
  1675. unsigned int max_packet, gfp_t flags);
  1676. void xhci_free_stream_info(struct xhci_hcd *xhci,
  1677. struct xhci_stream_info *stream_info);
  1678. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1679. struct xhci_ep_ctx *ep_ctx,
  1680. struct xhci_stream_info *stream_info);
  1681. void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
  1682. struct xhci_virt_ep *ep);
  1683. void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
  1684. struct xhci_virt_device *virt_dev, bool drop_control_ep);
  1685. struct xhci_ring *xhci_dma_to_transfer_ring(
  1686. struct xhci_virt_ep *ep,
  1687. u64 address);
  1688. struct xhci_ring *xhci_stream_id_to_ring(
  1689. struct xhci_virt_device *dev,
  1690. unsigned int ep_index,
  1691. unsigned int stream_id);
  1692. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1693. bool allocate_in_ctx, bool allocate_completion,
  1694. gfp_t mem_flags);
  1695. void xhci_urb_free_priv(struct urb_priv *urb_priv);
  1696. void xhci_free_command(struct xhci_hcd *xhci,
  1697. struct xhci_command *command);
  1698. /* xHCI host controller glue */
  1699. typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
  1700. int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
  1701. void xhci_quiesce(struct xhci_hcd *xhci);
  1702. int xhci_halt(struct xhci_hcd *xhci);
  1703. int xhci_reset(struct xhci_hcd *xhci);
  1704. int xhci_init(struct usb_hcd *hcd);
  1705. int xhci_run(struct usb_hcd *hcd);
  1706. void xhci_stop(struct usb_hcd *hcd);
  1707. void xhci_shutdown(struct usb_hcd *hcd);
  1708. int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
  1709. void xhci_init_driver(struct hc_driver *drv,
  1710. const struct xhci_driver_overrides *over);
  1711. #ifdef CONFIG_PM
  1712. int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
  1713. int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
  1714. #else
  1715. #define xhci_suspend NULL
  1716. #define xhci_resume NULL
  1717. #endif
  1718. int xhci_get_frame(struct usb_hcd *hcd);
  1719. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1720. irqreturn_t xhci_msi_irq(int irq, void *hcd);
  1721. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1722. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1723. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  1724. struct xhci_virt_device *virt_dev,
  1725. struct usb_device *hdev,
  1726. struct usb_tt *tt, gfp_t mem_flags);
  1727. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1728. struct usb_host_endpoint **eps, unsigned int num_eps,
  1729. unsigned int num_streams, gfp_t mem_flags);
  1730. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1731. struct usb_host_endpoint **eps, unsigned int num_eps,
  1732. gfp_t mem_flags);
  1733. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
  1734. int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
  1735. int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
  1736. int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
  1737. struct usb_device *udev, int enable);
  1738. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  1739. struct usb_tt *tt, gfp_t mem_flags);
  1740. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
  1741. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
  1742. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1743. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1744. void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
  1745. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
  1746. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1747. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1748. /* xHCI ring, segment, TRB, and TD functions */
  1749. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1750. struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
  1751. struct xhci_segment *start_seg, union xhci_trb *start_trb,
  1752. union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
  1753. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
  1754. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1755. int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1756. u32 trb_type, u32 slot_id);
  1757. int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1758. dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
  1759. int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1760. u32 field1, u32 field2, u32 field3, u32 field4);
  1761. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1762. int slot_id, unsigned int ep_index, int suspend);
  1763. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1764. int slot_id, unsigned int ep_index);
  1765. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1766. int slot_id, unsigned int ep_index);
  1767. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1768. int slot_id, unsigned int ep_index);
  1769. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  1770. struct urb *urb, int slot_id, unsigned int ep_index);
  1771. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
  1772. struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
  1773. bool command_must_succeed);
  1774. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1775. dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
  1776. int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1777. int slot_id, unsigned int ep_index);
  1778. int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1779. u32 slot_id);
  1780. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  1781. unsigned int slot_id, unsigned int ep_index,
  1782. unsigned int stream_id, struct xhci_td *cur_td,
  1783. struct xhci_dequeue_state *state);
  1784. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  1785. unsigned int slot_id, unsigned int ep_index,
  1786. unsigned int stream_id,
  1787. struct xhci_dequeue_state *deq_state);
  1788. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1789. unsigned int ep_index, struct xhci_td *td);
  1790. void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
  1791. unsigned int slot_id, unsigned int ep_index,
  1792. struct xhci_dequeue_state *deq_state);
  1793. void xhci_stop_endpoint_command_watchdog(unsigned long arg);
  1794. void xhci_handle_command_timeout(struct work_struct *work);
  1795. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
  1796. unsigned int ep_index, unsigned int stream_id);
  1797. void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
  1798. /* xHCI roothub code */
  1799. void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  1800. int port_id, u32 link_state);
  1801. int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
  1802. struct usb_device *udev, enum usb3_link_state state);
  1803. int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
  1804. struct usb_device *udev, enum usb3_link_state state);
  1805. void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  1806. int port_id, u32 port_bit);
  1807. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  1808. char *buf, u16 wLength);
  1809. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  1810. int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
  1811. #ifdef CONFIG_PM
  1812. int xhci_bus_suspend(struct usb_hcd *hcd);
  1813. int xhci_bus_resume(struct usb_hcd *hcd);
  1814. #else
  1815. #define xhci_bus_suspend NULL
  1816. #define xhci_bus_resume NULL
  1817. #endif /* CONFIG_PM */
  1818. u32 xhci_port_state_to_neutral(u32 state);
  1819. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  1820. u16 port);
  1821. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
  1822. /* xHCI contexts */
  1823. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
  1824. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1825. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  1826. struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  1827. unsigned int slot_id, unsigned int ep_index,
  1828. unsigned int stream_id);
  1829. static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  1830. struct urb *urb)
  1831. {
  1832. return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
  1833. xhci_get_endpoint_index(&urb->ep->desc),
  1834. urb->stream_id);
  1835. }
  1836. #endif /* __LINUX_XHCI_HCD_H */