sh-sci.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. #include <linux/bitops.h>
  2. #include <linux/serial_core.h>
  3. #include <linux/io.h>
  4. #include <linux/gpio.h>
  5. #define SCI_MAJOR 204
  6. #define SCI_MINOR_START 8
  7. /*
  8. * SCI register subset common for all port types.
  9. * Not all registers will exist on all parts.
  10. */
  11. enum {
  12. SCSMR, /* Serial Mode Register */
  13. SCBRR, /* Bit Rate Register */
  14. SCSCR, /* Serial Control Register */
  15. SCxSR, /* Serial Status Register */
  16. SCFCR, /* FIFO Control Register */
  17. SCFDR, /* FIFO Data Count Register */
  18. SCxTDR, /* Transmit (FIFO) Data Register */
  19. SCxRDR, /* Receive (FIFO) Data Register */
  20. SCLSR, /* Line Status Register */
  21. SCTFDR, /* Transmit FIFO Data Count Register */
  22. SCRFDR, /* Receive FIFO Data Count Register */
  23. SCSPTR, /* Serial Port Register */
  24. HSSRR, /* Sampling Rate Register */
  25. SCPCR, /* Serial Port Control Register */
  26. SCPDR, /* Serial Port Data Register */
  27. SCDL, /* BRG Frequency Division Register */
  28. SCCKS, /* BRG Clock Select Register */
  29. SCIx_NR_REGS,
  30. };
  31. /* SCSMR (Serial Mode Register) */
  32. #define SCSMR_C_A BIT(7) /* Communication Mode */
  33. #define SCSMR_CSYNC BIT(7) /* - Clocked synchronous mode */
  34. #define SCSMR_ASYNC 0 /* - Asynchronous mode */
  35. #define SCSMR_CHR BIT(6) /* 7-bit Character Length */
  36. #define SCSMR_PE BIT(5) /* Parity Enable */
  37. #define SCSMR_ODD BIT(4) /* Odd Parity */
  38. #define SCSMR_STOP BIT(3) /* Stop Bit Length */
  39. #define SCSMR_CKS 0x0003 /* Clock Select */
  40. /* Serial Mode Register, SCIFA/SCIFB only bits */
  41. #define SCSMR_CKEDG BIT(12) /* Transmit/Receive Clock Edge Select */
  42. #define SCSMR_SRC_MASK 0x0700 /* Sampling Control */
  43. #define SCSMR_SRC_16 0x0000 /* Sampling rate 1/16 */
  44. #define SCSMR_SRC_5 0x0100 /* Sampling rate 1/5 */
  45. #define SCSMR_SRC_7 0x0200 /* Sampling rate 1/7 */
  46. #define SCSMR_SRC_11 0x0300 /* Sampling rate 1/11 */
  47. #define SCSMR_SRC_13 0x0400 /* Sampling rate 1/13 */
  48. #define SCSMR_SRC_17 0x0500 /* Sampling rate 1/17 */
  49. #define SCSMR_SRC_19 0x0600 /* Sampling rate 1/19 */
  50. #define SCSMR_SRC_27 0x0700 /* Sampling rate 1/27 */
  51. /* Serial Control Register, SCIFA/SCIFB only bits */
  52. #define SCSCR_TDRQE BIT(15) /* Tx Data Transfer Request Enable */
  53. #define SCSCR_RDRQE BIT(14) /* Rx Data Transfer Request Enable */
  54. /* SCxSR (Serial Status Register) on SCI */
  55. #define SCI_TDRE BIT(7) /* Transmit Data Register Empty */
  56. #define SCI_RDRF BIT(6) /* Receive Data Register Full */
  57. #define SCI_ORER BIT(5) /* Overrun Error */
  58. #define SCI_FER BIT(4) /* Framing Error */
  59. #define SCI_PER BIT(3) /* Parity Error */
  60. #define SCI_TEND BIT(2) /* Transmit End */
  61. #define SCI_RESERVED 0x03 /* All reserved bits */
  62. #define SCI_DEFAULT_ERROR_MASK (SCI_PER | SCI_FER)
  63. #define SCI_RDxF_CLEAR (u32)(~(SCI_RESERVED | SCI_RDRF))
  64. #define SCI_ERROR_CLEAR (u32)(~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER))
  65. #define SCI_TDxE_CLEAR (u32)(~(SCI_RESERVED | SCI_TEND | SCI_TDRE))
  66. #define SCI_BREAK_CLEAR (u32)(~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER))
  67. /* SCxSR (Serial Status Register) on SCIF, SCIFA, SCIFB, HSCIF */
  68. #define SCIF_ER BIT(7) /* Receive Error */
  69. #define SCIF_TEND BIT(6) /* Transmission End */
  70. #define SCIF_TDFE BIT(5) /* Transmit FIFO Data Empty */
  71. #define SCIF_BRK BIT(4) /* Break Detect */
  72. #define SCIF_FER BIT(3) /* Framing Error */
  73. #define SCIF_PER BIT(2) /* Parity Error */
  74. #define SCIF_RDF BIT(1) /* Receive FIFO Data Full */
  75. #define SCIF_DR BIT(0) /* Receive Data Ready */
  76. /* SCIF only (optional) */
  77. #define SCIF_PERC 0xf000 /* Number of Parity Errors */
  78. #define SCIF_FERC 0x0f00 /* Number of Framing Errors */
  79. /*SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 only */
  80. #define SCIFA_ORER BIT(9) /* Overrun Error */
  81. #define SCIF_DEFAULT_ERROR_MASK (SCIF_PER | SCIF_FER | SCIF_BRK | SCIF_ER)
  82. #define SCIF_RDxF_CLEAR (u32)(~(SCIF_DR | SCIF_RDF))
  83. #define SCIF_ERROR_CLEAR (u32)(~(SCIF_PER | SCIF_FER | SCIF_ER))
  84. #define SCIF_TDxE_CLEAR (u32)(~(SCIF_TDFE))
  85. #define SCIF_BREAK_CLEAR (u32)(~(SCIF_PER | SCIF_FER | SCIF_BRK))
  86. /* SCFCR (FIFO Control Register) */
  87. #define SCFCR_MCE BIT(3) /* Modem Control Enable */
  88. #define SCFCR_TFRST BIT(2) /* Transmit FIFO Data Register Reset */
  89. #define SCFCR_RFRST BIT(1) /* Receive FIFO Data Register Reset */
  90. #define SCFCR_LOOP BIT(0) /* Loopback Test */
  91. /* SCLSR (Line Status Register) on (H)SCIF */
  92. #define SCLSR_TO BIT(2) /* Timeout */
  93. #define SCLSR_ORER BIT(0) /* Overrun Error */
  94. /* SCSPTR (Serial Port Register), optional */
  95. #define SCSPTR_RTSIO BIT(7) /* Serial Port RTS# Pin Input/Output */
  96. #define SCSPTR_RTSDT BIT(6) /* Serial Port RTS# Pin Data */
  97. #define SCSPTR_CTSIO BIT(5) /* Serial Port CTS# Pin Input/Output */
  98. #define SCSPTR_CTSDT BIT(4) /* Serial Port CTS# Pin Data */
  99. #define SCSPTR_SCKIO BIT(3) /* Serial Port Clock Pin Input/Output */
  100. #define SCSPTR_SCKDT BIT(2) /* Serial Port Clock Pin Data */
  101. #define SCSPTR_SPB2IO BIT(1) /* Serial Port Break Input/Output */
  102. #define SCSPTR_SPB2DT BIT(0) /* Serial Port Break Data */
  103. /* HSSRR HSCIF */
  104. #define HSCIF_SRE BIT(15) /* Sampling Rate Register Enable */
  105. /* SCPCR (Serial Port Control Register), SCIFA/SCIFB only */
  106. #define SCPCR_RTSC BIT(4) /* Serial Port RTS# Pin / Output Pin */
  107. #define SCPCR_CTSC BIT(3) /* Serial Port CTS# Pin / Input Pin */
  108. #define SCPCR_SCKC BIT(2) /* Serial Port SCK Pin / Output Pin */
  109. #define SCPCR_RXDC BIT(1) /* Serial Port RXD Pin / Input Pin */
  110. #define SCPCR_TXDC BIT(0) /* Serial Port TXD Pin / Output Pin */
  111. /* SCPDR (Serial Port Data Register), SCIFA/SCIFB only */
  112. #define SCPDR_RTSD BIT(4) /* Serial Port RTS# Output Pin Data */
  113. #define SCPDR_CTSD BIT(3) /* Serial Port CTS# Input Pin Data */
  114. #define SCPDR_SCKD BIT(2) /* Serial Port SCK Output Pin Data */
  115. #define SCPDR_RXDD BIT(1) /* Serial Port RXD Input Pin Data */
  116. #define SCPDR_TXDD BIT(0) /* Serial Port TXD Output Pin Data */
  117. /*
  118. * BRG Clock Select Register (Some SCIF and HSCIF)
  119. * The Baud Rate Generator for external clock can provide a clock source for
  120. * the sampling clock. It outputs either its frequency divided clock, or the
  121. * (undivided) (H)SCK external clock.
  122. */
  123. #define SCCKS_CKS BIT(15) /* Select (H)SCK (1) or divided SC_CLK (0) */
  124. #define SCCKS_XIN BIT(14) /* SC_CLK uses bus clock (1) or SCIF_CLK (0) */
  125. #define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  126. #define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  127. #define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  128. #define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  129. #define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  130. #define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  131. #define SCxSR_ERRORS(port) (to_sci_port(port)->error_mask)
  132. #define SCxSR_RDxF_CLEAR(port) \
  133. (((port)->type == PORT_SCI) ? SCI_RDxF_CLEAR : SCIF_RDxF_CLEAR)
  134. #define SCxSR_ERROR_CLEAR(port) \
  135. (to_sci_port(port)->error_clear)
  136. #define SCxSR_TDxE_CLEAR(port) \
  137. (((port)->type == PORT_SCI) ? SCI_TDxE_CLEAR : SCIF_TDxE_CLEAR)
  138. #define SCxSR_BREAK_CLEAR(port) \
  139. (((port)->type == PORT_SCI) ? SCI_BREAK_CLEAR : SCIF_BREAK_CLEAR)