mpsc.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139
  1. /*
  2. * Generic driver for the MPSC (UART mode) on Marvell parts (e.g., GT64240,
  3. * GT64260, MV64340, MV64360, GT96100, ... ).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * Based on an old MPSC driver that was in the linuxppc tree. It appears to
  8. * have been created by Chris Zankel (formerly of MontaVista) but there
  9. * is no proper Copyright so I'm not sure. Apparently, parts were also
  10. * taken from PPCBoot (now U-Boot). Also based on drivers/serial/8250.c
  11. * by Russell King.
  12. *
  13. * 2004 (c) MontaVista, Software, Inc. This file is licensed under
  14. * the terms of the GNU General Public License version 2. This program
  15. * is licensed "as is" without any warranty of any kind, whether express
  16. * or implied.
  17. */
  18. /*
  19. * The MPSC interface is much like a typical network controller's interface.
  20. * That is, you set up separate rings of descriptors for transmitting and
  21. * receiving data. There is also a pool of buffers with (one buffer per
  22. * descriptor) that incoming data are dma'd into or outgoing data are dma'd
  23. * out of.
  24. *
  25. * The MPSC requires two other controllers to be able to work. The Baud Rate
  26. * Generator (BRG) provides a clock at programmable frequencies which determines
  27. * the baud rate. The Serial DMA Controller (SDMA) takes incoming data from the
  28. * MPSC and DMA's it into memory or DMA's outgoing data and passes it to the
  29. * MPSC. It is actually the SDMA interrupt that the driver uses to keep the
  30. * transmit and receive "engines" going (i.e., indicate data has been
  31. * transmitted or received).
  32. *
  33. * NOTES:
  34. *
  35. * 1) Some chips have an erratum where several regs cannot be
  36. * read. To work around that, we keep a local copy of those regs in
  37. * 'mpsc_port_info'.
  38. *
  39. * 2) Some chips have an erratum where the ctlr will hang when the SDMA ctlr
  40. * accesses system mem with coherency enabled. For that reason, the driver
  41. * assumes that coherency for that ctlr has been disabled. This means
  42. * that when in a cache coherent system, the driver has to manually manage
  43. * the data cache on the areas that it touches because the dma_* macro are
  44. * basically no-ops.
  45. *
  46. * 3) There is an erratum (on PPC) where you can't use the instruction to do
  47. * a DMA_TO_DEVICE/cache clean so DMA_BIDIRECTIONAL/flushes are used in places
  48. * where a DMA_TO_DEVICE/clean would have [otherwise] sufficed.
  49. *
  50. * 4) AFAICT, hardware flow control isn't supported by the controller --MAG.
  51. */
  52. #if defined(CONFIG_SERIAL_MPSC_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  53. #define SUPPORT_SYSRQ
  54. #endif
  55. #include <linux/tty.h>
  56. #include <linux/tty_flip.h>
  57. #include <linux/ioport.h>
  58. #include <linux/init.h>
  59. #include <linux/console.h>
  60. #include <linux/sysrq.h>
  61. #include <linux/serial.h>
  62. #include <linux/serial_core.h>
  63. #include <linux/delay.h>
  64. #include <linux/device.h>
  65. #include <linux/dma-mapping.h>
  66. #include <linux/mv643xx.h>
  67. #include <linux/platform_device.h>
  68. #include <linux/gfp.h>
  69. #include <asm/io.h>
  70. #include <asm/irq.h>
  71. #define MPSC_NUM_CTLRS 2
  72. /*
  73. * Descriptors and buffers must be cache line aligned.
  74. * Buffers lengths must be multiple of cache line size.
  75. * Number of Tx & Rx descriptors must be powers of 2.
  76. */
  77. #define MPSC_RXR_ENTRIES 32
  78. #define MPSC_RXRE_SIZE dma_get_cache_alignment()
  79. #define MPSC_RXR_SIZE (MPSC_RXR_ENTRIES * MPSC_RXRE_SIZE)
  80. #define MPSC_RXBE_SIZE dma_get_cache_alignment()
  81. #define MPSC_RXB_SIZE (MPSC_RXR_ENTRIES * MPSC_RXBE_SIZE)
  82. #define MPSC_TXR_ENTRIES 32
  83. #define MPSC_TXRE_SIZE dma_get_cache_alignment()
  84. #define MPSC_TXR_SIZE (MPSC_TXR_ENTRIES * MPSC_TXRE_SIZE)
  85. #define MPSC_TXBE_SIZE dma_get_cache_alignment()
  86. #define MPSC_TXB_SIZE (MPSC_TXR_ENTRIES * MPSC_TXBE_SIZE)
  87. #define MPSC_DMA_ALLOC_SIZE (MPSC_RXR_SIZE + MPSC_RXB_SIZE + MPSC_TXR_SIZE \
  88. + MPSC_TXB_SIZE + dma_get_cache_alignment() /* for alignment */)
  89. /* Rx and Tx Ring entry descriptors -- assume entry size is <= cacheline size */
  90. struct mpsc_rx_desc {
  91. u16 bufsize;
  92. u16 bytecnt;
  93. u32 cmdstat;
  94. u32 link;
  95. u32 buf_ptr;
  96. } __attribute((packed));
  97. struct mpsc_tx_desc {
  98. u16 bytecnt;
  99. u16 shadow;
  100. u32 cmdstat;
  101. u32 link;
  102. u32 buf_ptr;
  103. } __attribute((packed));
  104. /*
  105. * Some regs that have the erratum that you can't read them are are shared
  106. * between the two MPSC controllers. This struct contains those shared regs.
  107. */
  108. struct mpsc_shared_regs {
  109. phys_addr_t mpsc_routing_base_p;
  110. phys_addr_t sdma_intr_base_p;
  111. void __iomem *mpsc_routing_base;
  112. void __iomem *sdma_intr_base;
  113. u32 MPSC_MRR_m;
  114. u32 MPSC_RCRR_m;
  115. u32 MPSC_TCRR_m;
  116. u32 SDMA_INTR_CAUSE_m;
  117. u32 SDMA_INTR_MASK_m;
  118. };
  119. /* The main driver data structure */
  120. struct mpsc_port_info {
  121. struct uart_port port; /* Overlay uart_port structure */
  122. /* Internal driver state for this ctlr */
  123. u8 ready;
  124. u8 rcv_data;
  125. /* Info passed in from platform */
  126. u8 mirror_regs; /* Need to mirror regs? */
  127. u8 cache_mgmt; /* Need manual cache mgmt? */
  128. u8 brg_can_tune; /* BRG has baud tuning? */
  129. u32 brg_clk_src;
  130. u16 mpsc_max_idle;
  131. int default_baud;
  132. int default_bits;
  133. int default_parity;
  134. int default_flow;
  135. /* Physical addresses of various blocks of registers (from platform) */
  136. phys_addr_t mpsc_base_p;
  137. phys_addr_t sdma_base_p;
  138. phys_addr_t brg_base_p;
  139. /* Virtual addresses of various blocks of registers (from platform) */
  140. void __iomem *mpsc_base;
  141. void __iomem *sdma_base;
  142. void __iomem *brg_base;
  143. /* Descriptor ring and buffer allocations */
  144. void *dma_region;
  145. dma_addr_t dma_region_p;
  146. dma_addr_t rxr; /* Rx descriptor ring */
  147. dma_addr_t rxr_p; /* Phys addr of rxr */
  148. u8 *rxb; /* Rx Ring I/O buf */
  149. u8 *rxb_p; /* Phys addr of rxb */
  150. u32 rxr_posn; /* First desc w/ Rx data */
  151. dma_addr_t txr; /* Tx descriptor ring */
  152. dma_addr_t txr_p; /* Phys addr of txr */
  153. u8 *txb; /* Tx Ring I/O buf */
  154. u8 *txb_p; /* Phys addr of txb */
  155. int txr_head; /* Where new data goes */
  156. int txr_tail; /* Where sent data comes off */
  157. spinlock_t tx_lock; /* transmit lock */
  158. /* Mirrored values of regs we can't read (if 'mirror_regs' set) */
  159. u32 MPSC_MPCR_m;
  160. u32 MPSC_CHR_1_m;
  161. u32 MPSC_CHR_2_m;
  162. u32 MPSC_CHR_10_m;
  163. u32 BRG_BCR_m;
  164. struct mpsc_shared_regs *shared_regs;
  165. };
  166. /* Hooks to platform-specific code */
  167. int mpsc_platform_register_driver(void);
  168. void mpsc_platform_unregister_driver(void);
  169. /* Hooks back in to mpsc common to be called by platform-specific code */
  170. struct mpsc_port_info *mpsc_device_probe(int index);
  171. struct mpsc_port_info *mpsc_device_remove(int index);
  172. /* Main MPSC Configuration Register Offsets */
  173. #define MPSC_MMCRL 0x0000
  174. #define MPSC_MMCRH 0x0004
  175. #define MPSC_MPCR 0x0008
  176. #define MPSC_CHR_1 0x000c
  177. #define MPSC_CHR_2 0x0010
  178. #define MPSC_CHR_3 0x0014
  179. #define MPSC_CHR_4 0x0018
  180. #define MPSC_CHR_5 0x001c
  181. #define MPSC_CHR_6 0x0020
  182. #define MPSC_CHR_7 0x0024
  183. #define MPSC_CHR_8 0x0028
  184. #define MPSC_CHR_9 0x002c
  185. #define MPSC_CHR_10 0x0030
  186. #define MPSC_CHR_11 0x0034
  187. #define MPSC_MPCR_FRZ (1 << 9)
  188. #define MPSC_MPCR_CL_5 0
  189. #define MPSC_MPCR_CL_6 1
  190. #define MPSC_MPCR_CL_7 2
  191. #define MPSC_MPCR_CL_8 3
  192. #define MPSC_MPCR_SBL_1 0
  193. #define MPSC_MPCR_SBL_2 1
  194. #define MPSC_CHR_2_TEV (1<<1)
  195. #define MPSC_CHR_2_TA (1<<7)
  196. #define MPSC_CHR_2_TTCS (1<<9)
  197. #define MPSC_CHR_2_REV (1<<17)
  198. #define MPSC_CHR_2_RA (1<<23)
  199. #define MPSC_CHR_2_CRD (1<<25)
  200. #define MPSC_CHR_2_EH (1<<31)
  201. #define MPSC_CHR_2_PAR_ODD 0
  202. #define MPSC_CHR_2_PAR_SPACE 1
  203. #define MPSC_CHR_2_PAR_EVEN 2
  204. #define MPSC_CHR_2_PAR_MARK 3
  205. /* MPSC Signal Routing */
  206. #define MPSC_MRR 0x0000
  207. #define MPSC_RCRR 0x0004
  208. #define MPSC_TCRR 0x0008
  209. /* Serial DMA Controller Interface Registers */
  210. #define SDMA_SDC 0x0000
  211. #define SDMA_SDCM 0x0008
  212. #define SDMA_RX_DESC 0x0800
  213. #define SDMA_RX_BUF_PTR 0x0808
  214. #define SDMA_SCRDP 0x0810
  215. #define SDMA_TX_DESC 0x0c00
  216. #define SDMA_SCTDP 0x0c10
  217. #define SDMA_SFTDP 0x0c14
  218. #define SDMA_DESC_CMDSTAT_PE (1<<0)
  219. #define SDMA_DESC_CMDSTAT_CDL (1<<1)
  220. #define SDMA_DESC_CMDSTAT_FR (1<<3)
  221. #define SDMA_DESC_CMDSTAT_OR (1<<6)
  222. #define SDMA_DESC_CMDSTAT_BR (1<<9)
  223. #define SDMA_DESC_CMDSTAT_MI (1<<10)
  224. #define SDMA_DESC_CMDSTAT_A (1<<11)
  225. #define SDMA_DESC_CMDSTAT_AM (1<<12)
  226. #define SDMA_DESC_CMDSTAT_CT (1<<13)
  227. #define SDMA_DESC_CMDSTAT_C (1<<14)
  228. #define SDMA_DESC_CMDSTAT_ES (1<<15)
  229. #define SDMA_DESC_CMDSTAT_L (1<<16)
  230. #define SDMA_DESC_CMDSTAT_F (1<<17)
  231. #define SDMA_DESC_CMDSTAT_P (1<<18)
  232. #define SDMA_DESC_CMDSTAT_EI (1<<23)
  233. #define SDMA_DESC_CMDSTAT_O (1<<31)
  234. #define SDMA_DESC_DFLT (SDMA_DESC_CMDSTAT_O \
  235. | SDMA_DESC_CMDSTAT_EI)
  236. #define SDMA_SDC_RFT (1<<0)
  237. #define SDMA_SDC_SFM (1<<1)
  238. #define SDMA_SDC_BLMR (1<<6)
  239. #define SDMA_SDC_BLMT (1<<7)
  240. #define SDMA_SDC_POVR (1<<8)
  241. #define SDMA_SDC_RIFB (1<<9)
  242. #define SDMA_SDCM_ERD (1<<7)
  243. #define SDMA_SDCM_AR (1<<15)
  244. #define SDMA_SDCM_STD (1<<16)
  245. #define SDMA_SDCM_TXD (1<<23)
  246. #define SDMA_SDCM_AT (1<<31)
  247. #define SDMA_0_CAUSE_RXBUF (1<<0)
  248. #define SDMA_0_CAUSE_RXERR (1<<1)
  249. #define SDMA_0_CAUSE_TXBUF (1<<2)
  250. #define SDMA_0_CAUSE_TXEND (1<<3)
  251. #define SDMA_1_CAUSE_RXBUF (1<<8)
  252. #define SDMA_1_CAUSE_RXERR (1<<9)
  253. #define SDMA_1_CAUSE_TXBUF (1<<10)
  254. #define SDMA_1_CAUSE_TXEND (1<<11)
  255. #define SDMA_CAUSE_RX_MASK (SDMA_0_CAUSE_RXBUF | SDMA_0_CAUSE_RXERR \
  256. | SDMA_1_CAUSE_RXBUF | SDMA_1_CAUSE_RXERR)
  257. #define SDMA_CAUSE_TX_MASK (SDMA_0_CAUSE_TXBUF | SDMA_0_CAUSE_TXEND \
  258. | SDMA_1_CAUSE_TXBUF | SDMA_1_CAUSE_TXEND)
  259. /* SDMA Interrupt registers */
  260. #define SDMA_INTR_CAUSE 0x0000
  261. #define SDMA_INTR_MASK 0x0080
  262. /* Baud Rate Generator Interface Registers */
  263. #define BRG_BCR 0x0000
  264. #define BRG_BTR 0x0004
  265. /*
  266. * Define how this driver is known to the outside (we've been assigned a
  267. * range on the "Low-density serial ports" major).
  268. */
  269. #define MPSC_MAJOR 204
  270. #define MPSC_MINOR_START 44
  271. #define MPSC_DRIVER_NAME "MPSC"
  272. #define MPSC_DEV_NAME "ttyMM"
  273. #define MPSC_VERSION "1.00"
  274. static struct mpsc_port_info mpsc_ports[MPSC_NUM_CTLRS];
  275. static struct mpsc_shared_regs mpsc_shared_regs;
  276. static struct uart_driver mpsc_reg;
  277. static void mpsc_start_rx(struct mpsc_port_info *pi);
  278. static void mpsc_free_ring_mem(struct mpsc_port_info *pi);
  279. static void mpsc_release_port(struct uart_port *port);
  280. /*
  281. ******************************************************************************
  282. *
  283. * Baud Rate Generator Routines (BRG)
  284. *
  285. ******************************************************************************
  286. */
  287. static void mpsc_brg_init(struct mpsc_port_info *pi, u32 clk_src)
  288. {
  289. u32 v;
  290. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  291. v = (v & ~(0xf << 18)) | ((clk_src & 0xf) << 18);
  292. if (pi->brg_can_tune)
  293. v &= ~(1 << 25);
  294. if (pi->mirror_regs)
  295. pi->BRG_BCR_m = v;
  296. writel(v, pi->brg_base + BRG_BCR);
  297. writel(readl(pi->brg_base + BRG_BTR) & 0xffff0000,
  298. pi->brg_base + BRG_BTR);
  299. }
  300. static void mpsc_brg_enable(struct mpsc_port_info *pi)
  301. {
  302. u32 v;
  303. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  304. v |= (1 << 16);
  305. if (pi->mirror_regs)
  306. pi->BRG_BCR_m = v;
  307. writel(v, pi->brg_base + BRG_BCR);
  308. }
  309. static void mpsc_brg_disable(struct mpsc_port_info *pi)
  310. {
  311. u32 v;
  312. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  313. v &= ~(1 << 16);
  314. if (pi->mirror_regs)
  315. pi->BRG_BCR_m = v;
  316. writel(v, pi->brg_base + BRG_BCR);
  317. }
  318. /*
  319. * To set the baud, we adjust the CDV field in the BRG_BCR reg.
  320. * From manual: Baud = clk / ((CDV+1)*2) ==> CDV = (clk / (baud*2)) - 1.
  321. * However, the input clock is divided by 16 in the MPSC b/c of how
  322. * 'MPSC_MMCRH' was set up so we have to divide the 'clk' used in our
  323. * calculation by 16 to account for that. So the real calculation
  324. * that accounts for the way the mpsc is set up is:
  325. * CDV = (clk / (baud*2*16)) - 1 ==> CDV = (clk / (baud << 5)) - 1.
  326. */
  327. static void mpsc_set_baudrate(struct mpsc_port_info *pi, u32 baud)
  328. {
  329. u32 cdv = (pi->port.uartclk / (baud << 5)) - 1;
  330. u32 v;
  331. mpsc_brg_disable(pi);
  332. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  333. v = (v & 0xffff0000) | (cdv & 0xffff);
  334. if (pi->mirror_regs)
  335. pi->BRG_BCR_m = v;
  336. writel(v, pi->brg_base + BRG_BCR);
  337. mpsc_brg_enable(pi);
  338. }
  339. /*
  340. ******************************************************************************
  341. *
  342. * Serial DMA Routines (SDMA)
  343. *
  344. ******************************************************************************
  345. */
  346. static void mpsc_sdma_burstsize(struct mpsc_port_info *pi, u32 burst_size)
  347. {
  348. u32 v;
  349. pr_debug("mpsc_sdma_burstsize[%d]: burst_size: %d\n",
  350. pi->port.line, burst_size);
  351. burst_size >>= 3; /* Divide by 8 b/c reg values are 8-byte chunks */
  352. if (burst_size < 2)
  353. v = 0x0; /* 1 64-bit word */
  354. else if (burst_size < 4)
  355. v = 0x1; /* 2 64-bit words */
  356. else if (burst_size < 8)
  357. v = 0x2; /* 4 64-bit words */
  358. else
  359. v = 0x3; /* 8 64-bit words */
  360. writel((readl(pi->sdma_base + SDMA_SDC) & (0x3 << 12)) | (v << 12),
  361. pi->sdma_base + SDMA_SDC);
  362. }
  363. static void mpsc_sdma_init(struct mpsc_port_info *pi, u32 burst_size)
  364. {
  365. pr_debug("mpsc_sdma_init[%d]: burst_size: %d\n", pi->port.line,
  366. burst_size);
  367. writel((readl(pi->sdma_base + SDMA_SDC) & 0x3ff) | 0x03f,
  368. pi->sdma_base + SDMA_SDC);
  369. mpsc_sdma_burstsize(pi, burst_size);
  370. }
  371. static u32 mpsc_sdma_intr_mask(struct mpsc_port_info *pi, u32 mask)
  372. {
  373. u32 old, v;
  374. pr_debug("mpsc_sdma_intr_mask[%d]: mask: 0x%x\n", pi->port.line, mask);
  375. old = v = (pi->mirror_regs) ? pi->shared_regs->SDMA_INTR_MASK_m :
  376. readl(pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  377. mask &= 0xf;
  378. if (pi->port.line)
  379. mask <<= 8;
  380. v &= ~mask;
  381. if (pi->mirror_regs)
  382. pi->shared_regs->SDMA_INTR_MASK_m = v;
  383. writel(v, pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  384. if (pi->port.line)
  385. old >>= 8;
  386. return old & 0xf;
  387. }
  388. static void mpsc_sdma_intr_unmask(struct mpsc_port_info *pi, u32 mask)
  389. {
  390. u32 v;
  391. pr_debug("mpsc_sdma_intr_unmask[%d]: mask: 0x%x\n", pi->port.line,mask);
  392. v = (pi->mirror_regs) ? pi->shared_regs->SDMA_INTR_MASK_m
  393. : readl(pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  394. mask &= 0xf;
  395. if (pi->port.line)
  396. mask <<= 8;
  397. v |= mask;
  398. if (pi->mirror_regs)
  399. pi->shared_regs->SDMA_INTR_MASK_m = v;
  400. writel(v, pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  401. }
  402. static void mpsc_sdma_intr_ack(struct mpsc_port_info *pi)
  403. {
  404. pr_debug("mpsc_sdma_intr_ack[%d]: Acknowledging IRQ\n", pi->port.line);
  405. if (pi->mirror_regs)
  406. pi->shared_regs->SDMA_INTR_CAUSE_m = 0;
  407. writeb(0x00, pi->shared_regs->sdma_intr_base + SDMA_INTR_CAUSE
  408. + pi->port.line);
  409. }
  410. static void mpsc_sdma_set_rx_ring(struct mpsc_port_info *pi,
  411. struct mpsc_rx_desc *rxre_p)
  412. {
  413. pr_debug("mpsc_sdma_set_rx_ring[%d]: rxre_p: 0x%x\n",
  414. pi->port.line, (u32)rxre_p);
  415. writel((u32)rxre_p, pi->sdma_base + SDMA_SCRDP);
  416. }
  417. static void mpsc_sdma_set_tx_ring(struct mpsc_port_info *pi,
  418. struct mpsc_tx_desc *txre_p)
  419. {
  420. writel((u32)txre_p, pi->sdma_base + SDMA_SFTDP);
  421. writel((u32)txre_p, pi->sdma_base + SDMA_SCTDP);
  422. }
  423. static void mpsc_sdma_cmd(struct mpsc_port_info *pi, u32 val)
  424. {
  425. u32 v;
  426. v = readl(pi->sdma_base + SDMA_SDCM);
  427. if (val)
  428. v |= val;
  429. else
  430. v = 0;
  431. wmb();
  432. writel(v, pi->sdma_base + SDMA_SDCM);
  433. wmb();
  434. }
  435. static uint mpsc_sdma_tx_active(struct mpsc_port_info *pi)
  436. {
  437. return readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_TXD;
  438. }
  439. static void mpsc_sdma_start_tx(struct mpsc_port_info *pi)
  440. {
  441. struct mpsc_tx_desc *txre, *txre_p;
  442. /* If tx isn't running & there's a desc ready to go, start it */
  443. if (!mpsc_sdma_tx_active(pi)) {
  444. txre = (struct mpsc_tx_desc *)(pi->txr
  445. + (pi->txr_tail * MPSC_TXRE_SIZE));
  446. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  447. DMA_FROM_DEVICE);
  448. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  449. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  450. invalidate_dcache_range((ulong)txre,
  451. (ulong)txre + MPSC_TXRE_SIZE);
  452. #endif
  453. if (be32_to_cpu(txre->cmdstat) & SDMA_DESC_CMDSTAT_O) {
  454. txre_p = (struct mpsc_tx_desc *)
  455. (pi->txr_p + (pi->txr_tail * MPSC_TXRE_SIZE));
  456. mpsc_sdma_set_tx_ring(pi, txre_p);
  457. mpsc_sdma_cmd(pi, SDMA_SDCM_STD | SDMA_SDCM_TXD);
  458. }
  459. }
  460. }
  461. static void mpsc_sdma_stop(struct mpsc_port_info *pi)
  462. {
  463. pr_debug("mpsc_sdma_stop[%d]: Stopping SDMA\n", pi->port.line);
  464. /* Abort any SDMA transfers */
  465. mpsc_sdma_cmd(pi, 0);
  466. mpsc_sdma_cmd(pi, SDMA_SDCM_AR | SDMA_SDCM_AT);
  467. /* Clear the SDMA current and first TX and RX pointers */
  468. mpsc_sdma_set_tx_ring(pi, NULL);
  469. mpsc_sdma_set_rx_ring(pi, NULL);
  470. /* Disable interrupts */
  471. mpsc_sdma_intr_mask(pi, 0xf);
  472. mpsc_sdma_intr_ack(pi);
  473. }
  474. /*
  475. ******************************************************************************
  476. *
  477. * Multi-Protocol Serial Controller Routines (MPSC)
  478. *
  479. ******************************************************************************
  480. */
  481. static void mpsc_hw_init(struct mpsc_port_info *pi)
  482. {
  483. u32 v;
  484. pr_debug("mpsc_hw_init[%d]: Initializing hardware\n", pi->port.line);
  485. /* Set up clock routing */
  486. if (pi->mirror_regs) {
  487. v = pi->shared_regs->MPSC_MRR_m;
  488. v &= ~0x1c7;
  489. pi->shared_regs->MPSC_MRR_m = v;
  490. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  491. v = pi->shared_regs->MPSC_RCRR_m;
  492. v = (v & ~0xf0f) | 0x100;
  493. pi->shared_regs->MPSC_RCRR_m = v;
  494. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  495. v = pi->shared_regs->MPSC_TCRR_m;
  496. v = (v & ~0xf0f) | 0x100;
  497. pi->shared_regs->MPSC_TCRR_m = v;
  498. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  499. } else {
  500. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  501. v &= ~0x1c7;
  502. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  503. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  504. v = (v & ~0xf0f) | 0x100;
  505. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  506. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  507. v = (v & ~0xf0f) | 0x100;
  508. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  509. }
  510. /* Put MPSC in UART mode & enabel Tx/Rx egines */
  511. writel(0x000004c4, pi->mpsc_base + MPSC_MMCRL);
  512. /* No preamble, 16x divider, low-latency, */
  513. writel(0x04400400, pi->mpsc_base + MPSC_MMCRH);
  514. mpsc_set_baudrate(pi, pi->default_baud);
  515. if (pi->mirror_regs) {
  516. pi->MPSC_CHR_1_m = 0;
  517. pi->MPSC_CHR_2_m = 0;
  518. }
  519. writel(0, pi->mpsc_base + MPSC_CHR_1);
  520. writel(0, pi->mpsc_base + MPSC_CHR_2);
  521. writel(pi->mpsc_max_idle, pi->mpsc_base + MPSC_CHR_3);
  522. writel(0, pi->mpsc_base + MPSC_CHR_4);
  523. writel(0, pi->mpsc_base + MPSC_CHR_5);
  524. writel(0, pi->mpsc_base + MPSC_CHR_6);
  525. writel(0, pi->mpsc_base + MPSC_CHR_7);
  526. writel(0, pi->mpsc_base + MPSC_CHR_8);
  527. writel(0, pi->mpsc_base + MPSC_CHR_9);
  528. writel(0, pi->mpsc_base + MPSC_CHR_10);
  529. }
  530. static void mpsc_enter_hunt(struct mpsc_port_info *pi)
  531. {
  532. pr_debug("mpsc_enter_hunt[%d]: Hunting...\n", pi->port.line);
  533. if (pi->mirror_regs) {
  534. writel(pi->MPSC_CHR_2_m | MPSC_CHR_2_EH,
  535. pi->mpsc_base + MPSC_CHR_2);
  536. /* Erratum prevents reading CHR_2 so just delay for a while */
  537. udelay(100);
  538. } else {
  539. writel(readl(pi->mpsc_base + MPSC_CHR_2) | MPSC_CHR_2_EH,
  540. pi->mpsc_base + MPSC_CHR_2);
  541. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_EH)
  542. udelay(10);
  543. }
  544. }
  545. static void mpsc_freeze(struct mpsc_port_info *pi)
  546. {
  547. u32 v;
  548. pr_debug("mpsc_freeze[%d]: Freezing\n", pi->port.line);
  549. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  550. readl(pi->mpsc_base + MPSC_MPCR);
  551. v |= MPSC_MPCR_FRZ;
  552. if (pi->mirror_regs)
  553. pi->MPSC_MPCR_m = v;
  554. writel(v, pi->mpsc_base + MPSC_MPCR);
  555. }
  556. static void mpsc_unfreeze(struct mpsc_port_info *pi)
  557. {
  558. u32 v;
  559. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  560. readl(pi->mpsc_base + MPSC_MPCR);
  561. v &= ~MPSC_MPCR_FRZ;
  562. if (pi->mirror_regs)
  563. pi->MPSC_MPCR_m = v;
  564. writel(v, pi->mpsc_base + MPSC_MPCR);
  565. pr_debug("mpsc_unfreeze[%d]: Unfrozen\n", pi->port.line);
  566. }
  567. static void mpsc_set_char_length(struct mpsc_port_info *pi, u32 len)
  568. {
  569. u32 v;
  570. pr_debug("mpsc_set_char_length[%d]: char len: %d\n", pi->port.line,len);
  571. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  572. readl(pi->mpsc_base + MPSC_MPCR);
  573. v = (v & ~(0x3 << 12)) | ((len & 0x3) << 12);
  574. if (pi->mirror_regs)
  575. pi->MPSC_MPCR_m = v;
  576. writel(v, pi->mpsc_base + MPSC_MPCR);
  577. }
  578. static void mpsc_set_stop_bit_length(struct mpsc_port_info *pi, u32 len)
  579. {
  580. u32 v;
  581. pr_debug("mpsc_set_stop_bit_length[%d]: stop bits: %d\n",
  582. pi->port.line, len);
  583. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  584. readl(pi->mpsc_base + MPSC_MPCR);
  585. v = (v & ~(1 << 14)) | ((len & 0x1) << 14);
  586. if (pi->mirror_regs)
  587. pi->MPSC_MPCR_m = v;
  588. writel(v, pi->mpsc_base + MPSC_MPCR);
  589. }
  590. static void mpsc_set_parity(struct mpsc_port_info *pi, u32 p)
  591. {
  592. u32 v;
  593. pr_debug("mpsc_set_parity[%d]: parity bits: 0x%x\n", pi->port.line, p);
  594. v = (pi->mirror_regs) ? pi->MPSC_CHR_2_m :
  595. readl(pi->mpsc_base + MPSC_CHR_2);
  596. p &= 0x3;
  597. v = (v & ~0xc000c) | (p << 18) | (p << 2);
  598. if (pi->mirror_regs)
  599. pi->MPSC_CHR_2_m = v;
  600. writel(v, pi->mpsc_base + MPSC_CHR_2);
  601. }
  602. /*
  603. ******************************************************************************
  604. *
  605. * Driver Init Routines
  606. *
  607. ******************************************************************************
  608. */
  609. static void mpsc_init_hw(struct mpsc_port_info *pi)
  610. {
  611. pr_debug("mpsc_init_hw[%d]: Initializing\n", pi->port.line);
  612. mpsc_brg_init(pi, pi->brg_clk_src);
  613. mpsc_brg_enable(pi);
  614. mpsc_sdma_init(pi, dma_get_cache_alignment()); /* burst a cacheline */
  615. mpsc_sdma_stop(pi);
  616. mpsc_hw_init(pi);
  617. }
  618. static int mpsc_alloc_ring_mem(struct mpsc_port_info *pi)
  619. {
  620. int rc = 0;
  621. pr_debug("mpsc_alloc_ring_mem[%d]: Allocating ring mem\n",
  622. pi->port.line);
  623. if (!pi->dma_region) {
  624. if (!dma_set_mask(pi->port.dev, 0xffffffff)) {
  625. printk(KERN_ERR "MPSC: Inadequate DMA support\n");
  626. rc = -ENXIO;
  627. } else if ((pi->dma_region = dma_alloc_noncoherent(pi->port.dev,
  628. MPSC_DMA_ALLOC_SIZE,
  629. &pi->dma_region_p, GFP_KERNEL))
  630. == NULL) {
  631. printk(KERN_ERR "MPSC: Can't alloc Desc region\n");
  632. rc = -ENOMEM;
  633. }
  634. }
  635. return rc;
  636. }
  637. static void mpsc_free_ring_mem(struct mpsc_port_info *pi)
  638. {
  639. pr_debug("mpsc_free_ring_mem[%d]: Freeing ring mem\n", pi->port.line);
  640. if (pi->dma_region) {
  641. dma_free_noncoherent(pi->port.dev, MPSC_DMA_ALLOC_SIZE,
  642. pi->dma_region, pi->dma_region_p);
  643. pi->dma_region = NULL;
  644. pi->dma_region_p = (dma_addr_t)NULL;
  645. }
  646. }
  647. static void mpsc_init_rings(struct mpsc_port_info *pi)
  648. {
  649. struct mpsc_rx_desc *rxre;
  650. struct mpsc_tx_desc *txre;
  651. dma_addr_t dp, dp_p;
  652. u8 *bp, *bp_p;
  653. int i;
  654. pr_debug("mpsc_init_rings[%d]: Initializing rings\n", pi->port.line);
  655. BUG_ON(pi->dma_region == NULL);
  656. memset(pi->dma_region, 0, MPSC_DMA_ALLOC_SIZE);
  657. /*
  658. * Descriptors & buffers are multiples of cacheline size and must be
  659. * cacheline aligned.
  660. */
  661. dp = ALIGN((u32)pi->dma_region, dma_get_cache_alignment());
  662. dp_p = ALIGN((u32)pi->dma_region_p, dma_get_cache_alignment());
  663. /*
  664. * Partition dma region into rx ring descriptor, rx buffers,
  665. * tx ring descriptors, and tx buffers.
  666. */
  667. pi->rxr = dp;
  668. pi->rxr_p = dp_p;
  669. dp += MPSC_RXR_SIZE;
  670. dp_p += MPSC_RXR_SIZE;
  671. pi->rxb = (u8 *)dp;
  672. pi->rxb_p = (u8 *)dp_p;
  673. dp += MPSC_RXB_SIZE;
  674. dp_p += MPSC_RXB_SIZE;
  675. pi->rxr_posn = 0;
  676. pi->txr = dp;
  677. pi->txr_p = dp_p;
  678. dp += MPSC_TXR_SIZE;
  679. dp_p += MPSC_TXR_SIZE;
  680. pi->txb = (u8 *)dp;
  681. pi->txb_p = (u8 *)dp_p;
  682. pi->txr_head = 0;
  683. pi->txr_tail = 0;
  684. /* Init rx ring descriptors */
  685. dp = pi->rxr;
  686. dp_p = pi->rxr_p;
  687. bp = pi->rxb;
  688. bp_p = pi->rxb_p;
  689. for (i = 0; i < MPSC_RXR_ENTRIES; i++) {
  690. rxre = (struct mpsc_rx_desc *)dp;
  691. rxre->bufsize = cpu_to_be16(MPSC_RXBE_SIZE);
  692. rxre->bytecnt = cpu_to_be16(0);
  693. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O
  694. | SDMA_DESC_CMDSTAT_EI | SDMA_DESC_CMDSTAT_F
  695. | SDMA_DESC_CMDSTAT_L);
  696. rxre->link = cpu_to_be32(dp_p + MPSC_RXRE_SIZE);
  697. rxre->buf_ptr = cpu_to_be32(bp_p);
  698. dp += MPSC_RXRE_SIZE;
  699. dp_p += MPSC_RXRE_SIZE;
  700. bp += MPSC_RXBE_SIZE;
  701. bp_p += MPSC_RXBE_SIZE;
  702. }
  703. rxre->link = cpu_to_be32(pi->rxr_p); /* Wrap last back to first */
  704. /* Init tx ring descriptors */
  705. dp = pi->txr;
  706. dp_p = pi->txr_p;
  707. bp = pi->txb;
  708. bp_p = pi->txb_p;
  709. for (i = 0; i < MPSC_TXR_ENTRIES; i++) {
  710. txre = (struct mpsc_tx_desc *)dp;
  711. txre->link = cpu_to_be32(dp_p + MPSC_TXRE_SIZE);
  712. txre->buf_ptr = cpu_to_be32(bp_p);
  713. dp += MPSC_TXRE_SIZE;
  714. dp_p += MPSC_TXRE_SIZE;
  715. bp += MPSC_TXBE_SIZE;
  716. bp_p += MPSC_TXBE_SIZE;
  717. }
  718. txre->link = cpu_to_be32(pi->txr_p); /* Wrap last back to first */
  719. dma_cache_sync(pi->port.dev, (void *)pi->dma_region,
  720. MPSC_DMA_ALLOC_SIZE, DMA_BIDIRECTIONAL);
  721. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  722. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  723. flush_dcache_range((ulong)pi->dma_region,
  724. (ulong)pi->dma_region
  725. + MPSC_DMA_ALLOC_SIZE);
  726. #endif
  727. return;
  728. }
  729. static void mpsc_uninit_rings(struct mpsc_port_info *pi)
  730. {
  731. pr_debug("mpsc_uninit_rings[%d]: Uninitializing rings\n",pi->port.line);
  732. BUG_ON(pi->dma_region == NULL);
  733. pi->rxr = 0;
  734. pi->rxr_p = 0;
  735. pi->rxb = NULL;
  736. pi->rxb_p = NULL;
  737. pi->rxr_posn = 0;
  738. pi->txr = 0;
  739. pi->txr_p = 0;
  740. pi->txb = NULL;
  741. pi->txb_p = NULL;
  742. pi->txr_head = 0;
  743. pi->txr_tail = 0;
  744. }
  745. static int mpsc_make_ready(struct mpsc_port_info *pi)
  746. {
  747. int rc;
  748. pr_debug("mpsc_make_ready[%d]: Making cltr ready\n", pi->port.line);
  749. if (!pi->ready) {
  750. mpsc_init_hw(pi);
  751. rc = mpsc_alloc_ring_mem(pi);
  752. if (rc)
  753. return rc;
  754. mpsc_init_rings(pi);
  755. pi->ready = 1;
  756. }
  757. return 0;
  758. }
  759. #ifdef CONFIG_CONSOLE_POLL
  760. static int serial_polled;
  761. #endif
  762. /*
  763. ******************************************************************************
  764. *
  765. * Interrupt Handling Routines
  766. *
  767. ******************************************************************************
  768. */
  769. static int mpsc_rx_intr(struct mpsc_port_info *pi, unsigned long *flags)
  770. {
  771. struct mpsc_rx_desc *rxre;
  772. struct tty_port *port = &pi->port.state->port;
  773. u32 cmdstat, bytes_in, i;
  774. int rc = 0;
  775. u8 *bp;
  776. char flag = TTY_NORMAL;
  777. pr_debug("mpsc_rx_intr[%d]: Handling Rx intr\n", pi->port.line);
  778. rxre = (struct mpsc_rx_desc *)(pi->rxr + (pi->rxr_posn*MPSC_RXRE_SIZE));
  779. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  780. DMA_FROM_DEVICE);
  781. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  782. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  783. invalidate_dcache_range((ulong)rxre,
  784. (ulong)rxre + MPSC_RXRE_SIZE);
  785. #endif
  786. /*
  787. * Loop through Rx descriptors handling ones that have been completed.
  788. */
  789. while (!((cmdstat = be32_to_cpu(rxre->cmdstat))
  790. & SDMA_DESC_CMDSTAT_O)) {
  791. bytes_in = be16_to_cpu(rxre->bytecnt);
  792. #ifdef CONFIG_CONSOLE_POLL
  793. if (unlikely(serial_polled)) {
  794. serial_polled = 0;
  795. return 0;
  796. }
  797. #endif
  798. /* Following use of tty struct directly is deprecated */
  799. if (tty_buffer_request_room(port, bytes_in) < bytes_in) {
  800. if (port->low_latency) {
  801. spin_unlock_irqrestore(&pi->port.lock, *flags);
  802. tty_flip_buffer_push(port);
  803. spin_lock_irqsave(&pi->port.lock, *flags);
  804. }
  805. /*
  806. * If this failed then we will throw away the bytes
  807. * but must do so to clear interrupts.
  808. */
  809. }
  810. bp = pi->rxb + (pi->rxr_posn * MPSC_RXBE_SIZE);
  811. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_RXBE_SIZE,
  812. DMA_FROM_DEVICE);
  813. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  814. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  815. invalidate_dcache_range((ulong)bp,
  816. (ulong)bp + MPSC_RXBE_SIZE);
  817. #endif
  818. /*
  819. * Other than for parity error, the manual provides little
  820. * info on what data will be in a frame flagged by any of
  821. * these errors. For parity error, it is the last byte in
  822. * the buffer that had the error. As for the rest, I guess
  823. * we'll assume there is no data in the buffer.
  824. * If there is...it gets lost.
  825. */
  826. if (unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR
  827. | SDMA_DESC_CMDSTAT_FR
  828. | SDMA_DESC_CMDSTAT_OR))) {
  829. pi->port.icount.rx++;
  830. if (cmdstat & SDMA_DESC_CMDSTAT_BR) { /* Break */
  831. pi->port.icount.brk++;
  832. if (uart_handle_break(&pi->port))
  833. goto next_frame;
  834. } else if (cmdstat & SDMA_DESC_CMDSTAT_FR) {
  835. pi->port.icount.frame++;
  836. } else if (cmdstat & SDMA_DESC_CMDSTAT_OR) {
  837. pi->port.icount.overrun++;
  838. }
  839. cmdstat &= pi->port.read_status_mask;
  840. if (cmdstat & SDMA_DESC_CMDSTAT_BR)
  841. flag = TTY_BREAK;
  842. else if (cmdstat & SDMA_DESC_CMDSTAT_FR)
  843. flag = TTY_FRAME;
  844. else if (cmdstat & SDMA_DESC_CMDSTAT_OR)
  845. flag = TTY_OVERRUN;
  846. else if (cmdstat & SDMA_DESC_CMDSTAT_PE)
  847. flag = TTY_PARITY;
  848. }
  849. if (uart_handle_sysrq_char(&pi->port, *bp)) {
  850. bp++;
  851. bytes_in--;
  852. #ifdef CONFIG_CONSOLE_POLL
  853. if (unlikely(serial_polled)) {
  854. serial_polled = 0;
  855. return 0;
  856. }
  857. #endif
  858. goto next_frame;
  859. }
  860. if ((unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR
  861. | SDMA_DESC_CMDSTAT_FR
  862. | SDMA_DESC_CMDSTAT_OR)))
  863. && !(cmdstat & pi->port.ignore_status_mask)) {
  864. tty_insert_flip_char(port, *bp, flag);
  865. } else {
  866. for (i=0; i<bytes_in; i++)
  867. tty_insert_flip_char(port, *bp++, TTY_NORMAL);
  868. pi->port.icount.rx += bytes_in;
  869. }
  870. next_frame:
  871. rxre->bytecnt = cpu_to_be16(0);
  872. wmb();
  873. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O
  874. | SDMA_DESC_CMDSTAT_EI | SDMA_DESC_CMDSTAT_F
  875. | SDMA_DESC_CMDSTAT_L);
  876. wmb();
  877. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  878. DMA_BIDIRECTIONAL);
  879. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  880. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  881. flush_dcache_range((ulong)rxre,
  882. (ulong)rxre + MPSC_RXRE_SIZE);
  883. #endif
  884. /* Advance to next descriptor */
  885. pi->rxr_posn = (pi->rxr_posn + 1) & (MPSC_RXR_ENTRIES - 1);
  886. rxre = (struct mpsc_rx_desc *)
  887. (pi->rxr + (pi->rxr_posn * MPSC_RXRE_SIZE));
  888. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  889. DMA_FROM_DEVICE);
  890. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  891. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  892. invalidate_dcache_range((ulong)rxre,
  893. (ulong)rxre + MPSC_RXRE_SIZE);
  894. #endif
  895. rc = 1;
  896. }
  897. /* Restart rx engine, if its stopped */
  898. if ((readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_ERD) == 0)
  899. mpsc_start_rx(pi);
  900. spin_unlock_irqrestore(&pi->port.lock, *flags);
  901. tty_flip_buffer_push(port);
  902. spin_lock_irqsave(&pi->port.lock, *flags);
  903. return rc;
  904. }
  905. static void mpsc_setup_tx_desc(struct mpsc_port_info *pi, u32 count, u32 intr)
  906. {
  907. struct mpsc_tx_desc *txre;
  908. txre = (struct mpsc_tx_desc *)(pi->txr
  909. + (pi->txr_head * MPSC_TXRE_SIZE));
  910. txre->bytecnt = cpu_to_be16(count);
  911. txre->shadow = txre->bytecnt;
  912. wmb(); /* ensure cmdstat is last field updated */
  913. txre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O | SDMA_DESC_CMDSTAT_F
  914. | SDMA_DESC_CMDSTAT_L
  915. | ((intr) ? SDMA_DESC_CMDSTAT_EI : 0));
  916. wmb();
  917. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  918. DMA_BIDIRECTIONAL);
  919. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  920. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  921. flush_dcache_range((ulong)txre,
  922. (ulong)txre + MPSC_TXRE_SIZE);
  923. #endif
  924. }
  925. static void mpsc_copy_tx_data(struct mpsc_port_info *pi)
  926. {
  927. struct circ_buf *xmit = &pi->port.state->xmit;
  928. u8 *bp;
  929. u32 i;
  930. /* Make sure the desc ring isn't full */
  931. while (CIRC_CNT(pi->txr_head, pi->txr_tail, MPSC_TXR_ENTRIES)
  932. < (MPSC_TXR_ENTRIES - 1)) {
  933. if (pi->port.x_char) {
  934. /*
  935. * Ideally, we should use the TCS field in
  936. * CHR_1 to put the x_char out immediately but
  937. * errata prevents us from being able to read
  938. * CHR_2 to know that its safe to write to
  939. * CHR_1. Instead, just put it in-band with
  940. * all the other Tx data.
  941. */
  942. bp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  943. *bp = pi->port.x_char;
  944. pi->port.x_char = 0;
  945. i = 1;
  946. } else if (!uart_circ_empty(xmit)
  947. && !uart_tx_stopped(&pi->port)) {
  948. i = min((u32)MPSC_TXBE_SIZE,
  949. (u32)uart_circ_chars_pending(xmit));
  950. i = min(i, (u32)CIRC_CNT_TO_END(xmit->head, xmit->tail,
  951. UART_XMIT_SIZE));
  952. bp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  953. memcpy(bp, &xmit->buf[xmit->tail], i);
  954. xmit->tail = (xmit->tail + i) & (UART_XMIT_SIZE - 1);
  955. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  956. uart_write_wakeup(&pi->port);
  957. } else { /* All tx data copied into ring bufs */
  958. return;
  959. }
  960. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_TXBE_SIZE,
  961. DMA_BIDIRECTIONAL);
  962. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  963. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  964. flush_dcache_range((ulong)bp,
  965. (ulong)bp + MPSC_TXBE_SIZE);
  966. #endif
  967. mpsc_setup_tx_desc(pi, i, 1);
  968. /* Advance to next descriptor */
  969. pi->txr_head = (pi->txr_head + 1) & (MPSC_TXR_ENTRIES - 1);
  970. }
  971. }
  972. static int mpsc_tx_intr(struct mpsc_port_info *pi)
  973. {
  974. struct mpsc_tx_desc *txre;
  975. int rc = 0;
  976. unsigned long iflags;
  977. spin_lock_irqsave(&pi->tx_lock, iflags);
  978. if (!mpsc_sdma_tx_active(pi)) {
  979. txre = (struct mpsc_tx_desc *)(pi->txr
  980. + (pi->txr_tail * MPSC_TXRE_SIZE));
  981. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  982. DMA_FROM_DEVICE);
  983. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  984. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  985. invalidate_dcache_range((ulong)txre,
  986. (ulong)txre + MPSC_TXRE_SIZE);
  987. #endif
  988. while (!(be32_to_cpu(txre->cmdstat) & SDMA_DESC_CMDSTAT_O)) {
  989. rc = 1;
  990. pi->port.icount.tx += be16_to_cpu(txre->bytecnt);
  991. pi->txr_tail = (pi->txr_tail+1) & (MPSC_TXR_ENTRIES-1);
  992. /* If no more data to tx, fall out of loop */
  993. if (pi->txr_head == pi->txr_tail)
  994. break;
  995. txre = (struct mpsc_tx_desc *)(pi->txr
  996. + (pi->txr_tail * MPSC_TXRE_SIZE));
  997. dma_cache_sync(pi->port.dev, (void *)txre,
  998. MPSC_TXRE_SIZE, DMA_FROM_DEVICE);
  999. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1000. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1001. invalidate_dcache_range((ulong)txre,
  1002. (ulong)txre + MPSC_TXRE_SIZE);
  1003. #endif
  1004. }
  1005. mpsc_copy_tx_data(pi);
  1006. mpsc_sdma_start_tx(pi); /* start next desc if ready */
  1007. }
  1008. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1009. return rc;
  1010. }
  1011. /*
  1012. * This is the driver's interrupt handler. To avoid a race, we first clear
  1013. * the interrupt, then handle any completed Rx/Tx descriptors. When done
  1014. * handling those descriptors, we restart the Rx/Tx engines if they're stopped.
  1015. */
  1016. static irqreturn_t mpsc_sdma_intr(int irq, void *dev_id)
  1017. {
  1018. struct mpsc_port_info *pi = dev_id;
  1019. ulong iflags;
  1020. int rc = IRQ_NONE;
  1021. pr_debug("mpsc_sdma_intr[%d]: SDMA Interrupt Received\n",pi->port.line);
  1022. spin_lock_irqsave(&pi->port.lock, iflags);
  1023. mpsc_sdma_intr_ack(pi);
  1024. if (mpsc_rx_intr(pi, &iflags))
  1025. rc = IRQ_HANDLED;
  1026. if (mpsc_tx_intr(pi))
  1027. rc = IRQ_HANDLED;
  1028. spin_unlock_irqrestore(&pi->port.lock, iflags);
  1029. pr_debug("mpsc_sdma_intr[%d]: SDMA Interrupt Handled\n", pi->port.line);
  1030. return rc;
  1031. }
  1032. /*
  1033. ******************************************************************************
  1034. *
  1035. * serial_core.c Interface routines
  1036. *
  1037. ******************************************************************************
  1038. */
  1039. static uint mpsc_tx_empty(struct uart_port *port)
  1040. {
  1041. struct mpsc_port_info *pi =
  1042. container_of(port, struct mpsc_port_info, port);
  1043. ulong iflags;
  1044. uint rc;
  1045. spin_lock_irqsave(&pi->port.lock, iflags);
  1046. rc = mpsc_sdma_tx_active(pi) ? 0 : TIOCSER_TEMT;
  1047. spin_unlock_irqrestore(&pi->port.lock, iflags);
  1048. return rc;
  1049. }
  1050. static void mpsc_set_mctrl(struct uart_port *port, uint mctrl)
  1051. {
  1052. /* Have no way to set modem control lines AFAICT */
  1053. }
  1054. static uint mpsc_get_mctrl(struct uart_port *port)
  1055. {
  1056. struct mpsc_port_info *pi =
  1057. container_of(port, struct mpsc_port_info, port);
  1058. u32 mflags, status;
  1059. status = (pi->mirror_regs) ? pi->MPSC_CHR_10_m
  1060. : readl(pi->mpsc_base + MPSC_CHR_10);
  1061. mflags = 0;
  1062. if (status & 0x1)
  1063. mflags |= TIOCM_CTS;
  1064. if (status & 0x2)
  1065. mflags |= TIOCM_CAR;
  1066. return mflags | TIOCM_DSR; /* No way to tell if DSR asserted */
  1067. }
  1068. static void mpsc_stop_tx(struct uart_port *port)
  1069. {
  1070. struct mpsc_port_info *pi =
  1071. container_of(port, struct mpsc_port_info, port);
  1072. pr_debug("mpsc_stop_tx[%d]\n", port->line);
  1073. mpsc_freeze(pi);
  1074. }
  1075. static void mpsc_start_tx(struct uart_port *port)
  1076. {
  1077. struct mpsc_port_info *pi =
  1078. container_of(port, struct mpsc_port_info, port);
  1079. unsigned long iflags;
  1080. spin_lock_irqsave(&pi->tx_lock, iflags);
  1081. mpsc_unfreeze(pi);
  1082. mpsc_copy_tx_data(pi);
  1083. mpsc_sdma_start_tx(pi);
  1084. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1085. pr_debug("mpsc_start_tx[%d]\n", port->line);
  1086. }
  1087. static void mpsc_start_rx(struct mpsc_port_info *pi)
  1088. {
  1089. pr_debug("mpsc_start_rx[%d]: Starting...\n", pi->port.line);
  1090. if (pi->rcv_data) {
  1091. mpsc_enter_hunt(pi);
  1092. mpsc_sdma_cmd(pi, SDMA_SDCM_ERD);
  1093. }
  1094. }
  1095. static void mpsc_stop_rx(struct uart_port *port)
  1096. {
  1097. struct mpsc_port_info *pi =
  1098. container_of(port, struct mpsc_port_info, port);
  1099. pr_debug("mpsc_stop_rx[%d]: Stopping...\n", port->line);
  1100. if (pi->mirror_regs) {
  1101. writel(pi->MPSC_CHR_2_m | MPSC_CHR_2_RA,
  1102. pi->mpsc_base + MPSC_CHR_2);
  1103. /* Erratum prevents reading CHR_2 so just delay for a while */
  1104. udelay(100);
  1105. } else {
  1106. writel(readl(pi->mpsc_base + MPSC_CHR_2) | MPSC_CHR_2_RA,
  1107. pi->mpsc_base + MPSC_CHR_2);
  1108. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_RA)
  1109. udelay(10);
  1110. }
  1111. mpsc_sdma_cmd(pi, SDMA_SDCM_AR);
  1112. }
  1113. static void mpsc_break_ctl(struct uart_port *port, int ctl)
  1114. {
  1115. struct mpsc_port_info *pi =
  1116. container_of(port, struct mpsc_port_info, port);
  1117. ulong flags;
  1118. u32 v;
  1119. v = ctl ? 0x00ff0000 : 0;
  1120. spin_lock_irqsave(&pi->port.lock, flags);
  1121. if (pi->mirror_regs)
  1122. pi->MPSC_CHR_1_m = v;
  1123. writel(v, pi->mpsc_base + MPSC_CHR_1);
  1124. spin_unlock_irqrestore(&pi->port.lock, flags);
  1125. }
  1126. static int mpsc_startup(struct uart_port *port)
  1127. {
  1128. struct mpsc_port_info *pi =
  1129. container_of(port, struct mpsc_port_info, port);
  1130. u32 flag = 0;
  1131. int rc;
  1132. pr_debug("mpsc_startup[%d]: Starting up MPSC, irq: %d\n",
  1133. port->line, pi->port.irq);
  1134. if ((rc = mpsc_make_ready(pi)) == 0) {
  1135. /* Setup IRQ handler */
  1136. mpsc_sdma_intr_ack(pi);
  1137. /* If irq's are shared, need to set flag */
  1138. if (mpsc_ports[0].port.irq == mpsc_ports[1].port.irq)
  1139. flag = IRQF_SHARED;
  1140. if (request_irq(pi->port.irq, mpsc_sdma_intr, flag,
  1141. "mpsc-sdma", pi))
  1142. printk(KERN_ERR "MPSC: Can't get SDMA IRQ %d\n",
  1143. pi->port.irq);
  1144. mpsc_sdma_intr_unmask(pi, 0xf);
  1145. mpsc_sdma_set_rx_ring(pi, (struct mpsc_rx_desc *)(pi->rxr_p
  1146. + (pi->rxr_posn * MPSC_RXRE_SIZE)));
  1147. }
  1148. return rc;
  1149. }
  1150. static void mpsc_shutdown(struct uart_port *port)
  1151. {
  1152. struct mpsc_port_info *pi =
  1153. container_of(port, struct mpsc_port_info, port);
  1154. pr_debug("mpsc_shutdown[%d]: Shutting down MPSC\n", port->line);
  1155. mpsc_sdma_stop(pi);
  1156. free_irq(pi->port.irq, pi);
  1157. }
  1158. static void mpsc_set_termios(struct uart_port *port, struct ktermios *termios,
  1159. struct ktermios *old)
  1160. {
  1161. struct mpsc_port_info *pi =
  1162. container_of(port, struct mpsc_port_info, port);
  1163. u32 baud;
  1164. ulong flags;
  1165. u32 chr_bits, stop_bits, par;
  1166. switch (termios->c_cflag & CSIZE) {
  1167. case CS5:
  1168. chr_bits = MPSC_MPCR_CL_5;
  1169. break;
  1170. case CS6:
  1171. chr_bits = MPSC_MPCR_CL_6;
  1172. break;
  1173. case CS7:
  1174. chr_bits = MPSC_MPCR_CL_7;
  1175. break;
  1176. case CS8:
  1177. default:
  1178. chr_bits = MPSC_MPCR_CL_8;
  1179. break;
  1180. }
  1181. if (termios->c_cflag & CSTOPB)
  1182. stop_bits = MPSC_MPCR_SBL_2;
  1183. else
  1184. stop_bits = MPSC_MPCR_SBL_1;
  1185. par = MPSC_CHR_2_PAR_EVEN;
  1186. if (termios->c_cflag & PARENB)
  1187. if (termios->c_cflag & PARODD)
  1188. par = MPSC_CHR_2_PAR_ODD;
  1189. #ifdef CMSPAR
  1190. if (termios->c_cflag & CMSPAR) {
  1191. if (termios->c_cflag & PARODD)
  1192. par = MPSC_CHR_2_PAR_MARK;
  1193. else
  1194. par = MPSC_CHR_2_PAR_SPACE;
  1195. }
  1196. #endif
  1197. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk);
  1198. spin_lock_irqsave(&pi->port.lock, flags);
  1199. uart_update_timeout(port, termios->c_cflag, baud);
  1200. mpsc_set_char_length(pi, chr_bits);
  1201. mpsc_set_stop_bit_length(pi, stop_bits);
  1202. mpsc_set_parity(pi, par);
  1203. mpsc_set_baudrate(pi, baud);
  1204. /* Characters/events to read */
  1205. pi->port.read_status_mask = SDMA_DESC_CMDSTAT_OR;
  1206. if (termios->c_iflag & INPCK)
  1207. pi->port.read_status_mask |= SDMA_DESC_CMDSTAT_PE
  1208. | SDMA_DESC_CMDSTAT_FR;
  1209. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1210. pi->port.read_status_mask |= SDMA_DESC_CMDSTAT_BR;
  1211. /* Characters/events to ignore */
  1212. pi->port.ignore_status_mask = 0;
  1213. if (termios->c_iflag & IGNPAR)
  1214. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_PE
  1215. | SDMA_DESC_CMDSTAT_FR;
  1216. if (termios->c_iflag & IGNBRK) {
  1217. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_BR;
  1218. if (termios->c_iflag & IGNPAR)
  1219. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_OR;
  1220. }
  1221. if ((termios->c_cflag & CREAD)) {
  1222. if (!pi->rcv_data) {
  1223. pi->rcv_data = 1;
  1224. mpsc_start_rx(pi);
  1225. }
  1226. } else if (pi->rcv_data) {
  1227. mpsc_stop_rx(port);
  1228. pi->rcv_data = 0;
  1229. }
  1230. spin_unlock_irqrestore(&pi->port.lock, flags);
  1231. }
  1232. static const char *mpsc_type(struct uart_port *port)
  1233. {
  1234. pr_debug("mpsc_type[%d]: port type: %s\n", port->line,MPSC_DRIVER_NAME);
  1235. return MPSC_DRIVER_NAME;
  1236. }
  1237. static int mpsc_request_port(struct uart_port *port)
  1238. {
  1239. /* Should make chip/platform specific call */
  1240. return 0;
  1241. }
  1242. static void mpsc_release_port(struct uart_port *port)
  1243. {
  1244. struct mpsc_port_info *pi =
  1245. container_of(port, struct mpsc_port_info, port);
  1246. if (pi->ready) {
  1247. mpsc_uninit_rings(pi);
  1248. mpsc_free_ring_mem(pi);
  1249. pi->ready = 0;
  1250. }
  1251. }
  1252. static void mpsc_config_port(struct uart_port *port, int flags)
  1253. {
  1254. }
  1255. static int mpsc_verify_port(struct uart_port *port, struct serial_struct *ser)
  1256. {
  1257. struct mpsc_port_info *pi =
  1258. container_of(port, struct mpsc_port_info, port);
  1259. int rc = 0;
  1260. pr_debug("mpsc_verify_port[%d]: Verifying port data\n", pi->port.line);
  1261. if (ser->type != PORT_UNKNOWN && ser->type != PORT_MPSC)
  1262. rc = -EINVAL;
  1263. else if (pi->port.irq != ser->irq)
  1264. rc = -EINVAL;
  1265. else if (ser->io_type != SERIAL_IO_MEM)
  1266. rc = -EINVAL;
  1267. else if (pi->port.uartclk / 16 != ser->baud_base) /* Not sure */
  1268. rc = -EINVAL;
  1269. else if ((void *)pi->port.mapbase != ser->iomem_base)
  1270. rc = -EINVAL;
  1271. else if (pi->port.iobase != ser->port)
  1272. rc = -EINVAL;
  1273. else if (ser->hub6 != 0)
  1274. rc = -EINVAL;
  1275. return rc;
  1276. }
  1277. #ifdef CONFIG_CONSOLE_POLL
  1278. /* Serial polling routines for writing and reading from the uart while
  1279. * in an interrupt or debug context.
  1280. */
  1281. static char poll_buf[2048];
  1282. static int poll_ptr;
  1283. static int poll_cnt;
  1284. static void mpsc_put_poll_char(struct uart_port *port,
  1285. unsigned char c);
  1286. static int mpsc_get_poll_char(struct uart_port *port)
  1287. {
  1288. struct mpsc_port_info *pi =
  1289. container_of(port, struct mpsc_port_info, port);
  1290. struct mpsc_rx_desc *rxre;
  1291. u32 cmdstat, bytes_in, i;
  1292. u8 *bp;
  1293. if (!serial_polled)
  1294. serial_polled = 1;
  1295. pr_debug("mpsc_rx_intr[%d]: Handling Rx intr\n", pi->port.line);
  1296. if (poll_cnt) {
  1297. poll_cnt--;
  1298. return poll_buf[poll_ptr++];
  1299. }
  1300. poll_ptr = 0;
  1301. poll_cnt = 0;
  1302. while (poll_cnt == 0) {
  1303. rxre = (struct mpsc_rx_desc *)(pi->rxr +
  1304. (pi->rxr_posn*MPSC_RXRE_SIZE));
  1305. dma_cache_sync(pi->port.dev, (void *)rxre,
  1306. MPSC_RXRE_SIZE, DMA_FROM_DEVICE);
  1307. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1308. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1309. invalidate_dcache_range((ulong)rxre,
  1310. (ulong)rxre + MPSC_RXRE_SIZE);
  1311. #endif
  1312. /*
  1313. * Loop through Rx descriptors handling ones that have
  1314. * been completed.
  1315. */
  1316. while (poll_cnt == 0 &&
  1317. !((cmdstat = be32_to_cpu(rxre->cmdstat)) &
  1318. SDMA_DESC_CMDSTAT_O)){
  1319. bytes_in = be16_to_cpu(rxre->bytecnt);
  1320. bp = pi->rxb + (pi->rxr_posn * MPSC_RXBE_SIZE);
  1321. dma_cache_sync(pi->port.dev, (void *) bp,
  1322. MPSC_RXBE_SIZE, DMA_FROM_DEVICE);
  1323. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1324. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1325. invalidate_dcache_range((ulong)bp,
  1326. (ulong)bp + MPSC_RXBE_SIZE);
  1327. #endif
  1328. if ((unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR |
  1329. SDMA_DESC_CMDSTAT_FR | SDMA_DESC_CMDSTAT_OR))) &&
  1330. !(cmdstat & pi->port.ignore_status_mask)) {
  1331. poll_buf[poll_cnt] = *bp;
  1332. poll_cnt++;
  1333. } else {
  1334. for (i = 0; i < bytes_in; i++) {
  1335. poll_buf[poll_cnt] = *bp++;
  1336. poll_cnt++;
  1337. }
  1338. pi->port.icount.rx += bytes_in;
  1339. }
  1340. rxre->bytecnt = cpu_to_be16(0);
  1341. wmb();
  1342. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O |
  1343. SDMA_DESC_CMDSTAT_EI |
  1344. SDMA_DESC_CMDSTAT_F |
  1345. SDMA_DESC_CMDSTAT_L);
  1346. wmb();
  1347. dma_cache_sync(pi->port.dev, (void *)rxre,
  1348. MPSC_RXRE_SIZE, DMA_BIDIRECTIONAL);
  1349. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1350. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1351. flush_dcache_range((ulong)rxre,
  1352. (ulong)rxre + MPSC_RXRE_SIZE);
  1353. #endif
  1354. /* Advance to next descriptor */
  1355. pi->rxr_posn = (pi->rxr_posn + 1) &
  1356. (MPSC_RXR_ENTRIES - 1);
  1357. rxre = (struct mpsc_rx_desc *)(pi->rxr +
  1358. (pi->rxr_posn * MPSC_RXRE_SIZE));
  1359. dma_cache_sync(pi->port.dev, (void *)rxre,
  1360. MPSC_RXRE_SIZE, DMA_FROM_DEVICE);
  1361. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1362. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1363. invalidate_dcache_range((ulong)rxre,
  1364. (ulong)rxre + MPSC_RXRE_SIZE);
  1365. #endif
  1366. }
  1367. /* Restart rx engine, if its stopped */
  1368. if ((readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_ERD) == 0)
  1369. mpsc_start_rx(pi);
  1370. }
  1371. if (poll_cnt) {
  1372. poll_cnt--;
  1373. return poll_buf[poll_ptr++];
  1374. }
  1375. return 0;
  1376. }
  1377. static void mpsc_put_poll_char(struct uart_port *port,
  1378. unsigned char c)
  1379. {
  1380. struct mpsc_port_info *pi =
  1381. container_of(port, struct mpsc_port_info, port);
  1382. u32 data;
  1383. data = readl(pi->mpsc_base + MPSC_MPCR);
  1384. writeb(c, pi->mpsc_base + MPSC_CHR_1);
  1385. mb();
  1386. data = readl(pi->mpsc_base + MPSC_CHR_2);
  1387. data |= MPSC_CHR_2_TTCS;
  1388. writel(data, pi->mpsc_base + MPSC_CHR_2);
  1389. mb();
  1390. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_TTCS);
  1391. }
  1392. #endif
  1393. static struct uart_ops mpsc_pops = {
  1394. .tx_empty = mpsc_tx_empty,
  1395. .set_mctrl = mpsc_set_mctrl,
  1396. .get_mctrl = mpsc_get_mctrl,
  1397. .stop_tx = mpsc_stop_tx,
  1398. .start_tx = mpsc_start_tx,
  1399. .stop_rx = mpsc_stop_rx,
  1400. .break_ctl = mpsc_break_ctl,
  1401. .startup = mpsc_startup,
  1402. .shutdown = mpsc_shutdown,
  1403. .set_termios = mpsc_set_termios,
  1404. .type = mpsc_type,
  1405. .release_port = mpsc_release_port,
  1406. .request_port = mpsc_request_port,
  1407. .config_port = mpsc_config_port,
  1408. .verify_port = mpsc_verify_port,
  1409. #ifdef CONFIG_CONSOLE_POLL
  1410. .poll_get_char = mpsc_get_poll_char,
  1411. .poll_put_char = mpsc_put_poll_char,
  1412. #endif
  1413. };
  1414. /*
  1415. ******************************************************************************
  1416. *
  1417. * Console Interface Routines
  1418. *
  1419. ******************************************************************************
  1420. */
  1421. #ifdef CONFIG_SERIAL_MPSC_CONSOLE
  1422. static void mpsc_console_write(struct console *co, const char *s, uint count)
  1423. {
  1424. struct mpsc_port_info *pi = &mpsc_ports[co->index];
  1425. u8 *bp, *dp, add_cr = 0;
  1426. int i;
  1427. unsigned long iflags;
  1428. spin_lock_irqsave(&pi->tx_lock, iflags);
  1429. while (pi->txr_head != pi->txr_tail) {
  1430. while (mpsc_sdma_tx_active(pi))
  1431. udelay(100);
  1432. mpsc_sdma_intr_ack(pi);
  1433. mpsc_tx_intr(pi);
  1434. }
  1435. while (mpsc_sdma_tx_active(pi))
  1436. udelay(100);
  1437. while (count > 0) {
  1438. bp = dp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  1439. for (i = 0; i < MPSC_TXBE_SIZE; i++) {
  1440. if (count == 0)
  1441. break;
  1442. if (add_cr) {
  1443. *(dp++) = '\r';
  1444. add_cr = 0;
  1445. } else {
  1446. *(dp++) = *s;
  1447. if (*(s++) == '\n') { /* add '\r' after '\n' */
  1448. add_cr = 1;
  1449. count++;
  1450. }
  1451. }
  1452. count--;
  1453. }
  1454. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_TXBE_SIZE,
  1455. DMA_BIDIRECTIONAL);
  1456. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1457. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1458. flush_dcache_range((ulong)bp,
  1459. (ulong)bp + MPSC_TXBE_SIZE);
  1460. #endif
  1461. mpsc_setup_tx_desc(pi, i, 0);
  1462. pi->txr_head = (pi->txr_head + 1) & (MPSC_TXR_ENTRIES - 1);
  1463. mpsc_sdma_start_tx(pi);
  1464. while (mpsc_sdma_tx_active(pi))
  1465. udelay(100);
  1466. pi->txr_tail = (pi->txr_tail + 1) & (MPSC_TXR_ENTRIES - 1);
  1467. }
  1468. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1469. }
  1470. static int __init mpsc_console_setup(struct console *co, char *options)
  1471. {
  1472. struct mpsc_port_info *pi;
  1473. int baud, bits, parity, flow;
  1474. pr_debug("mpsc_console_setup[%d]: options: %s\n", co->index, options);
  1475. if (co->index >= MPSC_NUM_CTLRS)
  1476. co->index = 0;
  1477. pi = &mpsc_ports[co->index];
  1478. baud = pi->default_baud;
  1479. bits = pi->default_bits;
  1480. parity = pi->default_parity;
  1481. flow = pi->default_flow;
  1482. if (!pi->port.ops)
  1483. return -ENODEV;
  1484. spin_lock_init(&pi->port.lock); /* Temporary fix--copied from 8250.c */
  1485. if (options)
  1486. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1487. return uart_set_options(&pi->port, co, baud, parity, bits, flow);
  1488. }
  1489. static struct console mpsc_console = {
  1490. .name = MPSC_DEV_NAME,
  1491. .write = mpsc_console_write,
  1492. .device = uart_console_device,
  1493. .setup = mpsc_console_setup,
  1494. .flags = CON_PRINTBUFFER,
  1495. .index = -1,
  1496. .data = &mpsc_reg,
  1497. };
  1498. static int __init mpsc_late_console_init(void)
  1499. {
  1500. pr_debug("mpsc_late_console_init: Enter\n");
  1501. if (!(mpsc_console.flags & CON_ENABLED))
  1502. register_console(&mpsc_console);
  1503. return 0;
  1504. }
  1505. late_initcall(mpsc_late_console_init);
  1506. #define MPSC_CONSOLE &mpsc_console
  1507. #else
  1508. #define MPSC_CONSOLE NULL
  1509. #endif
  1510. /*
  1511. ******************************************************************************
  1512. *
  1513. * Dummy Platform Driver to extract & map shared register regions
  1514. *
  1515. ******************************************************************************
  1516. */
  1517. static void mpsc_resource_err(char *s)
  1518. {
  1519. printk(KERN_WARNING "MPSC: Platform device resource error in %s\n", s);
  1520. }
  1521. static int mpsc_shared_map_regs(struct platform_device *pd)
  1522. {
  1523. struct resource *r;
  1524. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1525. MPSC_ROUTING_BASE_ORDER))
  1526. && request_mem_region(r->start,
  1527. MPSC_ROUTING_REG_BLOCK_SIZE,
  1528. "mpsc_routing_regs")) {
  1529. mpsc_shared_regs.mpsc_routing_base = ioremap(r->start,
  1530. MPSC_ROUTING_REG_BLOCK_SIZE);
  1531. mpsc_shared_regs.mpsc_routing_base_p = r->start;
  1532. } else {
  1533. mpsc_resource_err("MPSC routing base");
  1534. return -ENOMEM;
  1535. }
  1536. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1537. MPSC_SDMA_INTR_BASE_ORDER))
  1538. && request_mem_region(r->start,
  1539. MPSC_SDMA_INTR_REG_BLOCK_SIZE,
  1540. "sdma_intr_regs")) {
  1541. mpsc_shared_regs.sdma_intr_base = ioremap(r->start,
  1542. MPSC_SDMA_INTR_REG_BLOCK_SIZE);
  1543. mpsc_shared_regs.sdma_intr_base_p = r->start;
  1544. } else {
  1545. iounmap(mpsc_shared_regs.mpsc_routing_base);
  1546. release_mem_region(mpsc_shared_regs.mpsc_routing_base_p,
  1547. MPSC_ROUTING_REG_BLOCK_SIZE);
  1548. mpsc_resource_err("SDMA intr base");
  1549. return -ENOMEM;
  1550. }
  1551. return 0;
  1552. }
  1553. static void mpsc_shared_unmap_regs(void)
  1554. {
  1555. if (mpsc_shared_regs.mpsc_routing_base) {
  1556. iounmap(mpsc_shared_regs.mpsc_routing_base);
  1557. release_mem_region(mpsc_shared_regs.mpsc_routing_base_p,
  1558. MPSC_ROUTING_REG_BLOCK_SIZE);
  1559. }
  1560. if (mpsc_shared_regs.sdma_intr_base) {
  1561. iounmap(mpsc_shared_regs.sdma_intr_base);
  1562. release_mem_region(mpsc_shared_regs.sdma_intr_base_p,
  1563. MPSC_SDMA_INTR_REG_BLOCK_SIZE);
  1564. }
  1565. mpsc_shared_regs.mpsc_routing_base = NULL;
  1566. mpsc_shared_regs.sdma_intr_base = NULL;
  1567. mpsc_shared_regs.mpsc_routing_base_p = 0;
  1568. mpsc_shared_regs.sdma_intr_base_p = 0;
  1569. }
  1570. static int mpsc_shared_drv_probe(struct platform_device *dev)
  1571. {
  1572. struct mpsc_shared_pdata *pdata;
  1573. int rc;
  1574. if (dev->id != 0)
  1575. return -ENODEV;
  1576. rc = mpsc_shared_map_regs(dev);
  1577. if (rc)
  1578. return rc;
  1579. pdata = dev_get_platdata(&dev->dev);
  1580. mpsc_shared_regs.MPSC_MRR_m = pdata->mrr_val;
  1581. mpsc_shared_regs.MPSC_RCRR_m= pdata->rcrr_val;
  1582. mpsc_shared_regs.MPSC_TCRR_m= pdata->tcrr_val;
  1583. mpsc_shared_regs.SDMA_INTR_CAUSE_m = pdata->intr_cause_val;
  1584. mpsc_shared_regs.SDMA_INTR_MASK_m = pdata->intr_mask_val;
  1585. return 0;
  1586. }
  1587. static int mpsc_shared_drv_remove(struct platform_device *dev)
  1588. {
  1589. if (dev->id != 0)
  1590. return -ENODEV;
  1591. mpsc_shared_unmap_regs();
  1592. mpsc_shared_regs.MPSC_MRR_m = 0;
  1593. mpsc_shared_regs.MPSC_RCRR_m = 0;
  1594. mpsc_shared_regs.MPSC_TCRR_m = 0;
  1595. mpsc_shared_regs.SDMA_INTR_CAUSE_m = 0;
  1596. mpsc_shared_regs.SDMA_INTR_MASK_m = 0;
  1597. return 0;
  1598. }
  1599. static struct platform_driver mpsc_shared_driver = {
  1600. .probe = mpsc_shared_drv_probe,
  1601. .remove = mpsc_shared_drv_remove,
  1602. .driver = {
  1603. .name = MPSC_SHARED_NAME,
  1604. },
  1605. };
  1606. /*
  1607. ******************************************************************************
  1608. *
  1609. * Driver Interface Routines
  1610. *
  1611. ******************************************************************************
  1612. */
  1613. static struct uart_driver mpsc_reg = {
  1614. .owner = THIS_MODULE,
  1615. .driver_name = MPSC_DRIVER_NAME,
  1616. .dev_name = MPSC_DEV_NAME,
  1617. .major = MPSC_MAJOR,
  1618. .minor = MPSC_MINOR_START,
  1619. .nr = MPSC_NUM_CTLRS,
  1620. .cons = MPSC_CONSOLE,
  1621. };
  1622. static int mpsc_drv_map_regs(struct mpsc_port_info *pi,
  1623. struct platform_device *pd)
  1624. {
  1625. struct resource *r;
  1626. if ((r = platform_get_resource(pd, IORESOURCE_MEM, MPSC_BASE_ORDER))
  1627. && request_mem_region(r->start, MPSC_REG_BLOCK_SIZE,
  1628. "mpsc_regs")) {
  1629. pi->mpsc_base = ioremap(r->start, MPSC_REG_BLOCK_SIZE);
  1630. pi->mpsc_base_p = r->start;
  1631. } else {
  1632. mpsc_resource_err("MPSC base");
  1633. goto err;
  1634. }
  1635. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1636. MPSC_SDMA_BASE_ORDER))
  1637. && request_mem_region(r->start,
  1638. MPSC_SDMA_REG_BLOCK_SIZE, "sdma_regs")) {
  1639. pi->sdma_base = ioremap(r->start,MPSC_SDMA_REG_BLOCK_SIZE);
  1640. pi->sdma_base_p = r->start;
  1641. } else {
  1642. mpsc_resource_err("SDMA base");
  1643. goto err;
  1644. }
  1645. if ((r = platform_get_resource(pd,IORESOURCE_MEM,MPSC_BRG_BASE_ORDER))
  1646. && request_mem_region(r->start,
  1647. MPSC_BRG_REG_BLOCK_SIZE, "brg_regs")) {
  1648. pi->brg_base = ioremap(r->start, MPSC_BRG_REG_BLOCK_SIZE);
  1649. pi->brg_base_p = r->start;
  1650. } else {
  1651. mpsc_resource_err("BRG base");
  1652. goto err;
  1653. }
  1654. return 0;
  1655. err:
  1656. if (pi->sdma_base) {
  1657. iounmap(pi->sdma_base);
  1658. pi->sdma_base = NULL;
  1659. }
  1660. if (pi->mpsc_base) {
  1661. iounmap(pi->mpsc_base);
  1662. pi->mpsc_base = NULL;
  1663. }
  1664. return -ENOMEM;
  1665. }
  1666. static void mpsc_drv_unmap_regs(struct mpsc_port_info *pi)
  1667. {
  1668. if (pi->mpsc_base) {
  1669. iounmap(pi->mpsc_base);
  1670. release_mem_region(pi->mpsc_base_p, MPSC_REG_BLOCK_SIZE);
  1671. }
  1672. if (pi->sdma_base) {
  1673. iounmap(pi->sdma_base);
  1674. release_mem_region(pi->sdma_base_p, MPSC_SDMA_REG_BLOCK_SIZE);
  1675. }
  1676. if (pi->brg_base) {
  1677. iounmap(pi->brg_base);
  1678. release_mem_region(pi->brg_base_p, MPSC_BRG_REG_BLOCK_SIZE);
  1679. }
  1680. pi->mpsc_base = NULL;
  1681. pi->sdma_base = NULL;
  1682. pi->brg_base = NULL;
  1683. pi->mpsc_base_p = 0;
  1684. pi->sdma_base_p = 0;
  1685. pi->brg_base_p = 0;
  1686. }
  1687. static void mpsc_drv_get_platform_data(struct mpsc_port_info *pi,
  1688. struct platform_device *pd, int num)
  1689. {
  1690. struct mpsc_pdata *pdata;
  1691. pdata = dev_get_platdata(&pd->dev);
  1692. pi->port.uartclk = pdata->brg_clk_freq;
  1693. pi->port.iotype = UPIO_MEM;
  1694. pi->port.line = num;
  1695. pi->port.type = PORT_MPSC;
  1696. pi->port.fifosize = MPSC_TXBE_SIZE;
  1697. pi->port.membase = pi->mpsc_base;
  1698. pi->port.mapbase = (ulong)pi->mpsc_base;
  1699. pi->port.ops = &mpsc_pops;
  1700. pi->mirror_regs = pdata->mirror_regs;
  1701. pi->cache_mgmt = pdata->cache_mgmt;
  1702. pi->brg_can_tune = pdata->brg_can_tune;
  1703. pi->brg_clk_src = pdata->brg_clk_src;
  1704. pi->mpsc_max_idle = pdata->max_idle;
  1705. pi->default_baud = pdata->default_baud;
  1706. pi->default_bits = pdata->default_bits;
  1707. pi->default_parity = pdata->default_parity;
  1708. pi->default_flow = pdata->default_flow;
  1709. /* Initial values of mirrored regs */
  1710. pi->MPSC_CHR_1_m = pdata->chr_1_val;
  1711. pi->MPSC_CHR_2_m = pdata->chr_2_val;
  1712. pi->MPSC_CHR_10_m = pdata->chr_10_val;
  1713. pi->MPSC_MPCR_m = pdata->mpcr_val;
  1714. pi->BRG_BCR_m = pdata->bcr_val;
  1715. pi->shared_regs = &mpsc_shared_regs;
  1716. pi->port.irq = platform_get_irq(pd, 0);
  1717. }
  1718. static int mpsc_drv_probe(struct platform_device *dev)
  1719. {
  1720. struct mpsc_port_info *pi;
  1721. int rc;
  1722. dev_dbg(&dev->dev, "mpsc_drv_probe: Adding MPSC %d\n", dev->id);
  1723. if (dev->id >= MPSC_NUM_CTLRS)
  1724. return -ENODEV;
  1725. pi = &mpsc_ports[dev->id];
  1726. rc = mpsc_drv_map_regs(pi, dev);
  1727. if (rc)
  1728. return rc;
  1729. mpsc_drv_get_platform_data(pi, dev, dev->id);
  1730. pi->port.dev = &dev->dev;
  1731. rc = mpsc_make_ready(pi);
  1732. if (rc)
  1733. goto err_unmap;
  1734. spin_lock_init(&pi->tx_lock);
  1735. rc = uart_add_one_port(&mpsc_reg, &pi->port);
  1736. if (rc)
  1737. goto err_relport;
  1738. return 0;
  1739. err_relport:
  1740. mpsc_release_port(&pi->port);
  1741. err_unmap:
  1742. mpsc_drv_unmap_regs(pi);
  1743. return rc;
  1744. }
  1745. static struct platform_driver mpsc_driver = {
  1746. .probe = mpsc_drv_probe,
  1747. .driver = {
  1748. .name = MPSC_CTLR_NAME,
  1749. .suppress_bind_attrs = true,
  1750. },
  1751. };
  1752. static int __init mpsc_drv_init(void)
  1753. {
  1754. int rc;
  1755. printk(KERN_INFO "Serial: MPSC driver\n");
  1756. memset(mpsc_ports, 0, sizeof(mpsc_ports));
  1757. memset(&mpsc_shared_regs, 0, sizeof(mpsc_shared_regs));
  1758. rc = uart_register_driver(&mpsc_reg);
  1759. if (rc)
  1760. return rc;
  1761. rc = platform_driver_register(&mpsc_shared_driver);
  1762. if (rc)
  1763. goto err_unreg_uart;
  1764. rc = platform_driver_register(&mpsc_driver);
  1765. if (rc)
  1766. goto err_unreg_plat;
  1767. return 0;
  1768. err_unreg_plat:
  1769. platform_driver_unregister(&mpsc_shared_driver);
  1770. err_unreg_uart:
  1771. uart_unregister_driver(&mpsc_reg);
  1772. return rc;
  1773. }
  1774. device_initcall(mpsc_drv_init);
  1775. /*
  1776. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  1777. MODULE_DESCRIPTION("Generic Marvell MPSC serial/UART driver");
  1778. MODULE_LICENSE("GPL");
  1779. */