lantiq.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766
  1. /*
  2. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License version 2 as published
  6. * by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  16. *
  17. * Copyright (C) 2004 Infineon IFAP DC COM CPE
  18. * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
  19. * Copyright (C) 2007 John Crispin <blogic@openwrt.org>
  20. * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
  21. */
  22. #include <linux/slab.h>
  23. #include <linux/ioport.h>
  24. #include <linux/init.h>
  25. #include <linux/console.h>
  26. #include <linux/sysrq.h>
  27. #include <linux/device.h>
  28. #include <linux/tty.h>
  29. #include <linux/tty_flip.h>
  30. #include <linux/serial_core.h>
  31. #include <linux/serial.h>
  32. #include <linux/of_platform.h>
  33. #include <linux/of_address.h>
  34. #include <linux/of_irq.h>
  35. #include <linux/io.h>
  36. #include <linux/clk.h>
  37. #include <linux/gpio.h>
  38. #include <lantiq_soc.h>
  39. #define PORT_LTQ_ASC 111
  40. #define MAXPORTS 2
  41. #define UART_DUMMY_UER_RX 1
  42. #define DRVNAME "lantiq,asc"
  43. #ifdef __BIG_ENDIAN
  44. #define LTQ_ASC_TBUF (0x0020 + 3)
  45. #define LTQ_ASC_RBUF (0x0024 + 3)
  46. #else
  47. #define LTQ_ASC_TBUF 0x0020
  48. #define LTQ_ASC_RBUF 0x0024
  49. #endif
  50. #define LTQ_ASC_FSTAT 0x0048
  51. #define LTQ_ASC_WHBSTATE 0x0018
  52. #define LTQ_ASC_STATE 0x0014
  53. #define LTQ_ASC_IRNCR 0x00F8
  54. #define LTQ_ASC_CLC 0x0000
  55. #define LTQ_ASC_ID 0x0008
  56. #define LTQ_ASC_PISEL 0x0004
  57. #define LTQ_ASC_TXFCON 0x0044
  58. #define LTQ_ASC_RXFCON 0x0040
  59. #define LTQ_ASC_CON 0x0010
  60. #define LTQ_ASC_BG 0x0050
  61. #define LTQ_ASC_IRNREN 0x00F4
  62. #define ASC_IRNREN_TX 0x1
  63. #define ASC_IRNREN_RX 0x2
  64. #define ASC_IRNREN_ERR 0x4
  65. #define ASC_IRNREN_TX_BUF 0x8
  66. #define ASC_IRNCR_TIR 0x1
  67. #define ASC_IRNCR_RIR 0x2
  68. #define ASC_IRNCR_EIR 0x4
  69. #define ASCOPT_CSIZE 0x3
  70. #define TXFIFO_FL 1
  71. #define RXFIFO_FL 1
  72. #define ASCCLC_DISS 0x2
  73. #define ASCCLC_RMCMASK 0x0000FF00
  74. #define ASCCLC_RMCOFFSET 8
  75. #define ASCCON_M_8ASYNC 0x0
  76. #define ASCCON_M_7ASYNC 0x2
  77. #define ASCCON_ODD 0x00000020
  78. #define ASCCON_STP 0x00000080
  79. #define ASCCON_BRS 0x00000100
  80. #define ASCCON_FDE 0x00000200
  81. #define ASCCON_R 0x00008000
  82. #define ASCCON_FEN 0x00020000
  83. #define ASCCON_ROEN 0x00080000
  84. #define ASCCON_TOEN 0x00100000
  85. #define ASCSTATE_PE 0x00010000
  86. #define ASCSTATE_FE 0x00020000
  87. #define ASCSTATE_ROE 0x00080000
  88. #define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
  89. #define ASCWHBSTATE_CLRREN 0x00000001
  90. #define ASCWHBSTATE_SETREN 0x00000002
  91. #define ASCWHBSTATE_CLRPE 0x00000004
  92. #define ASCWHBSTATE_CLRFE 0x00000008
  93. #define ASCWHBSTATE_CLRROE 0x00000020
  94. #define ASCTXFCON_TXFEN 0x0001
  95. #define ASCTXFCON_TXFFLU 0x0002
  96. #define ASCTXFCON_TXFITLMASK 0x3F00
  97. #define ASCTXFCON_TXFITLOFF 8
  98. #define ASCRXFCON_RXFEN 0x0001
  99. #define ASCRXFCON_RXFFLU 0x0002
  100. #define ASCRXFCON_RXFITLMASK 0x3F00
  101. #define ASCRXFCON_RXFITLOFF 8
  102. #define ASCFSTAT_RXFFLMASK 0x003F
  103. #define ASCFSTAT_TXFFLMASK 0x3F00
  104. #define ASCFSTAT_TXFREEMASK 0x3F000000
  105. #define ASCFSTAT_TXFREEOFF 24
  106. static void lqasc_tx_chars(struct uart_port *port);
  107. static struct ltq_uart_port *lqasc_port[MAXPORTS];
  108. static struct uart_driver lqasc_reg;
  109. static DEFINE_SPINLOCK(ltq_asc_lock);
  110. struct ltq_uart_port {
  111. struct uart_port port;
  112. /* clock used to derive divider */
  113. struct clk *fpiclk;
  114. /* clock gating of the ASC core */
  115. struct clk *clk;
  116. unsigned int tx_irq;
  117. unsigned int rx_irq;
  118. unsigned int err_irq;
  119. };
  120. static inline struct
  121. ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
  122. {
  123. return container_of(port, struct ltq_uart_port, port);
  124. }
  125. static void
  126. lqasc_stop_tx(struct uart_port *port)
  127. {
  128. return;
  129. }
  130. static void
  131. lqasc_start_tx(struct uart_port *port)
  132. {
  133. unsigned long flags;
  134. spin_lock_irqsave(&ltq_asc_lock, flags);
  135. lqasc_tx_chars(port);
  136. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  137. return;
  138. }
  139. static void
  140. lqasc_stop_rx(struct uart_port *port)
  141. {
  142. ltq_w32(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
  143. }
  144. static int
  145. lqasc_rx_chars(struct uart_port *port)
  146. {
  147. struct tty_port *tport = &port->state->port;
  148. unsigned int ch = 0, rsr = 0, fifocnt;
  149. fifocnt = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_RXFFLMASK;
  150. while (fifocnt--) {
  151. u8 flag = TTY_NORMAL;
  152. ch = ltq_r8(port->membase + LTQ_ASC_RBUF);
  153. rsr = (ltq_r32(port->membase + LTQ_ASC_STATE)
  154. & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
  155. tty_flip_buffer_push(tport);
  156. port->icount.rx++;
  157. /*
  158. * Note that the error handling code is
  159. * out of the main execution path
  160. */
  161. if (rsr & ASCSTATE_ANY) {
  162. if (rsr & ASCSTATE_PE) {
  163. port->icount.parity++;
  164. ltq_w32_mask(0, ASCWHBSTATE_CLRPE,
  165. port->membase + LTQ_ASC_WHBSTATE);
  166. } else if (rsr & ASCSTATE_FE) {
  167. port->icount.frame++;
  168. ltq_w32_mask(0, ASCWHBSTATE_CLRFE,
  169. port->membase + LTQ_ASC_WHBSTATE);
  170. }
  171. if (rsr & ASCSTATE_ROE) {
  172. port->icount.overrun++;
  173. ltq_w32_mask(0, ASCWHBSTATE_CLRROE,
  174. port->membase + LTQ_ASC_WHBSTATE);
  175. }
  176. rsr &= port->read_status_mask;
  177. if (rsr & ASCSTATE_PE)
  178. flag = TTY_PARITY;
  179. else if (rsr & ASCSTATE_FE)
  180. flag = TTY_FRAME;
  181. }
  182. if ((rsr & port->ignore_status_mask) == 0)
  183. tty_insert_flip_char(tport, ch, flag);
  184. if (rsr & ASCSTATE_ROE)
  185. /*
  186. * Overrun is special, since it's reported
  187. * immediately, and doesn't affect the current
  188. * character
  189. */
  190. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  191. }
  192. if (ch != 0)
  193. tty_flip_buffer_push(tport);
  194. return 0;
  195. }
  196. static void
  197. lqasc_tx_chars(struct uart_port *port)
  198. {
  199. struct circ_buf *xmit = &port->state->xmit;
  200. if (uart_tx_stopped(port)) {
  201. lqasc_stop_tx(port);
  202. return;
  203. }
  204. while (((ltq_r32(port->membase + LTQ_ASC_FSTAT) &
  205. ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF) != 0) {
  206. if (port->x_char) {
  207. ltq_w8(port->x_char, port->membase + LTQ_ASC_TBUF);
  208. port->icount.tx++;
  209. port->x_char = 0;
  210. continue;
  211. }
  212. if (uart_circ_empty(xmit))
  213. break;
  214. ltq_w8(port->state->xmit.buf[port->state->xmit.tail],
  215. port->membase + LTQ_ASC_TBUF);
  216. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  217. port->icount.tx++;
  218. }
  219. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  220. uart_write_wakeup(port);
  221. }
  222. static irqreturn_t
  223. lqasc_tx_int(int irq, void *_port)
  224. {
  225. unsigned long flags;
  226. struct uart_port *port = (struct uart_port *)_port;
  227. spin_lock_irqsave(&ltq_asc_lock, flags);
  228. ltq_w32(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
  229. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  230. lqasc_start_tx(port);
  231. return IRQ_HANDLED;
  232. }
  233. static irqreturn_t
  234. lqasc_err_int(int irq, void *_port)
  235. {
  236. unsigned long flags;
  237. struct uart_port *port = (struct uart_port *)_port;
  238. spin_lock_irqsave(&ltq_asc_lock, flags);
  239. /* clear any pending interrupts */
  240. ltq_w32_mask(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
  241. ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
  242. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  243. return IRQ_HANDLED;
  244. }
  245. static irqreturn_t
  246. lqasc_rx_int(int irq, void *_port)
  247. {
  248. unsigned long flags;
  249. struct uart_port *port = (struct uart_port *)_port;
  250. spin_lock_irqsave(&ltq_asc_lock, flags);
  251. ltq_w32(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
  252. lqasc_rx_chars(port);
  253. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  254. return IRQ_HANDLED;
  255. }
  256. static unsigned int
  257. lqasc_tx_empty(struct uart_port *port)
  258. {
  259. int status;
  260. status = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_TXFFLMASK;
  261. return status ? 0 : TIOCSER_TEMT;
  262. }
  263. static unsigned int
  264. lqasc_get_mctrl(struct uart_port *port)
  265. {
  266. return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
  267. }
  268. static void
  269. lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
  270. {
  271. }
  272. static void
  273. lqasc_break_ctl(struct uart_port *port, int break_state)
  274. {
  275. }
  276. static int
  277. lqasc_startup(struct uart_port *port)
  278. {
  279. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  280. int retval;
  281. if (!IS_ERR(ltq_port->clk))
  282. clk_enable(ltq_port->clk);
  283. port->uartclk = clk_get_rate(ltq_port->fpiclk);
  284. ltq_w32_mask(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
  285. port->membase + LTQ_ASC_CLC);
  286. ltq_w32(0, port->membase + LTQ_ASC_PISEL);
  287. ltq_w32(
  288. ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
  289. ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
  290. port->membase + LTQ_ASC_TXFCON);
  291. ltq_w32(
  292. ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
  293. | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
  294. port->membase + LTQ_ASC_RXFCON);
  295. /* make sure other settings are written to hardware before
  296. * setting enable bits
  297. */
  298. wmb();
  299. ltq_w32_mask(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
  300. ASCCON_ROEN, port->membase + LTQ_ASC_CON);
  301. retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
  302. 0, "asc_tx", port);
  303. if (retval) {
  304. pr_err("failed to request lqasc_tx_int\n");
  305. return retval;
  306. }
  307. retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
  308. 0, "asc_rx", port);
  309. if (retval) {
  310. pr_err("failed to request lqasc_rx_int\n");
  311. goto err1;
  312. }
  313. retval = request_irq(ltq_port->err_irq, lqasc_err_int,
  314. 0, "asc_err", port);
  315. if (retval) {
  316. pr_err("failed to request lqasc_err_int\n");
  317. goto err2;
  318. }
  319. ltq_w32(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
  320. port->membase + LTQ_ASC_IRNREN);
  321. return 0;
  322. err2:
  323. free_irq(ltq_port->rx_irq, port);
  324. err1:
  325. free_irq(ltq_port->tx_irq, port);
  326. return retval;
  327. }
  328. static void
  329. lqasc_shutdown(struct uart_port *port)
  330. {
  331. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  332. free_irq(ltq_port->tx_irq, port);
  333. free_irq(ltq_port->rx_irq, port);
  334. free_irq(ltq_port->err_irq, port);
  335. ltq_w32(0, port->membase + LTQ_ASC_CON);
  336. ltq_w32_mask(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
  337. port->membase + LTQ_ASC_RXFCON);
  338. ltq_w32_mask(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
  339. port->membase + LTQ_ASC_TXFCON);
  340. if (!IS_ERR(ltq_port->clk))
  341. clk_disable(ltq_port->clk);
  342. }
  343. static void
  344. lqasc_set_termios(struct uart_port *port,
  345. struct ktermios *new, struct ktermios *old)
  346. {
  347. unsigned int cflag;
  348. unsigned int iflag;
  349. unsigned int divisor;
  350. unsigned int baud;
  351. unsigned int con = 0;
  352. unsigned long flags;
  353. cflag = new->c_cflag;
  354. iflag = new->c_iflag;
  355. switch (cflag & CSIZE) {
  356. case CS7:
  357. con = ASCCON_M_7ASYNC;
  358. break;
  359. case CS5:
  360. case CS6:
  361. default:
  362. new->c_cflag &= ~ CSIZE;
  363. new->c_cflag |= CS8;
  364. con = ASCCON_M_8ASYNC;
  365. break;
  366. }
  367. cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  368. if (cflag & CSTOPB)
  369. con |= ASCCON_STP;
  370. if (cflag & PARENB) {
  371. if (!(cflag & PARODD))
  372. con &= ~ASCCON_ODD;
  373. else
  374. con |= ASCCON_ODD;
  375. }
  376. port->read_status_mask = ASCSTATE_ROE;
  377. if (iflag & INPCK)
  378. port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  379. port->ignore_status_mask = 0;
  380. if (iflag & IGNPAR)
  381. port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  382. if (iflag & IGNBRK) {
  383. /*
  384. * If we're ignoring parity and break indicators,
  385. * ignore overruns too (for real raw support).
  386. */
  387. if (iflag & IGNPAR)
  388. port->ignore_status_mask |= ASCSTATE_ROE;
  389. }
  390. if ((cflag & CREAD) == 0)
  391. port->ignore_status_mask |= UART_DUMMY_UER_RX;
  392. /* set error signals - framing, parity and overrun, enable receiver */
  393. con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
  394. spin_lock_irqsave(&ltq_asc_lock, flags);
  395. /* set up CON */
  396. ltq_w32_mask(0, con, port->membase + LTQ_ASC_CON);
  397. /* Set baud rate - take a divider of 2 into account */
  398. baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
  399. divisor = uart_get_divisor(port, baud);
  400. divisor = divisor / 2 - 1;
  401. /* disable the baudrate generator */
  402. ltq_w32_mask(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
  403. /* make sure the fractional divider is off */
  404. ltq_w32_mask(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
  405. /* set up to use divisor of 2 */
  406. ltq_w32_mask(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
  407. /* now we can write the new baudrate into the register */
  408. ltq_w32(divisor, port->membase + LTQ_ASC_BG);
  409. /* turn the baudrate generator back on */
  410. ltq_w32_mask(0, ASCCON_R, port->membase + LTQ_ASC_CON);
  411. /* enable rx */
  412. ltq_w32(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
  413. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  414. /* Don't rewrite B0 */
  415. if (tty_termios_baud_rate(new))
  416. tty_termios_encode_baud_rate(new, baud, baud);
  417. uart_update_timeout(port, cflag, baud);
  418. }
  419. static const char*
  420. lqasc_type(struct uart_port *port)
  421. {
  422. if (port->type == PORT_LTQ_ASC)
  423. return DRVNAME;
  424. else
  425. return NULL;
  426. }
  427. static void
  428. lqasc_release_port(struct uart_port *port)
  429. {
  430. struct platform_device *pdev = to_platform_device(port->dev);
  431. if (port->flags & UPF_IOREMAP) {
  432. devm_iounmap(&pdev->dev, port->membase);
  433. port->membase = NULL;
  434. }
  435. }
  436. static int
  437. lqasc_request_port(struct uart_port *port)
  438. {
  439. struct platform_device *pdev = to_platform_device(port->dev);
  440. struct resource *res;
  441. int size;
  442. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  443. if (!res) {
  444. dev_err(&pdev->dev, "cannot obtain I/O memory region");
  445. return -ENODEV;
  446. }
  447. size = resource_size(res);
  448. res = devm_request_mem_region(&pdev->dev, res->start,
  449. size, dev_name(&pdev->dev));
  450. if (!res) {
  451. dev_err(&pdev->dev, "cannot request I/O memory region");
  452. return -EBUSY;
  453. }
  454. if (port->flags & UPF_IOREMAP) {
  455. port->membase = devm_ioremap_nocache(&pdev->dev,
  456. port->mapbase, size);
  457. if (port->membase == NULL)
  458. return -ENOMEM;
  459. }
  460. return 0;
  461. }
  462. static void
  463. lqasc_config_port(struct uart_port *port, int flags)
  464. {
  465. if (flags & UART_CONFIG_TYPE) {
  466. port->type = PORT_LTQ_ASC;
  467. lqasc_request_port(port);
  468. }
  469. }
  470. static int
  471. lqasc_verify_port(struct uart_port *port,
  472. struct serial_struct *ser)
  473. {
  474. int ret = 0;
  475. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
  476. ret = -EINVAL;
  477. if (ser->irq < 0 || ser->irq >= NR_IRQS)
  478. ret = -EINVAL;
  479. if (ser->baud_base < 9600)
  480. ret = -EINVAL;
  481. return ret;
  482. }
  483. static struct uart_ops lqasc_pops = {
  484. .tx_empty = lqasc_tx_empty,
  485. .set_mctrl = lqasc_set_mctrl,
  486. .get_mctrl = lqasc_get_mctrl,
  487. .stop_tx = lqasc_stop_tx,
  488. .start_tx = lqasc_start_tx,
  489. .stop_rx = lqasc_stop_rx,
  490. .break_ctl = lqasc_break_ctl,
  491. .startup = lqasc_startup,
  492. .shutdown = lqasc_shutdown,
  493. .set_termios = lqasc_set_termios,
  494. .type = lqasc_type,
  495. .release_port = lqasc_release_port,
  496. .request_port = lqasc_request_port,
  497. .config_port = lqasc_config_port,
  498. .verify_port = lqasc_verify_port,
  499. };
  500. static void
  501. lqasc_console_putchar(struct uart_port *port, int ch)
  502. {
  503. int fifofree;
  504. if (!port->membase)
  505. return;
  506. do {
  507. fifofree = (ltq_r32(port->membase + LTQ_ASC_FSTAT)
  508. & ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF;
  509. } while (fifofree == 0);
  510. ltq_w8(ch, port->membase + LTQ_ASC_TBUF);
  511. }
  512. static void
  513. lqasc_console_write(struct console *co, const char *s, u_int count)
  514. {
  515. struct ltq_uart_port *ltq_port;
  516. struct uart_port *port;
  517. unsigned long flags;
  518. if (co->index >= MAXPORTS)
  519. return;
  520. ltq_port = lqasc_port[co->index];
  521. if (!ltq_port)
  522. return;
  523. port = &ltq_port->port;
  524. spin_lock_irqsave(&ltq_asc_lock, flags);
  525. uart_console_write(port, s, count, lqasc_console_putchar);
  526. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  527. }
  528. static int __init
  529. lqasc_console_setup(struct console *co, char *options)
  530. {
  531. struct ltq_uart_port *ltq_port;
  532. struct uart_port *port;
  533. int baud = 115200;
  534. int bits = 8;
  535. int parity = 'n';
  536. int flow = 'n';
  537. if (co->index >= MAXPORTS)
  538. return -ENODEV;
  539. ltq_port = lqasc_port[co->index];
  540. if (!ltq_port)
  541. return -ENODEV;
  542. port = &ltq_port->port;
  543. if (!IS_ERR(ltq_port->clk))
  544. clk_enable(ltq_port->clk);
  545. port->uartclk = clk_get_rate(ltq_port->fpiclk);
  546. if (options)
  547. uart_parse_options(options, &baud, &parity, &bits, &flow);
  548. return uart_set_options(port, co, baud, parity, bits, flow);
  549. }
  550. static struct console lqasc_console = {
  551. .name = "ttyLTQ",
  552. .write = lqasc_console_write,
  553. .device = uart_console_device,
  554. .setup = lqasc_console_setup,
  555. .flags = CON_PRINTBUFFER,
  556. .index = -1,
  557. .data = &lqasc_reg,
  558. };
  559. static int __init
  560. lqasc_console_init(void)
  561. {
  562. register_console(&lqasc_console);
  563. return 0;
  564. }
  565. console_initcall(lqasc_console_init);
  566. static struct uart_driver lqasc_reg = {
  567. .owner = THIS_MODULE,
  568. .driver_name = DRVNAME,
  569. .dev_name = "ttyLTQ",
  570. .major = 0,
  571. .minor = 0,
  572. .nr = MAXPORTS,
  573. .cons = &lqasc_console,
  574. };
  575. static int __init
  576. lqasc_probe(struct platform_device *pdev)
  577. {
  578. struct device_node *node = pdev->dev.of_node;
  579. struct ltq_uart_port *ltq_port;
  580. struct uart_port *port;
  581. struct resource *mmres, irqres[3];
  582. int line = 0;
  583. int ret;
  584. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  585. ret = of_irq_to_resource_table(node, irqres, 3);
  586. if (!mmres || (ret != 3)) {
  587. dev_err(&pdev->dev,
  588. "failed to get memory/irq for serial port\n");
  589. return -ENODEV;
  590. }
  591. /* check if this is the console port */
  592. if (mmres->start != CPHYSADDR(LTQ_EARLY_ASC))
  593. line = 1;
  594. if (lqasc_port[line]) {
  595. dev_err(&pdev->dev, "port %d already allocated\n", line);
  596. return -EBUSY;
  597. }
  598. ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
  599. GFP_KERNEL);
  600. if (!ltq_port)
  601. return -ENOMEM;
  602. port = &ltq_port->port;
  603. port->iotype = SERIAL_IO_MEM;
  604. port->flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
  605. port->ops = &lqasc_pops;
  606. port->fifosize = 16;
  607. port->type = PORT_LTQ_ASC,
  608. port->line = line;
  609. port->dev = &pdev->dev;
  610. /* unused, just to be backward-compatible */
  611. port->irq = irqres[0].start;
  612. port->mapbase = mmres->start;
  613. ltq_port->fpiclk = clk_get_fpi();
  614. if (IS_ERR(ltq_port->fpiclk)) {
  615. pr_err("failed to get fpi clk\n");
  616. return -ENOENT;
  617. }
  618. /* not all asc ports have clock gates, lets ignore the return code */
  619. ltq_port->clk = clk_get(&pdev->dev, NULL);
  620. ltq_port->tx_irq = irqres[0].start;
  621. ltq_port->rx_irq = irqres[1].start;
  622. ltq_port->err_irq = irqres[2].start;
  623. lqasc_port[line] = ltq_port;
  624. platform_set_drvdata(pdev, ltq_port);
  625. ret = uart_add_one_port(&lqasc_reg, port);
  626. return ret;
  627. }
  628. static const struct of_device_id ltq_asc_match[] = {
  629. { .compatible = DRVNAME },
  630. {},
  631. };
  632. static struct platform_driver lqasc_driver = {
  633. .driver = {
  634. .name = DRVNAME,
  635. .of_match_table = ltq_asc_match,
  636. },
  637. };
  638. int __init
  639. init_lqasc(void)
  640. {
  641. int ret;
  642. ret = uart_register_driver(&lqasc_reg);
  643. if (ret != 0)
  644. return ret;
  645. ret = platform_driver_probe(&lqasc_driver, lqasc_probe);
  646. if (ret != 0)
  647. uart_unregister_driver(&lqasc_reg);
  648. return ret;
  649. }
  650. device_initcall(init_lqasc);