12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494 |
- /*
- * Copyright 2000-2015 Avago Technologies. All rights reserved.
- *
- *
- * Name: mpi2_cnfg.h
- * Title: MPI Configuration messages and pages
- * Creation Date: November 10, 2006
- *
- * mpi2_cnfg.h Version: 02.00.35
- *
- * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
- * prefix are for use only on MPI v2.5 products, and must not be used
- * with MPI v2.0 products. Unless otherwise noted, names beginning with
- * MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
- *
- * Version History
- * ---------------
- *
- * Date Version Description
- * -------- -------- ------------------------------------------------------
- * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
- * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
- * Added Manufacturing Page 11.
- * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
- * define.
- * 06-26-07 02.00.02 Adding generic structure for product-specific
- * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
- * Rework of BIOS Page 2 configuration page.
- * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
- * forms.
- * Added configuration pages IOC Page 8 and Driver
- * Persistent Mapping Page 0.
- * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
- * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
- * RAID Physical Disk Pages 0 and 1, RAID Configuration
- * Page 0).
- * Added new value for AccessStatus field of SAS Device
- * Page 0 (_SATA_NEEDS_INITIALIZATION).
- * 10-31-07 02.00.04 Added missing SEPDevHandle field to
- * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
- * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
- * NVDATA.
- * Modified IOC Page 7 to use masks and added field for
- * SASBroadcastPrimitiveMasks.
- * Added MPI2_CONFIG_PAGE_BIOS_4.
- * Added MPI2_CONFIG_PAGE_LOG_0.
- * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
- * Added SAS Device IDs.
- * Updated Integrated RAID configuration pages including
- * Manufacturing Page 4, IOC Page 6, and RAID Configuration
- * Page 0.
- * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
- * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
- * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
- * Added missing MaxNumRoutedSasAddresses field to
- * MPI2_CONFIG_PAGE_EXPANDER_0.
- * Added SAS Port Page 0.
- * Modified structure layout for
- * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
- * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
- * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
- * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
- * to 0x000000FF.
- * Added two new values for the Physical Disk Coercion Size
- * bits in the Flags field of Manufacturing Page 4.
- * Added product-specific Manufacturing pages 16 to 31.
- * Modified Flags bits for controlling write cache on SATA
- * drives in IO Unit Page 1.
- * Added new bit to AdditionalControlFlags of SAS IO Unit
- * Page 1 to control Invalid Topology Correction.
- * Added additional defines for RAID Volume Page 0
- * VolumeStatusFlags field.
- * Modified meaning of RAID Volume Page 0 VolumeSettings
- * define for auto-configure of hot-swap drives.
- * Added SupportedPhysDisks field to RAID Volume Page 1 and
- * added related defines.
- * Added PhysDiskAttributes field (and related defines) to
- * RAID Physical Disk Page 0.
- * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
- * Added three new DiscoveryStatus bits for SAS IO Unit
- * Page 0 and SAS Expander Page 0.
- * Removed multiplexing information from SAS IO Unit pages.
- * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
- * Removed Zone Address Resolved bit from PhyInfo and from
- * Expander Page 0 Flags field.
- * Added two new AccessStatus values to SAS Device Page 0
- * for indicating routing problems. Added 3 reserved words
- * to this page.
- * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
- * Inserted missing reserved field into structure for IOC
- * Page 6.
- * Added more pending task bits to RAID Volume Page 0
- * VolumeStatusFlags defines.
- * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
- * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
- * and SAS Expander Page 0 to flag a downstream initiator
- * when in simplified routing mode.
- * Removed SATA Init Failure defines for DiscoveryStatus
- * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
- * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
- * Added PortGroups, DmaGroup, and ControlGroup fields to
- * SAS Device Page 0.
- * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
- * Unit Page 6.
- * Added expander reduced functionality data to SAS
- * Expander Page 0.
- * Added SAS PHY Page 2 and SAS PHY Page 3.
- * 07-30-09 02.00.12 Added IO Unit Page 7.
- * Added new device ids.
- * Added SAS IO Unit Page 5.
- * Added partial and slumber power management capable flags
- * to SAS Device Page 0 Flags field.
- * Added PhyInfo defines for power condition.
- * Added Ethernet configuration pages.
- * 10-28-09 02.00.13 Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
- * Added SAS PHY Page 4 structure and defines.
- * 02-10-10 02.00.14 Modified the comments for the configuration page
- * structures that contain an array of data. The host
- * should use the "count" field in the page data (e.g. the
- * NumPhys field) to determine the number of valid elements
- * in the array.
- * Added/modified some MPI2_MFGPAGE_DEVID_SAS defines.
- * Added PowerManagementCapabilities to IO Unit Page 7.
- * Added PortWidthModGroup field to
- * MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS.
- * Added MPI2_CONFIG_PAGE_SASIOUNIT_6 and related defines.
- * Added MPI2_CONFIG_PAGE_SASIOUNIT_7 and related defines.
- * Added MPI2_CONFIG_PAGE_SASIOUNIT_8 and related defines.
- * 05-12-10 02.00.15 Added MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT
- * define.
- * Added MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE define.
- * Added MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY define.
- * 08-11-10 02.00.16 Removed IO Unit Page 1 device path (multi-pathing)
- * defines.
- * 11-10-10 02.00.17 Added ReceptacleID field (replacing Reserved1) to
- * MPI2_MANPAGE7_CONNECTOR_INFO and reworked defines for
- * the Pinout field.
- * Added BoardTemperature and BoardTemperatureUnits fields
- * to MPI2_CONFIG_PAGE_IO_UNIT_7.
- * Added MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING define
- * and MPI2_CONFIG_PAGE_EXT_MAN_PS structure.
- * 02-23-11 02.00.18 Added ProxyVF_ID field to MPI2_CONFIG_REQUEST.
- * Added IO Unit Page 8, IO Unit Page 9,
- * and IO Unit Page 10.
- * Added SASNotifyPrimitiveMasks field to
- * MPI2_CONFIG_PAGE_IOC_7.
- * 03-09-11 02.00.19 Fixed IO Unit Page 10 (to match the spec).
- * 05-25-11 02.00.20 Cleaned up a few comments.
- * 08-24-11 02.00.21 Marked the IO Unit Page 7 PowerManagementCapabilities
- * for PCIe link as obsolete.
- * Added SpinupFlags field containing a Disable Spin-up bit
- * to the MPI2_SAS_IOUNIT4_SPINUP_GROUP fields of SAS IO
- * Unit Page 4.
- * 11-18-11 02.00.22 Added define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT.
- * Added UEFIVersion field to BIOS Page 1 and defined new
- * BiosOptions bits.
- * Incorporating additions for MPI v2.5.
- * 11-27-12 02.00.23 Added MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER.
- * Added MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID.
- * 12-20-12 02.00.24 Marked MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION as
- * obsolete for MPI v2.5 and later.
- * Added some defines for 12G SAS speeds.
- * 04-09-13 02.00.25 Added MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK.
- * Fixed MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS to
- * match the specification.
- * 08-19-13 02.00.26 Added reserved words to MPI2_CONFIG_PAGE_IO_UNIT_7 for
- * future use.
- * 12-05-13 02.00.27 Added MPI2_MANPAGE7_FLAG_BASE_ENCLOSURE_LEVEL for
- * MPI2_CONFIG_PAGE_MAN_7.
- * Added EnclosureLevel and ConnectorName fields to
- * MPI2_CONFIG_PAGE_SAS_DEV_0.
- * Added MPI2_SAS_DEVICE0_FLAGS_ENCL_LEVEL_VALID for
- * MPI2_CONFIG_PAGE_SAS_DEV_0.
- * Added EnclosureLevel field to
- * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
- * Added MPI2_SAS_ENCLS0_FLAGS_ENCL_LEVEL_VALID for
- * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
- * 01-08-14 02.00.28 Added more defines for the BiosOptions field of
- * MPI2_CONFIG_PAGE_BIOS_1.
- * 06-13-14 02.00.29 Added SSUTimeout field to MPI2_CONFIG_PAGE_BIOS_1, and
- * more defines for the BiosOptions field.
- * 11-18-14 02.00.30 Updated copyright information.
- * Added MPI2_BIOSPAGE1_OPTIONS_ADVANCED_CONFIG.
- * Added AdapterOrderAux fields to BIOS Page 3.
- * 03-16-15 02.00.31 Updated for MPI v2.6.
- * Added Flags field to IO Unit Page 7.
- * Added new SAS Phy Event codes
- * 05-25-15 02.00.33 Added more defines for the BiosOptions field of
- * MPI2_CONFIG_PAGE_BIOS_1.
- * 08-25-15 02.00.34 Bumped Header Version.
- * 12-18-15 02.00.35 Added SATADeviceWaitTime to SAS IO Unit Page 4.
- * --------------------------------------------------------------------------
- */
- #ifndef MPI2_CNFG_H
- #define MPI2_CNFG_H
- /*****************************************************************************
- * Configuration Page Header and defines
- *****************************************************************************/
- /*Config Page Header */
- typedef struct _MPI2_CONFIG_PAGE_HEADER {
- U8 PageVersion; /*0x00 */
- U8 PageLength; /*0x01 */
- U8 PageNumber; /*0x02 */
- U8 PageType; /*0x03 */
- } MPI2_CONFIG_PAGE_HEADER, *PTR_MPI2_CONFIG_PAGE_HEADER,
- Mpi2ConfigPageHeader_t, *pMpi2ConfigPageHeader_t;
- typedef union _MPI2_CONFIG_PAGE_HEADER_UNION {
- MPI2_CONFIG_PAGE_HEADER Struct;
- U8 Bytes[4];
- U16 Word16[2];
- U32 Word32;
- } MPI2_CONFIG_PAGE_HEADER_UNION, *PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
- Mpi2ConfigPageHeaderUnion, *pMpi2ConfigPageHeaderUnion;
- /*Extended Config Page Header */
- typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER {
- U8 PageVersion; /*0x00 */
- U8 Reserved1; /*0x01 */
- U8 PageNumber; /*0x02 */
- U8 PageType; /*0x03 */
- U16 ExtPageLength; /*0x04 */
- U8 ExtPageType; /*0x06 */
- U8 Reserved2; /*0x07 */
- } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
- *PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
- Mpi2ConfigExtendedPageHeader_t,
- *pMpi2ConfigExtendedPageHeader_t;
- typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION {
- MPI2_CONFIG_PAGE_HEADER Struct;
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
- U8 Bytes[8];
- U16 Word16[4];
- U32 Word32[2];
- } MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
- *PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
- Mpi2ConfigPageExtendedHeaderUnion,
- *pMpi2ConfigPageExtendedHeaderUnion;
- /*PageType field values */
- #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
- #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
- #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
- #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
- #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
- #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
- #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
- #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
- #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
- #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
- #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
- #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
- #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
- /*ExtPageType field values */
- #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
- #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
- #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
- #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
- #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
- #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
- #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
- #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
- #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
- #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET (0x19)
- #define MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING (0x1A)
- /*****************************************************************************
- * PageAddress defines
- *****************************************************************************/
- /*RAID Volume PageAddress format */
- #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
- #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
- #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
- #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
- /*RAID Physical Disk PageAddress format */
- #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
- #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
- #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
- #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
- #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
- #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
- /*SAS Expander PageAddress format */
- #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
- #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
- #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
- #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
- #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
- #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
- #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
- /*SAS Device PageAddress format */
- #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
- #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
- #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
- #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
- /*SAS PHY PageAddress format */
- #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
- #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
- #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
- #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
- #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
- /*SAS Port PageAddress format */
- #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
- #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
- #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
- #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
- /*SAS Enclosure PageAddress format */
- #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
- #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
- #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
- #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
- /*RAID Configuration PageAddress format */
- #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
- #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
- #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
- #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
- #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
- /*Driver Persistent Mapping PageAddress format */
- #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
- #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
- #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
- #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
- #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
- /*Ethernet PageAddress format */
- #define MPI2_ETHERNET_PGAD_FORM_MASK (0xF0000000)
- #define MPI2_ETHERNET_PGAD_FORM_IF_NUM (0x00000000)
- #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK (0x000000FF)
- /****************************************************************************
- * Configuration messages
- ****************************************************************************/
- /*Configuration Request Message */
- typedef struct _MPI2_CONFIG_REQUEST {
- U8 Action; /*0x00 */
- U8 SGLFlags; /*0x01 */
- U8 ChainOffset; /*0x02 */
- U8 Function; /*0x03 */
- U16 ExtPageLength; /*0x04 */
- U8 ExtPageType; /*0x06 */
- U8 MsgFlags; /*0x07 */
- U8 VP_ID; /*0x08 */
- U8 VF_ID; /*0x09 */
- U16 Reserved1; /*0x0A */
- U8 Reserved2; /*0x0C */
- U8 ProxyVF_ID; /*0x0D */
- U16 Reserved4; /*0x0E */
- U32 Reserved3; /*0x10 */
- MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
- U32 PageAddress; /*0x18 */
- MPI2_SGE_IO_UNION PageBufferSGE; /*0x1C */
- } MPI2_CONFIG_REQUEST, *PTR_MPI2_CONFIG_REQUEST,
- Mpi2ConfigRequest_t, *pMpi2ConfigRequest_t;
- /*values for the Action field */
- #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
- #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
- #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
- #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
- #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
- #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
- #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
- #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
- /*use MPI2_SGLFLAGS_ defines from mpi2.h for the SGLFlags field */
- /*Config Reply Message */
- typedef struct _MPI2_CONFIG_REPLY {
- U8 Action; /*0x00 */
- U8 SGLFlags; /*0x01 */
- U8 MsgLength; /*0x02 */
- U8 Function; /*0x03 */
- U16 ExtPageLength; /*0x04 */
- U8 ExtPageType; /*0x06 */
- U8 MsgFlags; /*0x07 */
- U8 VP_ID; /*0x08 */
- U8 VF_ID; /*0x09 */
- U16 Reserved1; /*0x0A */
- U16 Reserved2; /*0x0C */
- U16 IOCStatus; /*0x0E */
- U32 IOCLogInfo; /*0x10 */
- MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
- } MPI2_CONFIG_REPLY, *PTR_MPI2_CONFIG_REPLY,
- Mpi2ConfigReply_t, *pMpi2ConfigReply_t;
- /*****************************************************************************
- *
- * C o n f i g u r a t i o n P a g e s
- *
- *****************************************************************************/
- /****************************************************************************
- * Manufacturing Config pages
- ****************************************************************************/
- #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
- /*MPI v2.0 SAS products */
- #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
- #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
- #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
- #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
- #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
- #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
- #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
- #define MPI2_MFGPAGE_DEVID_SSS6200 (0x007E)
- #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
- #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
- #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
- #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
- #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
- #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
- #define MPI2_MFGPAGE_DEVID_SAS2308_1 (0x0086)
- #define MPI2_MFGPAGE_DEVID_SAS2308_2 (0x0087)
- #define MPI2_MFGPAGE_DEVID_SAS2308_3 (0x006E)
- /*MPI v2.5 SAS products */
- #define MPI25_MFGPAGE_DEVID_SAS3004 (0x0096)
- #define MPI25_MFGPAGE_DEVID_SAS3008 (0x0097)
- #define MPI25_MFGPAGE_DEVID_SAS3108_1 (0x0090)
- #define MPI25_MFGPAGE_DEVID_SAS3108_2 (0x0091)
- #define MPI25_MFGPAGE_DEVID_SAS3108_5 (0x0094)
- #define MPI25_MFGPAGE_DEVID_SAS3108_6 (0x0095)
- /* MPI v2.6 SAS Products */
- #define MPI26_MFGPAGE_DEVID_SAS3216 (0x00C9)
- #define MPI26_MFGPAGE_DEVID_SAS3224 (0x00C4)
- #define MPI26_MFGPAGE_DEVID_SAS3316_1 (0x00C5)
- #define MPI26_MFGPAGE_DEVID_SAS3316_2 (0x00C6)
- #define MPI26_MFGPAGE_DEVID_SAS3316_3 (0x00C7)
- #define MPI26_MFGPAGE_DEVID_SAS3316_4 (0x00C8)
- #define MPI26_MFGPAGE_DEVID_SAS3324_1 (0x00C0)
- #define MPI26_MFGPAGE_DEVID_SAS3324_2 (0x00C1)
- #define MPI26_MFGPAGE_DEVID_SAS3324_3 (0x00C2)
- #define MPI26_MFGPAGE_DEVID_SAS3324_4 (0x00C3)
- /*Manufacturing Page 0 */
- typedef struct _MPI2_CONFIG_PAGE_MAN_0 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U8 ChipName[16]; /*0x04 */
- U8 ChipRevision[8]; /*0x14 */
- U8 BoardName[16]; /*0x1C */
- U8 BoardAssembly[16]; /*0x2C */
- U8 BoardTracerNumber[16]; /*0x3C */
- } MPI2_CONFIG_PAGE_MAN_0,
- *PTR_MPI2_CONFIG_PAGE_MAN_0,
- Mpi2ManufacturingPage0_t,
- *pMpi2ManufacturingPage0_t;
- #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
- /*Manufacturing Page 1 */
- typedef struct _MPI2_CONFIG_PAGE_MAN_1 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U8 VPD[256]; /*0x04 */
- } MPI2_CONFIG_PAGE_MAN_1,
- *PTR_MPI2_CONFIG_PAGE_MAN_1,
- Mpi2ManufacturingPage1_t,
- *pMpi2ManufacturingPage1_t;
- #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
- typedef struct _MPI2_CHIP_REVISION_ID {
- U16 DeviceID; /*0x00 */
- U8 PCIRevisionID; /*0x02 */
- U8 Reserved; /*0x03 */
- } MPI2_CHIP_REVISION_ID, *PTR_MPI2_CHIP_REVISION_ID,
- Mpi2ChipRevisionId_t, *pMpi2ChipRevisionId_t;
- /*Manufacturing Page 2 */
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check Header.PageLength at runtime.
- */
- #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
- #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_MAN_2 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
- U32
- HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/*0x08 */
- } MPI2_CONFIG_PAGE_MAN_2,
- *PTR_MPI2_CONFIG_PAGE_MAN_2,
- Mpi2ManufacturingPage2_t,
- *pMpi2ManufacturingPage2_t;
- #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
- /*Manufacturing Page 3 */
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check Header.PageLength at runtime.
- */
- #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
- #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_MAN_3 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
- U32
- Info[MPI2_MAN_PAGE_3_INFO_WORDS];/*0x08 */
- } MPI2_CONFIG_PAGE_MAN_3,
- *PTR_MPI2_CONFIG_PAGE_MAN_3,
- Mpi2ManufacturingPage3_t,
- *pMpi2ManufacturingPage3_t;
- #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
- /*Manufacturing Page 4 */
- typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS {
- U8 PowerSaveFlags; /*0x00 */
- U8 InternalOperationsSleepTime; /*0x01 */
- U8 InternalOperationsRunTime; /*0x02 */
- U8 HostIdleTime; /*0x03 */
- } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
- *PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
- Mpi2ManPage4PwrSaveSettings_t,
- *pMpi2ManPage4PwrSaveSettings_t;
- /*defines for the PowerSaveFlags field */
- #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
- #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
- #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
- #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
- typedef struct _MPI2_CONFIG_PAGE_MAN_4 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1; /*0x04 */
- U32 Flags; /*0x08 */
- U8 InquirySize; /*0x0C */
- U8 Reserved2; /*0x0D */
- U16 Reserved3; /*0x0E */
- U8 InquiryData[56]; /*0x10 */
- U32 RAID0VolumeSettings; /*0x48 */
- U32 RAID1EVolumeSettings; /*0x4C */
- U32 RAID1VolumeSettings; /*0x50 */
- U32 RAID10VolumeSettings; /*0x54 */
- U32 Reserved4; /*0x58 */
- U32 Reserved5; /*0x5C */
- MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /*0x60 */
- U8 MaxOCEDisks; /*0x64 */
- U8 ResyncRate; /*0x65 */
- U16 DataScrubDuration; /*0x66 */
- U8 MaxHotSpares; /*0x68 */
- U8 MaxPhysDisksPerVol; /*0x69 */
- U8 MaxPhysDisks; /*0x6A */
- U8 MaxVolumes; /*0x6B */
- } MPI2_CONFIG_PAGE_MAN_4,
- *PTR_MPI2_CONFIG_PAGE_MAN_4,
- Mpi2ManufacturingPage4_t,
- *pMpi2ManufacturingPage4_t;
- #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
- /*Manufacturing Page 4 Flags field */
- #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
- #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
- #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
- #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
- #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
- #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
- #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
- #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
- #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
- #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
- #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
- #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
- #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
- #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
- #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
- #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
- #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
- #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
- #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
- #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
- #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
- #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
- /*Manufacturing Page 5 */
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhys at runtime.
- */
- #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
- #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
- #endif
- typedef struct _MPI2_MANUFACTURING5_ENTRY {
- U64 WWID; /*0x00 */
- U64 DeviceName; /*0x08 */
- } MPI2_MANUFACTURING5_ENTRY,
- *PTR_MPI2_MANUFACTURING5_ENTRY,
- Mpi2Manufacturing5Entry_t,
- *pMpi2Manufacturing5Entry_t;
- typedef struct _MPI2_CONFIG_PAGE_MAN_5 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U8 NumPhys; /*0x04 */
- U8 Reserved1; /*0x05 */
- U16 Reserved2; /*0x06 */
- U32 Reserved3; /*0x08 */
- U32 Reserved4; /*0x0C */
- MPI2_MANUFACTURING5_ENTRY
- Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/*0x08 */
- } MPI2_CONFIG_PAGE_MAN_5,
- *PTR_MPI2_CONFIG_PAGE_MAN_5,
- Mpi2ManufacturingPage5_t,
- *pMpi2ManufacturingPage5_t;
- #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
- /*Manufacturing Page 6 */
- typedef struct _MPI2_CONFIG_PAGE_MAN_6 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 ProductSpecificInfo;/*0x04 */
- } MPI2_CONFIG_PAGE_MAN_6,
- *PTR_MPI2_CONFIG_PAGE_MAN_6,
- Mpi2ManufacturingPage6_t,
- *pMpi2ManufacturingPage6_t;
- #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
- /*Manufacturing Page 7 */
- typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO {
- U32 Pinout; /*0x00 */
- U8 Connector[16]; /*0x04 */
- U8 Location; /*0x14 */
- U8 ReceptacleID; /*0x15 */
- U16 Slot; /*0x16 */
- U32 Reserved2; /*0x18 */
- } MPI2_MANPAGE7_CONNECTOR_INFO,
- *PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
- Mpi2ManPage7ConnectorInfo_t,
- *pMpi2ManPage7ConnectorInfo_t;
- /*defines for the Pinout field */
- #define MPI2_MANPAGE7_PINOUT_LANE_MASK (0x0000FF00)
- #define MPI2_MANPAGE7_PINOUT_LANE_SHIFT (8)
- #define MPI2_MANPAGE7_PINOUT_TYPE_MASK (0x000000FF)
- #define MPI2_MANPAGE7_PINOUT_TYPE_UNKNOWN (0x00)
- #define MPI2_MANPAGE7_PINOUT_SATA_SINGLE (0x01)
- #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x02)
- #define MPI2_MANPAGE7_PINOUT_SFF_8486 (0x03)
- #define MPI2_MANPAGE7_PINOUT_SFF_8484 (0x04)
- #define MPI2_MANPAGE7_PINOUT_SFF_8087 (0x05)
- #define MPI2_MANPAGE7_PINOUT_SFF_8643_4I (0x06)
- #define MPI2_MANPAGE7_PINOUT_SFF_8643_8I (0x07)
- #define MPI2_MANPAGE7_PINOUT_SFF_8470 (0x08)
- #define MPI2_MANPAGE7_PINOUT_SFF_8088 (0x09)
- #define MPI2_MANPAGE7_PINOUT_SFF_8644_4X (0x0A)
- #define MPI2_MANPAGE7_PINOUT_SFF_8644_8X (0x0B)
- #define MPI2_MANPAGE7_PINOUT_SFF_8644_16X (0x0C)
- #define MPI2_MANPAGE7_PINOUT_SFF_8436 (0x0D)
- /*defines for the Location field */
- #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
- #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
- #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
- #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
- #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
- #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
- #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhys at runtime.
- */
- #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
- #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_MAN_7 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1; /*0x04 */
- U32 Reserved2; /*0x08 */
- U32 Flags; /*0x0C */
- U8 EnclosureName[16]; /*0x10 */
- U8 NumPhys; /*0x20 */
- U8 Reserved3; /*0x21 */
- U16 Reserved4; /*0x22 */
- MPI2_MANPAGE7_CONNECTOR_INFO
- ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /*0x24 */
- } MPI2_CONFIG_PAGE_MAN_7,
- *PTR_MPI2_CONFIG_PAGE_MAN_7,
- Mpi2ManufacturingPage7_t,
- *pMpi2ManufacturingPage7_t;
- #define MPI2_MANUFACTURING7_PAGEVERSION (0x01)
- /*defines for the Flags field */
- #define MPI2_MANPAGE7_FLAG_BASE_ENCLOSURE_LEVEL (0x00000008)
- #define MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER (0x00000002)
- #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
- /*
- *Generic structure to use for product-specific manufacturing pages
- *(currently Manufacturing Page 8 through Manufacturing Page 31).
- */
- typedef struct _MPI2_CONFIG_PAGE_MAN_PS {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 ProductSpecificInfo;/*0x04 */
- } MPI2_CONFIG_PAGE_MAN_PS,
- *PTR_MPI2_CONFIG_PAGE_MAN_PS,
- Mpi2ManufacturingPagePS_t,
- *pMpi2ManufacturingPagePS_t;
- #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
- #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
- /****************************************************************************
- * IO Unit Config Pages
- ****************************************************************************/
- /*IO Unit Page 0 */
- typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U64 UniqueValue; /*0x04 */
- MPI2_VERSION_UNION NvdataVersionDefault; /*0x08 */
- MPI2_VERSION_UNION NvdataVersionPersistent; /*0x0A */
- } MPI2_CONFIG_PAGE_IO_UNIT_0,
- *PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
- Mpi2IOUnitPage0_t, *pMpi2IOUnitPage0_t;
- #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
- /*IO Unit Page 1 */
- typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 Flags; /*0x04 */
- } MPI2_CONFIG_PAGE_IO_UNIT_1,
- *PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
- Mpi2IOUnitPage1_t, *pMpi2IOUnitPage1_t;
- #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
- /*IO Unit Page 1 Flags defines */
- #define MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK (0x00004000)
- #define MPI25_IOUNITPAGE1_NEW_DEVICE_FAST_PATH_DISABLE (0x00002000)
- #define MPI25_IOUNITPAGE1_DISABLE_FAST_PATH (0x00001000)
- #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY (0x00000800)
- #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
- #define MPI2_IOUNITPAGE1_SATA_WRITE_CACHE_SHIFT (9)
- #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
- #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
- #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
- #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
- #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
- #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
- #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
- /*IO Unit Page 3 */
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for GPIOCount at runtime.
- */
- #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
- #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U8 GPIOCount; /*0x04 */
- U8 Reserved1; /*0x05 */
- U16 Reserved2; /*0x06 */
- U16
- GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/*0x08 */
- } MPI2_CONFIG_PAGE_IO_UNIT_3,
- *PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
- Mpi2IOUnitPage3_t, *pMpi2IOUnitPage3_t;
- #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
- /*defines for IO Unit Page 3 GPIOVal field */
- #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
- #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
- #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
- #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
- /*IO Unit Page 5 */
- /*
- *Upper layer code (drivers, utilities, etc.) should leave this define set to
- *one and check the value returned for NumDmaEngines at runtime.
- */
- #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
- #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U64
- RaidAcceleratorBufferBaseAddress; /*0x04 */
- U64
- RaidAcceleratorBufferSize; /*0x0C */
- U64
- RaidAcceleratorControlBaseAddress; /*0x14 */
- U8 RAControlSize; /*0x1C */
- U8 NumDmaEngines; /*0x1D */
- U8 RAMinControlSize; /*0x1E */
- U8 RAMaxControlSize; /*0x1F */
- U32 Reserved1; /*0x20 */
- U32 Reserved2; /*0x24 */
- U32 Reserved3; /*0x28 */
- U32
- DmaEngineCapabilities[MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /*0x2C */
- } MPI2_CONFIG_PAGE_IO_UNIT_5,
- *PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
- Mpi2IOUnitPage5_t, *pMpi2IOUnitPage5_t;
- #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
- /*defines for IO Unit Page 5 DmaEngineCapabilities field */
- #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFFFF0000)
- #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
- #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
- #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
- #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
- #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
- /*IO Unit Page 6 */
- typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U16 Flags; /*0x04 */
- U8 RAHostControlSize; /*0x06 */
- U8 Reserved0; /*0x07 */
- U64
- RaidAcceleratorHostControlBaseAddress; /*0x08 */
- U32 Reserved1; /*0x10 */
- U32 Reserved2; /*0x14 */
- U32 Reserved3; /*0x18 */
- } MPI2_CONFIG_PAGE_IO_UNIT_6,
- *PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
- Mpi2IOUnitPage6_t, *pMpi2IOUnitPage6_t;
- #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
- /*defines for IO Unit Page 6 Flags field */
- #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
- /*IO Unit Page 7 */
- typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U8 CurrentPowerMode; /*0x04 */
- U8 PreviousPowerMode; /*0x05 */
- U8 PCIeWidth; /*0x06 */
- U8 PCIeSpeed; /*0x07 */
- U32 ProcessorState; /*0x08 */
- U32
- PowerManagementCapabilities; /*0x0C */
- U16 IOCTemperature; /*0x10 */
- U8
- IOCTemperatureUnits; /*0x12 */
- U8 IOCSpeed; /*0x13 */
- U16 BoardTemperature; /*0x14 */
- U8
- BoardTemperatureUnits; /*0x16 */
- U8 Reserved3; /*0x17 */
- U32 BoardPowerRequirement; /*0x18 */
- U32 PCISlotPowerAllocation; /*0x1C */
- /* reserved prior to MPI v2.6 */
- U8 Flags; /* 0x20 */
- U8 Reserved6; /* 0x21 */
- U16 Reserved7; /* 0x22 */
- U32 Reserved8; /* 0x24 */
- } MPI2_CONFIG_PAGE_IO_UNIT_7,
- *PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
- Mpi2IOUnitPage7_t, *pMpi2IOUnitPage7_t;
- #define MPI2_IOUNITPAGE7_PAGEVERSION (0x05)
- /*defines for IO Unit Page 7 CurrentPowerMode and PreviousPowerMode fields */
- #define MPI25_IOUNITPAGE7_PM_INIT_MASK (0xC0)
- #define MPI25_IOUNITPAGE7_PM_INIT_UNAVAILABLE (0x00)
- #define MPI25_IOUNITPAGE7_PM_INIT_HOST (0x40)
- #define MPI25_IOUNITPAGE7_PM_INIT_IO_UNIT (0x80)
- #define MPI25_IOUNITPAGE7_PM_INIT_PCIE_DPA (0xC0)
- #define MPI25_IOUNITPAGE7_PM_MODE_MASK (0x07)
- #define MPI25_IOUNITPAGE7_PM_MODE_UNAVAILABLE (0x00)
- #define MPI25_IOUNITPAGE7_PM_MODE_UNKNOWN (0x01)
- #define MPI25_IOUNITPAGE7_PM_MODE_FULL_POWER (0x04)
- #define MPI25_IOUNITPAGE7_PM_MODE_REDUCED_POWER (0x05)
- #define MPI25_IOUNITPAGE7_PM_MODE_STANDBY (0x06)
- /*defines for IO Unit Page 7 PCIeWidth field */
- #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1 (0x01)
- #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2 (0x02)
- #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4 (0x04)
- #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8 (0x08)
- /*defines for IO Unit Page 7 PCIeSpeed field */
- #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS (0x00)
- #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS (0x01)
- #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS (0x02)
- /*defines for IO Unit Page 7 ProcessorState field */
- #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND (0x0000000F)
- #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND (0)
- #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT (0x00)
- #define MPI2_IOUNITPAGE7_PSTATE_DISABLED (0x01)
- #define MPI2_IOUNITPAGE7_PSTATE_ENABLED (0x02)
- /*defines for IO Unit Page 7 PowerManagementCapabilities field */
- #define MPI25_IOUNITPAGE7_PMCAP_DPA_FULL_PWR_MODE (0x00400000)
- #define MPI25_IOUNITPAGE7_PMCAP_DPA_REDUCED_PWR_MODE (0x00200000)
- #define MPI25_IOUNITPAGE7_PMCAP_DPA_STANDBY_MODE (0x00100000)
- #define MPI25_IOUNITPAGE7_PMCAP_HOST_FULL_PWR_MODE (0x00040000)
- #define MPI25_IOUNITPAGE7_PMCAP_HOST_REDUCED_PWR_MODE (0x00020000)
- #define MPI25_IOUNITPAGE7_PMCAP_HOST_STANDBY_MODE (0x00010000)
- #define MPI25_IOUNITPAGE7_PMCAP_IO_FULL_PWR_MODE (0x00004000)
- #define MPI25_IOUNITPAGE7_PMCAP_IO_REDUCED_PWR_MODE (0x00002000)
- #define MPI25_IOUNITPAGE7_PMCAP_IO_STANDBY_MODE (0x00001000)
- #define MPI2_IOUNITPAGE7_PMCAP_HOST_12_5_PCT_IOCSPEED (0x00000400)
- #define MPI2_IOUNITPAGE7_PMCAP_HOST_25_0_PCT_IOCSPEED (0x00000200)
- #define MPI2_IOUNITPAGE7_PMCAP_HOST_50_0_PCT_IOCSPEED (0x00000100)
- #define MPI25_IOUNITPAGE7_PMCAP_IO_12_5_PCT_IOCSPEED (0x00000040)
- #define MPI25_IOUNITPAGE7_PMCAP_IO_25_0_PCT_IOCSPEED (0x00000020)
- #define MPI25_IOUNITPAGE7_PMCAP_IO_50_0_PCT_IOCSPEED (0x00000010)
- #define MPI2_IOUNITPAGE7_PMCAP_HOST_WIDTH_CHANGE_PCIE (0x00000008)
- #define MPI2_IOUNITPAGE7_PMCAP_HOST_SPEED_CHANGE_PCIE (0x00000004)
- #define MPI25_IOUNITPAGE7_PMCAP_IO_WIDTH_CHANGE_PCIE (0x00000002)
- #define MPI25_IOUNITPAGE7_PMCAP_IO_SPEED_CHANGE_PCIE (0x00000001)
- /*obsolete names for the PowerManagementCapabilities bits (above) */
- #define MPI2_IOUNITPAGE7_PMCAP_12_5_PCT_IOCSPEED (0x00000400)
- #define MPI2_IOUNITPAGE7_PMCAP_25_0_PCT_IOCSPEED (0x00000200)
- #define MPI2_IOUNITPAGE7_PMCAP_50_0_PCT_IOCSPEED (0x00000100)
- #define MPI2_IOUNITPAGE7_PMCAP_PCIE_WIDTH_CHANGE (0x00000008) /*obsolete */
- #define MPI2_IOUNITPAGE7_PMCAP_PCIE_SPEED_CHANGE (0x00000004) /*obsolete */
- /*defines for IO Unit Page 7 IOCTemperatureUnits field */
- #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT (0x00)
- #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT (0x01)
- #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS (0x02)
- /*defines for IO Unit Page 7 IOCSpeed field */
- #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL (0x01)
- #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF (0x02)
- #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER (0x04)
- #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH (0x08)
- /*defines for IO Unit Page 7 BoardTemperatureUnits field */
- #define MPI2_IOUNITPAGE7_BOARD_TEMP_NOT_PRESENT (0x00)
- #define MPI2_IOUNITPAGE7_BOARD_TEMP_FAHRENHEIT (0x01)
- #define MPI2_IOUNITPAGE7_BOARD_TEMP_CELSIUS (0x02)
- /* defines for IO Unit Page 7 Flags field */
- #define MPI2_IOUNITPAGE7_FLAG_CABLE_POWER_EXC (0x01)
- /*IO Unit Page 8 */
- #define MPI2_IOUNIT8_NUM_THRESHOLDS (4)
- typedef struct _MPI2_IOUNIT8_SENSOR {
- U16 Flags; /*0x00 */
- U16 Reserved1; /*0x02 */
- U16
- Threshold[MPI2_IOUNIT8_NUM_THRESHOLDS]; /*0x04 */
- U32 Reserved2; /*0x0C */
- U32 Reserved3; /*0x10 */
- U32 Reserved4; /*0x14 */
- } MPI2_IOUNIT8_SENSOR, *PTR_MPI2_IOUNIT8_SENSOR,
- Mpi2IOUnit8Sensor_t, *pMpi2IOUnit8Sensor_t;
- /*defines for IO Unit Page 8 Sensor Flags field */
- #define MPI2_IOUNIT8_SENSOR_FLAGS_T3_ENABLE (0x0008)
- #define MPI2_IOUNIT8_SENSOR_FLAGS_T2_ENABLE (0x0004)
- #define MPI2_IOUNIT8_SENSOR_FLAGS_T1_ENABLE (0x0002)
- #define MPI2_IOUNIT8_SENSOR_FLAGS_T0_ENABLE (0x0001)
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumSensors at runtime.
- */
- #ifndef MPI2_IOUNITPAGE8_SENSOR_ENTRIES
- #define MPI2_IOUNITPAGE8_SENSOR_ENTRIES (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_8 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1; /*0x04 */
- U32 Reserved2; /*0x08 */
- U8 NumSensors; /*0x0C */
- U8 PollingInterval; /*0x0D */
- U16 Reserved3; /*0x0E */
- MPI2_IOUNIT8_SENSOR
- Sensor[MPI2_IOUNITPAGE8_SENSOR_ENTRIES];/*0x10 */
- } MPI2_CONFIG_PAGE_IO_UNIT_8,
- *PTR_MPI2_CONFIG_PAGE_IO_UNIT_8,
- Mpi2IOUnitPage8_t, *pMpi2IOUnitPage8_t;
- #define MPI2_IOUNITPAGE8_PAGEVERSION (0x00)
- /*IO Unit Page 9 */
- typedef struct _MPI2_IOUNIT9_SENSOR {
- U16 CurrentTemperature; /*0x00 */
- U16 Reserved1; /*0x02 */
- U8 Flags; /*0x04 */
- U8 Reserved2; /*0x05 */
- U16 Reserved3; /*0x06 */
- U32 Reserved4; /*0x08 */
- U32 Reserved5; /*0x0C */
- } MPI2_IOUNIT9_SENSOR, *PTR_MPI2_IOUNIT9_SENSOR,
- Mpi2IOUnit9Sensor_t, *pMpi2IOUnit9Sensor_t;
- /*defines for IO Unit Page 9 Sensor Flags field */
- #define MPI2_IOUNIT9_SENSOR_FLAGS_TEMP_VALID (0x01)
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumSensors at runtime.
- */
- #ifndef MPI2_IOUNITPAGE9_SENSOR_ENTRIES
- #define MPI2_IOUNITPAGE9_SENSOR_ENTRIES (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_9 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1; /*0x04 */
- U32 Reserved2; /*0x08 */
- U8 NumSensors; /*0x0C */
- U8 Reserved4; /*0x0D */
- U16 Reserved3; /*0x0E */
- MPI2_IOUNIT9_SENSOR
- Sensor[MPI2_IOUNITPAGE9_SENSOR_ENTRIES];/*0x10 */
- } MPI2_CONFIG_PAGE_IO_UNIT_9,
- *PTR_MPI2_CONFIG_PAGE_IO_UNIT_9,
- Mpi2IOUnitPage9_t, *pMpi2IOUnitPage9_t;
- #define MPI2_IOUNITPAGE9_PAGEVERSION (0x00)
- /*IO Unit Page 10 */
- typedef struct _MPI2_IOUNIT10_FUNCTION {
- U8 CreditPercent; /*0x00 */
- U8 Reserved1; /*0x01 */
- U16 Reserved2; /*0x02 */
- } MPI2_IOUNIT10_FUNCTION,
- *PTR_MPI2_IOUNIT10_FUNCTION,
- Mpi2IOUnit10Function_t,
- *pMpi2IOUnit10Function_t;
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumFunctions at runtime.
- */
- #ifndef MPI2_IOUNITPAGE10_FUNCTION_ENTRIES
- #define MPI2_IOUNITPAGE10_FUNCTION_ENTRIES (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_10 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U8 NumFunctions; /*0x04 */
- U8 Reserved1; /*0x05 */
- U16 Reserved2; /*0x06 */
- U32 Reserved3; /*0x08 */
- U32 Reserved4; /*0x0C */
- MPI2_IOUNIT10_FUNCTION
- Function[MPI2_IOUNITPAGE10_FUNCTION_ENTRIES];/*0x10 */
- } MPI2_CONFIG_PAGE_IO_UNIT_10,
- *PTR_MPI2_CONFIG_PAGE_IO_UNIT_10,
- Mpi2IOUnitPage10_t, *pMpi2IOUnitPage10_t;
- #define MPI2_IOUNITPAGE10_PAGEVERSION (0x01)
- /* IO Unit Page 11 (for MPI v2.6 and later) */
- typedef struct _MPI26_IOUNIT11_SPINUP_GROUP {
- U8 MaxTargetSpinup; /* 0x00 */
- U8 SpinupDelay; /* 0x01 */
- U8 SpinupFlags; /* 0x02 */
- U8 Reserved1; /* 0x03 */
- } MPI26_IOUNIT11_SPINUP_GROUP,
- *PTR_MPI26_IOUNIT11_SPINUP_GROUP,
- Mpi26IOUnit11SpinupGroup_t,
- *pMpi26IOUnit11SpinupGroup_t;
- /* defines for IO Unit Page 11 SpinupFlags */
- #define MPI26_IOUNITPAGE11_SPINUP_DISABLE_FLAG (0x01)
- /*
- * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- * four and check the value returned for NumPhys at runtime.
- */
- #ifndef MPI26_IOUNITPAGE11_PHY_MAX
- #define MPI26_IOUNITPAGE11_PHY_MAX (4)
- #endif
- typedef struct _MPI26_CONFIG_PAGE_IO_UNIT_11 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1; /*0x04 */
- MPI26_IOUNIT11_SPINUP_GROUP SpinupGroupParameters[4]; /*0x08 */
- U32 Reserved2; /*0x18 */
- U32 Reserved3; /*0x1C */
- U32 Reserved4; /*0x20 */
- U8 BootDeviceWaitTime; /*0x24 */
- U8 Reserved5; /*0x25 */
- U16 Reserved6; /*0x26 */
- U8 NumPhys; /*0x28 */
- U8 PEInitialSpinupDelay; /*0x29 */
- U8 PEReplyDelay; /*0x2A */
- U8 Flags; /*0x2B */
- U8 PHY[MPI26_IOUNITPAGE11_PHY_MAX];/*0x2C */
- } MPI26_CONFIG_PAGE_IO_UNIT_11,
- *PTR_MPI26_CONFIG_PAGE_IO_UNIT_11,
- Mpi26IOUnitPage11_t,
- *pMpi26IOUnitPage11_t;
- #define MPI26_IOUNITPAGE11_PAGEVERSION (0x00)
- /* defines for Flags field */
- #define MPI26_IOUNITPAGE11_FLAGS_AUTO_PORTENABLE (0x01)
- /* defines for PHY field */
- #define MPI26_IOUNITPAGE11_PHY_SPINUP_GROUP_MASK (0x03)
- /****************************************************************************
- * IOC Config Pages
- ****************************************************************************/
- /*IOC Page 0 */
- typedef struct _MPI2_CONFIG_PAGE_IOC_0 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1; /*0x04 */
- U32 Reserved2; /*0x08 */
- U16 VendorID; /*0x0C */
- U16 DeviceID; /*0x0E */
- U8 RevisionID; /*0x10 */
- U8 Reserved3; /*0x11 */
- U16 Reserved4; /*0x12 */
- U32 ClassCode; /*0x14 */
- U16 SubsystemVendorID; /*0x18 */
- U16 SubsystemID; /*0x1A */
- } MPI2_CONFIG_PAGE_IOC_0,
- *PTR_MPI2_CONFIG_PAGE_IOC_0,
- Mpi2IOCPage0_t, *pMpi2IOCPage0_t;
- #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
- /*IOC Page 1 */
- typedef struct _MPI2_CONFIG_PAGE_IOC_1 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 Flags; /*0x04 */
- U32 CoalescingTimeout; /*0x08 */
- U8 CoalescingDepth; /*0x0C */
- U8 PCISlotNum; /*0x0D */
- U8 PCIBusNum; /*0x0E */
- U8 PCIDomainSegment; /*0x0F */
- U32 Reserved1; /*0x10 */
- U32 Reserved2; /*0x14 */
- } MPI2_CONFIG_PAGE_IOC_1,
- *PTR_MPI2_CONFIG_PAGE_IOC_1,
- Mpi2IOCPage1_t, *pMpi2IOCPage1_t;
- #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
- /*defines for IOC Page 1 Flags field */
- #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
- #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
- #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
- #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
- /*IOC Page 6 */
- typedef struct _MPI2_CONFIG_PAGE_IOC_6 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32
- CapabilitiesFlags; /*0x04 */
- U8 MaxDrivesRAID0; /*0x08 */
- U8 MaxDrivesRAID1; /*0x09 */
- U8
- MaxDrivesRAID1E; /*0x0A */
- U8
- MaxDrivesRAID10; /*0x0B */
- U8 MinDrivesRAID0; /*0x0C */
- U8 MinDrivesRAID1; /*0x0D */
- U8
- MinDrivesRAID1E; /*0x0E */
- U8
- MinDrivesRAID10; /*0x0F */
- U32 Reserved1; /*0x10 */
- U8
- MaxGlobalHotSpares; /*0x14 */
- U8 MaxPhysDisks; /*0x15 */
- U8 MaxVolumes; /*0x16 */
- U8 MaxConfigs; /*0x17 */
- U8 MaxOCEDisks; /*0x18 */
- U8 Reserved2; /*0x19 */
- U16 Reserved3; /*0x1A */
- U32
- SupportedStripeSizeMapRAID0; /*0x1C */
- U32
- SupportedStripeSizeMapRAID1E; /*0x20 */
- U32
- SupportedStripeSizeMapRAID10; /*0x24 */
- U32 Reserved4; /*0x28 */
- U32 Reserved5; /*0x2C */
- U16
- DefaultMetadataSize; /*0x30 */
- U16 Reserved6; /*0x32 */
- U16
- MaxBadBlockTableEntries; /*0x34 */
- U16 Reserved7; /*0x36 */
- U32
- IRNvsramVersion; /*0x38 */
- } MPI2_CONFIG_PAGE_IOC_6,
- *PTR_MPI2_CONFIG_PAGE_IOC_6,
- Mpi2IOCPage6_t, *pMpi2IOCPage6_t;
- #define MPI2_IOCPAGE6_PAGEVERSION (0x05)
- /*defines for IOC Page 6 CapabilitiesFlags */
- #define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT (0x00000020)
- #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
- #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
- #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
- #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
- #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
- /*IOC Page 7 */
- #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
- typedef struct _MPI2_CONFIG_PAGE_IOC_7 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1; /*0x04 */
- U32
- EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/*0x08 */
- U16 SASBroadcastPrimitiveMasks; /*0x18 */
- U16 SASNotifyPrimitiveMasks; /*0x1A */
- U32 Reserved3; /*0x1C */
- } MPI2_CONFIG_PAGE_IOC_7,
- *PTR_MPI2_CONFIG_PAGE_IOC_7,
- Mpi2IOCPage7_t, *pMpi2IOCPage7_t;
- #define MPI2_IOCPAGE7_PAGEVERSION (0x02)
- /*IOC Page 8 */
- typedef struct _MPI2_CONFIG_PAGE_IOC_8 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U8 NumDevsPerEnclosure; /*0x04 */
- U8 Reserved1; /*0x05 */
- U16 Reserved2; /*0x06 */
- U16 MaxPersistentEntries; /*0x08 */
- U16 MaxNumPhysicalMappedIDs; /*0x0A */
- U16 Flags; /*0x0C */
- U16 Reserved3; /*0x0E */
- U16 IRVolumeMappingFlags; /*0x10 */
- U16 Reserved4; /*0x12 */
- U32 Reserved5; /*0x14 */
- } MPI2_CONFIG_PAGE_IOC_8,
- *PTR_MPI2_CONFIG_PAGE_IOC_8,
- Mpi2IOCPage8_t, *pMpi2IOCPage8_t;
- #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
- /*defines for IOC Page 8 Flags field */
- #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
- #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
- #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
- #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
- #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
- #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
- #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
- /*defines for IOC Page 8 IRVolumeMappingFlags */
- #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
- #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
- #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
- /****************************************************************************
- * BIOS Config Pages
- ****************************************************************************/
- /*BIOS Page 1 */
- typedef struct _MPI2_CONFIG_PAGE_BIOS_1 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 BiosOptions; /*0x04 */
- U32 IOCSettings; /*0x08 */
- U8 SSUTimeout; /*0x0C */
- U8 Reserved1; /*0x0D */
- U16 Reserved2; /*0x0E */
- U32 DeviceSettings; /*0x10 */
- U16 NumberOfDevices; /*0x14 */
- U16 UEFIVersion; /*0x16 */
- U16 IOTimeoutBlockDevicesNonRM; /*0x18 */
- U16 IOTimeoutSequential; /*0x1A */
- U16 IOTimeoutOther; /*0x1C */
- U16 IOTimeoutBlockDevicesRM; /*0x1E */
- } MPI2_CONFIG_PAGE_BIOS_1,
- *PTR_MPI2_CONFIG_PAGE_BIOS_1,
- Mpi2BiosPage1_t, *pMpi2BiosPage1_t;
- #define MPI2_BIOSPAGE1_PAGEVERSION (0x07)
- /*values for BIOS Page 1 BiosOptions field */
- #define MPI2_BIOSPAGE1_OPTIONS_BOOT_LIST_ADD_ALT_BOOT_DEVICE (0x00008000)
- #define MPI2_BIOSPAGE1_OPTIONS_ADVANCED_CONFIG (0x00004000)
- #define MPI2_BIOSPAGE1_OPTIONS_PNS_MASK (0x00003800)
- #define MPI2_BIOSPAGE1_OPTIONS_PNS_MASK (0x00003800)
- #define MPI2_BIOSPAGE1_OPTIONS_PNS_PBDHL (0x00000000)
- #define MPI2_BIOSPAGE1_OPTIONS_PNS_ENCSLOSURE (0x00000800)
- #define MPI2_BIOSPAGE1_OPTIONS_PNS_LWWID (0x00001000)
- #define MPI2_BIOSPAGE1_OPTIONS_PNS_PSENS (0x00001800)
- #define MPI2_BIOSPAGE1_OPTIONS_PNS_ESPHY (0x00002000)
- #define MPI2_BIOSPAGE1_OPTIONS_X86_DISABLE_BIOS (0x00000400)
- #define MPI2_BIOSPAGE1_OPTIONS_MASK_REGISTRATION_UEFI_BSD (0x00000300)
- #define MPI2_BIOSPAGE1_OPTIONS_USE_BIT0_REGISTRATION_UEFI_BSD (0x00000000)
- #define MPI2_BIOSPAGE1_OPTIONS_FULL_REGISTRATION_UEFI_BSD (0x00000100)
- #define MPI2_BIOSPAGE1_OPTIONS_ADAPTER_REGISTRATION_UEFI_BSD (0x00000200)
- #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_REGISTRATION_UEFI_BSD (0x00000300)
- #define MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID (0x000000F0)
- #define MPI2_BIOSPAGE1_OPTIONS_LSI_OEM_ID (0x00000000)
- #define MPI2_BIOSPAGE1_OPTIONS_MASK_UEFI_HII_REGISTRATION (0x00000006)
- #define MPI2_BIOSPAGE1_OPTIONS_ENABLE_UEFI_HII (0x00000000)
- #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_UEFI_HII (0x00000002)
- #define MPI2_BIOSPAGE1_OPTIONS_VERSION_CHECK_UEFI_HII (0x00000004)
- #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
- /*values for BIOS Page 1 IOCSettings field */
- #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
- #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
- #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
- #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
- #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
- #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
- #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
- #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
- #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
- #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
- #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
- #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
- #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
- /*values for BIOS Page 1 DeviceSettings field */
- #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
- #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
- #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
- #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
- #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
- /*defines for BIOS Page 1 UEFIVersion field */
- #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_MASK (0xFF00)
- #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_SHIFT (8)
- #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_MASK (0x00FF)
- #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_SHIFT (0)
- /*BIOS Page 2 */
- typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER {
- U32 Reserved1; /*0x00 */
- U32 Reserved2; /*0x04 */
- U32 Reserved3; /*0x08 */
- U32 Reserved4; /*0x0C */
- U32 Reserved5; /*0x10 */
- U32 Reserved6; /*0x14 */
- } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
- *PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
- Mpi2BootDeviceAdapterOrder_t,
- *pMpi2BootDeviceAdapterOrder_t;
- typedef struct _MPI2_BOOT_DEVICE_SAS_WWID {
- U64 SASAddress; /*0x00 */
- U8 LUN[8]; /*0x08 */
- U32 Reserved1; /*0x10 */
- U32 Reserved2; /*0x14 */
- } MPI2_BOOT_DEVICE_SAS_WWID,
- *PTR_MPI2_BOOT_DEVICE_SAS_WWID,
- Mpi2BootDeviceSasWwid_t,
- *pMpi2BootDeviceSasWwid_t;
- typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT {
- U64 EnclosureLogicalID; /*0x00 */
- U32 Reserved1; /*0x08 */
- U32 Reserved2; /*0x0C */
- U16 SlotNumber; /*0x10 */
- U16 Reserved3; /*0x12 */
- U32 Reserved4; /*0x14 */
- } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
- *PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
- Mpi2BootDeviceEnclosureSlot_t,
- *pMpi2BootDeviceEnclosureSlot_t;
- typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME {
- U64 DeviceName; /*0x00 */
- U8 LUN[8]; /*0x08 */
- U32 Reserved1; /*0x10 */
- U32 Reserved2; /*0x14 */
- } MPI2_BOOT_DEVICE_DEVICE_NAME,
- *PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
- Mpi2BootDeviceDeviceName_t,
- *pMpi2BootDeviceDeviceName_t;
- typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE {
- MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
- MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
- MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
- MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
- } MPI2_BIOSPAGE2_BOOT_DEVICE,
- *PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
- Mpi2BiosPage2BootDevice_t,
- *pMpi2BiosPage2BootDevice_t;
- typedef struct _MPI2_CONFIG_PAGE_BIOS_2 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1; /*0x04 */
- U32 Reserved2; /*0x08 */
- U32 Reserved3; /*0x0C */
- U32 Reserved4; /*0x10 */
- U32 Reserved5; /*0x14 */
- U32 Reserved6; /*0x18 */
- U8 ReqBootDeviceForm; /*0x1C */
- U8 Reserved7; /*0x1D */
- U16 Reserved8; /*0x1E */
- MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /*0x20 */
- U8 ReqAltBootDeviceForm; /*0x38 */
- U8 Reserved9; /*0x39 */
- U16 Reserved10; /*0x3A */
- MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /*0x3C */
- U8 CurrentBootDeviceForm; /*0x58 */
- U8 Reserved11; /*0x59 */
- U16 Reserved12; /*0x5A */
- MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /*0x58 */
- } MPI2_CONFIG_PAGE_BIOS_2, *PTR_MPI2_CONFIG_PAGE_BIOS_2,
- Mpi2BiosPage2_t, *pMpi2BiosPage2_t;
- #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
- /*values for BIOS Page 2 BootDeviceForm fields */
- #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
- #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
- #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
- #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
- #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
- /*BIOS Page 3 */
- #define MPI2_BIOSPAGE3_NUM_ADAPTER (4)
- typedef struct _MPI2_ADAPTER_INFO {
- U8 PciBusNumber; /*0x00 */
- U8 PciDeviceAndFunctionNumber; /*0x01 */
- U16 AdapterFlags; /*0x02 */
- } MPI2_ADAPTER_INFO, *PTR_MPI2_ADAPTER_INFO,
- Mpi2AdapterInfo_t, *pMpi2AdapterInfo_t;
- #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
- #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
- typedef struct _MPI2_ADAPTER_ORDER_AUX {
- U64 WWID; /* 0x00 */
- U32 Reserved1; /* 0x08 */
- U32 Reserved2; /* 0x0C */
- } MPI2_ADAPTER_ORDER_AUX, *PTR_MPI2_ADAPTER_ORDER_AUX,
- Mpi2AdapterOrderAux_t, *pMpi2AdapterOrderAux_t;
- typedef struct _MPI2_CONFIG_PAGE_BIOS_3 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U32 GlobalFlags; /*0x04 */
- U32 BiosVersion; /*0x08 */
- MPI2_ADAPTER_INFO AdapterOrder[MPI2_BIOSPAGE3_NUM_ADAPTER];
- U32 Reserved1; /*0x1C */
- MPI2_ADAPTER_ORDER_AUX AdapterOrderAux[MPI2_BIOSPAGE3_NUM_ADAPTER];
- } MPI2_CONFIG_PAGE_BIOS_3,
- *PTR_MPI2_CONFIG_PAGE_BIOS_3,
- Mpi2BiosPage3_t, *pMpi2BiosPage3_t;
- #define MPI2_BIOSPAGE3_PAGEVERSION (0x01)
- /*values for BIOS Page 3 GlobalFlags */
- #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
- #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
- #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
- #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
- #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
- #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
- #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
- /*BIOS Page 4 */
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhys at runtime.
- */
- #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
- #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
- #endif
- typedef struct _MPI2_BIOS4_ENTRY {
- U64 ReassignmentWWID; /*0x00 */
- U64 ReassignmentDeviceName; /*0x08 */
- } MPI2_BIOS4_ENTRY, *PTR_MPI2_BIOS4_ENTRY,
- Mpi2MBios4Entry_t, *pMpi2Bios4Entry_t;
- typedef struct _MPI2_CONFIG_PAGE_BIOS_4 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U8 NumPhys; /*0x04 */
- U8 Reserved1; /*0x05 */
- U16 Reserved2; /*0x06 */
- MPI2_BIOS4_ENTRY
- Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /*0x08 */
- } MPI2_CONFIG_PAGE_BIOS_4, *PTR_MPI2_CONFIG_PAGE_BIOS_4,
- Mpi2BiosPage4_t, *pMpi2BiosPage4_t;
- #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
- /****************************************************************************
- * RAID Volume Config Pages
- ****************************************************************************/
- /*RAID Volume Page 0 */
- typedef struct _MPI2_RAIDVOL0_PHYS_DISK {
- U8 RAIDSetNum; /*0x00 */
- U8 PhysDiskMap; /*0x01 */
- U8 PhysDiskNum; /*0x02 */
- U8 Reserved; /*0x03 */
- } MPI2_RAIDVOL0_PHYS_DISK, *PTR_MPI2_RAIDVOL0_PHYS_DISK,
- Mpi2RaidVol0PhysDisk_t, *pMpi2RaidVol0PhysDisk_t;
- /*defines for the PhysDiskMap field */
- #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
- #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
- typedef struct _MPI2_RAIDVOL0_SETTINGS {
- U16 Settings; /*0x00 */
- U8 HotSparePool; /*0x01 */
- U8 Reserved; /*0x02 */
- } MPI2_RAIDVOL0_SETTINGS, *PTR_MPI2_RAIDVOL0_SETTINGS,
- Mpi2RaidVol0Settings_t,
- *pMpi2RaidVol0Settings_t;
- /*RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
- #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
- #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
- #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
- #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
- #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
- #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
- #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
- #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
- /*RAID Volume Page 0 VolumeSettings defines */
- #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
- #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
- #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
- #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
- #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
- #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhysDisks at runtime.
- */
- #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
- #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U16 DevHandle; /*0x04 */
- U8 VolumeState; /*0x06 */
- U8 VolumeType; /*0x07 */
- U32 VolumeStatusFlags; /*0x08 */
- MPI2_RAIDVOL0_SETTINGS VolumeSettings; /*0x0C */
- U64 MaxLBA; /*0x10 */
- U32 StripeSize; /*0x18 */
- U16 BlockSize; /*0x1C */
- U16 Reserved1; /*0x1E */
- U8 SupportedPhysDisks;/*0x20 */
- U8 ResyncRate; /*0x21 */
- U16 DataScrubDuration; /*0x22 */
- U8 NumPhysDisks; /*0x24 */
- U8 Reserved2; /*0x25 */
- U8 Reserved3; /*0x26 */
- U8 InactiveStatus; /*0x27 */
- MPI2_RAIDVOL0_PHYS_DISK
- PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /*0x28 */
- } MPI2_CONFIG_PAGE_RAID_VOL_0,
- *PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
- Mpi2RaidVolPage0_t, *pMpi2RaidVolPage0_t;
- #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
- /*values for RAID VolumeState */
- #define MPI2_RAID_VOL_STATE_MISSING (0x00)
- #define MPI2_RAID_VOL_STATE_FAILED (0x01)
- #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
- #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
- #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
- #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
- /*values for RAID VolumeType */
- #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
- #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
- #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
- #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
- #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
- /*values for RAID Volume Page 0 VolumeStatusFlags field */
- #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT (0x00000080)
- #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
- #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
- #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
- #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
- #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
- #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
- #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
- #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
- /*values for RAID Volume Page 0 SupportedPhysDisks field */
- #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
- #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
- #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
- #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
- /*values for RAID Volume Page 0 InactiveStatus field */
- #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
- #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
- #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
- #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
- #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
- #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
- #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
- /*RAID Volume Page 1 */
- typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U16 DevHandle; /*0x04 */
- U16 Reserved0; /*0x06 */
- U8 GUID[24]; /*0x08 */
- U8 Name[16]; /*0x20 */
- U64 WWID; /*0x30 */
- U32 Reserved1; /*0x38 */
- U32 Reserved2; /*0x3C */
- } MPI2_CONFIG_PAGE_RAID_VOL_1,
- *PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
- Mpi2RaidVolPage1_t, *pMpi2RaidVolPage1_t;
- #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
- /****************************************************************************
- * RAID Physical Disk Config Pages
- ****************************************************************************/
- /*RAID Physical Disk Page 0 */
- typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS {
- U16 Reserved1; /*0x00 */
- U8 HotSparePool; /*0x02 */
- U8 Reserved2; /*0x03 */
- } MPI2_RAIDPHYSDISK0_SETTINGS,
- *PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
- Mpi2RaidPhysDisk0Settings_t,
- *pMpi2RaidPhysDisk0Settings_t;
- /*use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
- typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA {
- U8 VendorID[8]; /*0x00 */
- U8 ProductID[16]; /*0x08 */
- U8 ProductRevLevel[4]; /*0x18 */
- U8 SerialNum[32]; /*0x1C */
- } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
- *PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
- Mpi2RaidPhysDisk0InquiryData_t,
- *pMpi2RaidPhysDisk0InquiryData_t;
- typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U16 DevHandle; /*0x04 */
- U8 Reserved1; /*0x06 */
- U8 PhysDiskNum; /*0x07 */
- MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /*0x08 */
- U32 Reserved2; /*0x0C */
- MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /*0x10 */
- U32 Reserved3; /*0x4C */
- U8 PhysDiskState; /*0x50 */
- U8 OfflineReason; /*0x51 */
- U8 IncompatibleReason; /*0x52 */
- U8 PhysDiskAttributes; /*0x53 */
- U32 PhysDiskStatusFlags;/*0x54 */
- U64 DeviceMaxLBA; /*0x58 */
- U64 HostMaxLBA; /*0x60 */
- U64 CoercedMaxLBA; /*0x68 */
- U16 BlockSize; /*0x70 */
- U16 Reserved5; /*0x72 */
- U32 Reserved6; /*0x74 */
- } MPI2_CONFIG_PAGE_RD_PDISK_0,
- *PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
- Mpi2RaidPhysDiskPage0_t,
- *pMpi2RaidPhysDiskPage0_t;
- #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
- /*PhysDiskState defines */
- #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
- #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
- #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
- #define MPI2_RAID_PD_STATE_ONLINE (0x03)
- #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
- #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
- #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
- #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
- /*OfflineReason defines */
- #define MPI2_PHYSDISK0_ONLINE (0x00)
- #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
- #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
- #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
- #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
- #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
- #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
- /*IncompatibleReason defines */
- #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
- #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
- #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
- #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
- #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
- #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
- #define MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE (0x06)
- #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
- /*PhysDiskAttributes defines */
- #define MPI2_PHYSDISK0_ATTRIB_MEDIA_MASK (0x0C)
- #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
- #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
- #define MPI2_PHYSDISK0_ATTRIB_PROTOCOL_MASK (0x03)
- #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
- #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
- /*PhysDiskStatusFlags defines */
- #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
- #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
- #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
- #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
- #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
- #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
- #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
- #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
- /*RAID Physical Disk Page 1 */
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhysDiskPaths at runtime.
- */
- #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
- #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
- #endif
- typedef struct _MPI2_RAIDPHYSDISK1_PATH {
- U16 DevHandle; /*0x00 */
- U16 Reserved1; /*0x02 */
- U64 WWID; /*0x04 */
- U64 OwnerWWID; /*0x0C */
- U8 OwnerIdentifier; /*0x14 */
- U8 Reserved2; /*0x15 */
- U16 Flags; /*0x16 */
- } MPI2_RAIDPHYSDISK1_PATH, *PTR_MPI2_RAIDPHYSDISK1_PATH,
- Mpi2RaidPhysDisk1Path_t,
- *pMpi2RaidPhysDisk1Path_t;
- /*RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
- #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
- #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
- #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
- typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1 {
- MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
- U8 NumPhysDiskPaths; /*0x04 */
- U8 PhysDiskNum; /*0x05 */
- U16 Reserved1; /*0x06 */
- U32 Reserved2; /*0x08 */
- MPI2_RAIDPHYSDISK1_PATH
- PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/*0x0C */
- } MPI2_CONFIG_PAGE_RD_PDISK_1,
- *PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
- Mpi2RaidPhysDiskPage1_t,
- *pMpi2RaidPhysDiskPage1_t;
- #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
- /****************************************************************************
- * values for fields used by several types of SAS Config Pages
- ****************************************************************************/
- /*values for NegotiatedLinkRates fields */
- #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
- #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
- #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
- /*link rates used for Negotiated Physical and Logical Link Rate */
- #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
- #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
- #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
- #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
- #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
- #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
- #define MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY (0x06)
- #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
- #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
- #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
- #define MPI25_SAS_NEG_LINK_RATE_12_0 (0x0B)
- /*values for AttachedPhyInfo fields */
- #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
- #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
- #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
- #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
- #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
- #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
- #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
- #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
- #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
- #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
- #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
- #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
- #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
- /*values for PhyInfo fields */
- #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
- #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
- #define MPI2_SAS_PHYINFO_SHIFT_PHY_POWER_CONDITION (27)
- #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE (0x00000000)
- #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL (0x08000000)
- #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER (0x10000000)
- #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
- #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
- #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
- #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
- #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
- #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
- #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
- #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
- #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
- #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
- #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
- #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
- #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
- #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
- #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
- #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
- #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
- #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
- #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
- #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
- #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
- #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
- #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
- #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
- #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
- #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
- /*values for SAS ProgrammedLinkRate fields */
- #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
- #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
- #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
- #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
- #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
- #define MPI25_SAS_PRATE_MAX_RATE_12_0 (0xB0)
- #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
- #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
- #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
- #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
- #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
- #define MPI25_SAS_PRATE_MIN_RATE_12_0 (0x0B)
- /*values for SAS HwLinkRate fields */
- #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
- #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
- #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
- #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
- #define MPI25_SAS_HWRATE_MAX_RATE_12_0 (0xB0)
- #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
- #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
- #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
- #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
- #define MPI25_SAS_HWRATE_MIN_RATE_12_0 (0x0B)
- /****************************************************************************
- * SAS IO Unit Config Pages
- ****************************************************************************/
- /*SAS IO Unit Page 0 */
- typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA {
- U8 Port; /*0x00 */
- U8 PortFlags; /*0x01 */
- U8 PhyFlags; /*0x02 */
- U8 NegotiatedLinkRate; /*0x03 */
- U32 ControllerPhyDeviceInfo;/*0x04 */
- U16 AttachedDevHandle; /*0x08 */
- U16 ControllerDevHandle; /*0x0A */
- U32 DiscoveryStatus; /*0x0C */
- U32 Reserved; /*0x10 */
- } MPI2_SAS_IO_UNIT0_PHY_DATA,
- *PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
- Mpi2SasIOUnit0PhyData_t,
- *pMpi2SasIOUnit0PhyData_t;
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhys at runtime.
- */
- #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
- #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1;/*0x08 */
- U8 NumPhys; /*0x0C */
- U8 Reserved2;/*0x0D */
- U16 Reserved3;/*0x0E */
- MPI2_SAS_IO_UNIT0_PHY_DATA
- PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /*0x10 */
- } MPI2_CONFIG_PAGE_SASIOUNIT_0,
- *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
- Mpi2SasIOUnitPage0_t, *pMpi2SasIOUnitPage0_t;
- #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
- /*values for SAS IO Unit Page 0 PortFlags */
- #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
- #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
- /*values for SAS IO Unit Page 0 PhyFlags */
- #define MPI2_SASIOUNIT0_PHYFLAGS_INIT_PERSIST_CONNECT (0x40)
- #define MPI2_SASIOUNIT0_PHYFLAGS_TARG_PERSIST_CONNECT (0x20)
- #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
- #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
- /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
- /*see mpi2_sas.h for values for
- *SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
- /*values for SAS IO Unit Page 0 DiscoveryStatus */
- #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
- #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
- #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
- #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
- #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
- #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
- #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
- #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
- #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
- #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
- #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
- #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
- #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
- #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
- #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
- #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
- #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
- #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
- #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
- #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
- /*SAS IO Unit Page 1 */
- typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA {
- U8 Port; /*0x00 */
- U8 PortFlags; /*0x01 */
- U8 PhyFlags; /*0x02 */
- U8 MaxMinLinkRate; /*0x03 */
- U32 ControllerPhyDeviceInfo; /*0x04 */
- U16 MaxTargetPortConnectTime; /*0x08 */
- U16 Reserved1; /*0x0A */
- } MPI2_SAS_IO_UNIT1_PHY_DATA,
- *PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
- Mpi2SasIOUnit1PhyData_t,
- *pMpi2SasIOUnit1PhyData_t;
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhys at runtime.
- */
- #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
- #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
- U16
- ControlFlags; /*0x08 */
- U16
- SASNarrowMaxQueueDepth; /*0x0A */
- U16
- AdditionalControlFlags; /*0x0C */
- U16
- SASWideMaxQueueDepth; /*0x0E */
- U8
- NumPhys; /*0x10 */
- U8
- SATAMaxQDepth; /*0x11 */
- U8
- ReportDeviceMissingDelay; /*0x12 */
- U8
- IODeviceMissingDelay; /*0x13 */
- MPI2_SAS_IO_UNIT1_PHY_DATA
- PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /*0x14 */
- } MPI2_CONFIG_PAGE_SASIOUNIT_1,
- *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
- Mpi2SasIOUnitPage1_t, *pMpi2SasIOUnitPage1_t;
- #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
- /*values for SAS IO Unit Page 1 ControlFlags */
- #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
- #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
- #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
- #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
- #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
- #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
- #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
- #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
- #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
- #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
- #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
- #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
- #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
- #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
- #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
- #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
- #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
- /*values for SAS IO Unit Page 1 AdditionalControlFlags */
- #define MPI2_SASIOUNIT1_ACONTROL_DA_PERSIST_CONNECT (0x0100)
- #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
- #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
- #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
- #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
- #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
- #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
- #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
- #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
- /*defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
- #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
- #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
- /*values for SAS IO Unit Page 1 PortFlags */
- #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
- /*values for SAS IO Unit Page 1 PhyFlags */
- #define MPI2_SASIOUNIT1_PHYFLAGS_INIT_PERSIST_CONNECT (0x40)
- #define MPI2_SASIOUNIT1_PHYFLAGS_TARG_PERSIST_CONNECT (0x20)
- #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
- #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
- /*values for SAS IO Unit Page 1 MaxMinLinkRate */
- #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
- #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
- #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
- #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
- #define MPI25_SASIOUNIT1_MAX_RATE_12_0 (0xB0)
- #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
- #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
- #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
- #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
- #define MPI25_SASIOUNIT1_MIN_RATE_12_0 (0x0B)
- /*see mpi2_sas.h for values for
- *SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
- /*SAS IO Unit Page 4 (for MPI v2.5 and earlier) */
- typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP {
- U8 MaxTargetSpinup; /*0x00 */
- U8 SpinupDelay; /*0x01 */
- U8 SpinupFlags; /*0x02 */
- U8 Reserved1; /*0x03 */
- } MPI2_SAS_IOUNIT4_SPINUP_GROUP,
- *PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
- Mpi2SasIOUnit4SpinupGroup_t,
- *pMpi2SasIOUnit4SpinupGroup_t;
- /*defines for SAS IO Unit Page 4 SpinupFlags */
- #define MPI2_SASIOUNIT4_SPINUP_DISABLE_FLAG (0x01)
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhys at runtime.
- */
- #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
- #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Header;/*0x00 */
- MPI2_SAS_IOUNIT4_SPINUP_GROUP
- SpinupGroupParameters[4]; /*0x08 */
- U32
- Reserved1; /*0x18 */
- U32
- Reserved2; /*0x1C */
- U32
- Reserved3; /*0x20 */
- U8
- BootDeviceWaitTime; /*0x24 */
- U8
- SATADeviceWaitTime; /*0x25 */
- U16
- Reserved5; /*0x26 */
- U8
- NumPhys; /*0x28 */
- U8
- PEInitialSpinupDelay; /*0x29 */
- U8
- PEReplyDelay; /*0x2A */
- U8
- Flags; /*0x2B */
- U8
- PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /*0x2C */
- } MPI2_CONFIG_PAGE_SASIOUNIT_4,
- *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
- Mpi2SasIOUnitPage4_t, *pMpi2SasIOUnitPage4_t;
- #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
- /*defines for Flags field */
- #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
- /*defines for PHY field */
- #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
- /*SAS IO Unit Page 5 */
- typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
- U8 ControlFlags; /*0x00 */
- U8 PortWidthModGroup; /*0x01 */
- U16 InactivityTimerExponent; /*0x02 */
- U8 SATAPartialTimeout; /*0x04 */
- U8 Reserved2; /*0x05 */
- U8 SATASlumberTimeout; /*0x06 */
- U8 Reserved3; /*0x07 */
- U8 SASPartialTimeout; /*0x08 */
- U8 Reserved4; /*0x09 */
- U8 SASSlumberTimeout; /*0x0A */
- U8 Reserved5; /*0x0B */
- } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
- *PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
- Mpi2SasIOUnit5PhyPmSettings_t,
- *pMpi2SasIOUnit5PhyPmSettings_t;
- /*defines for ControlFlags field */
- #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE (0x08)
- #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE (0x04)
- #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE (0x02)
- #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE (0x01)
- /*defines for PortWidthModeGroup field */
- #define MPI2_SASIOUNIT5_PWMG_DISABLE (0xFF)
- /*defines for InactivityTimerExponent field */
- #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER (0x7000)
- #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER (12)
- #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL (0x0700)
- #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL (8)
- #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER (0x0070)
- #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER (4)
- #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL (0x0007)
- #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL (0)
- #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS (7)
- #define MPI2_SASIOUNIT5_ITE_ONE_SECOND (6)
- #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS (5)
- #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS (4)
- #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND (3)
- #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS (2)
- #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS (1)
- #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND (0)
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhys at runtime.
- */
- #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
- #define MPI2_SAS_IOUNIT5_PHY_MAX (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
- U8 NumPhys; /*0x08 */
- U8 Reserved1;/*0x09 */
- U16 Reserved2;/*0x0A */
- U32 Reserved3;/*0x0C */
- MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS
- SASPhyPowerManagementSettings[MPI2_SAS_IOUNIT5_PHY_MAX];/*0x10 */
- } MPI2_CONFIG_PAGE_SASIOUNIT_5,
- *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
- Mpi2SasIOUnitPage5_t, *pMpi2SasIOUnitPage5_t;
- #define MPI2_SASIOUNITPAGE5_PAGEVERSION (0x01)
- /*SAS IO Unit Page 6 */
- typedef struct _MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS {
- U8 CurrentStatus; /*0x00 */
- U8 CurrentModulation; /*0x01 */
- U8 CurrentUtilization; /*0x02 */
- U8 Reserved1; /*0x03 */
- U32 Reserved2; /*0x04 */
- } MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
- *PTR_MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
- Mpi2SasIOUnit6PortWidthModGroupStatus_t,
- *pMpi2SasIOUnit6PortWidthModGroupStatus_t;
- /*defines for CurrentStatus field */
- #define MPI2_SASIOUNIT6_STATUS_UNAVAILABLE (0x00)
- #define MPI2_SASIOUNIT6_STATUS_UNCONFIGURED (0x01)
- #define MPI2_SASIOUNIT6_STATUS_INVALID_CONFIG (0x02)
- #define MPI2_SASIOUNIT6_STATUS_LINK_DOWN (0x03)
- #define MPI2_SASIOUNIT6_STATUS_OBSERVATION_ONLY (0x04)
- #define MPI2_SASIOUNIT6_STATUS_INACTIVE (0x05)
- #define MPI2_SASIOUNIT6_STATUS_ACTIVE_IOUNIT (0x06)
- #define MPI2_SASIOUNIT6_STATUS_ACTIVE_HOST (0x07)
- /*defines for CurrentModulation field */
- #define MPI2_SASIOUNIT6_MODULATION_25_PERCENT (0x00)
- #define MPI2_SASIOUNIT6_MODULATION_50_PERCENT (0x01)
- #define MPI2_SASIOUNIT6_MODULATION_75_PERCENT (0x02)
- #define MPI2_SASIOUNIT6_MODULATION_100_PERCENT (0x03)
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumGroups at runtime.
- */
- #ifndef MPI2_SAS_IOUNIT6_GROUP_MAX
- #define MPI2_SAS_IOUNIT6_GROUP_MAX (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_6 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1; /*0x08 */
- U32 Reserved2; /*0x0C */
- U8 NumGroups; /*0x10 */
- U8 Reserved3; /*0x11 */
- U16 Reserved4; /*0x12 */
- MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
- PortWidthModulationGroupStatus[MPI2_SAS_IOUNIT6_GROUP_MAX]; /*0x14 */
- } MPI2_CONFIG_PAGE_SASIOUNIT_6,
- *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_6,
- Mpi2SasIOUnitPage6_t, *pMpi2SasIOUnitPage6_t;
- #define MPI2_SASIOUNITPAGE6_PAGEVERSION (0x00)
- /*SAS IO Unit Page 7 */
- typedef struct _MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS {
- U8 Flags; /*0x00 */
- U8 Reserved1; /*0x01 */
- U16 Reserved2; /*0x02 */
- U8 Threshold75Pct; /*0x04 */
- U8 Threshold50Pct; /*0x05 */
- U8 Threshold25Pct; /*0x06 */
- U8 Reserved3; /*0x07 */
- } MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
- *PTR_MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
- Mpi2SasIOUnit7PortWidthModGroupSettings_t,
- *pMpi2SasIOUnit7PortWidthModGroupSettings_t;
- /*defines for Flags field */
- #define MPI2_SASIOUNIT7_FLAGS_ENABLE_PORT_WIDTH_MODULATION (0x01)
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumGroups at runtime.
- */
- #ifndef MPI2_SAS_IOUNIT7_GROUP_MAX
- #define MPI2_SAS_IOUNIT7_GROUP_MAX (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_7 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
- U8 SamplingInterval; /*0x08 */
- U8 WindowLength; /*0x09 */
- U16 Reserved1; /*0x0A */
- U32 Reserved2; /*0x0C */
- U32 Reserved3; /*0x10 */
- U8 NumGroups; /*0x14 */
- U8 Reserved4; /*0x15 */
- U16 Reserved5; /*0x16 */
- MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
- PortWidthModulationGroupSettings[MPI2_SAS_IOUNIT7_GROUP_MAX];/*0x18 */
- } MPI2_CONFIG_PAGE_SASIOUNIT_7,
- *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_7,
- Mpi2SasIOUnitPage7_t, *pMpi2SasIOUnitPage7_t;
- #define MPI2_SASIOUNITPAGE7_PAGEVERSION (0x00)
- /*SAS IO Unit Page 8 */
- typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_8 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U32
- Reserved1; /*0x08 */
- U32
- PowerManagementCapabilities; /*0x0C */
- U8
- TxRxSleepStatus; /*0x10 */
- U8
- Reserved2; /*0x11 */
- U16
- Reserved3; /*0x12 */
- } MPI2_CONFIG_PAGE_SASIOUNIT_8,
- *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_8,
- Mpi2SasIOUnitPage8_t, *pMpi2SasIOUnitPage8_t;
- #define MPI2_SASIOUNITPAGE8_PAGEVERSION (0x00)
- /*defines for PowerManagementCapabilities field */
- #define MPI2_SASIOUNIT8_PM_HOST_PORT_WIDTH_MOD (0x00001000)
- #define MPI2_SASIOUNIT8_PM_HOST_SAS_SLUMBER_MODE (0x00000800)
- #define MPI2_SASIOUNIT8_PM_HOST_SAS_PARTIAL_MODE (0x00000400)
- #define MPI2_SASIOUNIT8_PM_HOST_SATA_SLUMBER_MODE (0x00000200)
- #define MPI2_SASIOUNIT8_PM_HOST_SATA_PARTIAL_MODE (0x00000100)
- #define MPI2_SASIOUNIT8_PM_IOUNIT_PORT_WIDTH_MOD (0x00000010)
- #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_SLUMBER_MODE (0x00000008)
- #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_PARTIAL_MODE (0x00000004)
- #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_SLUMBER_MODE (0x00000002)
- #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_PARTIAL_MODE (0x00000001)
- /*defines for TxRxSleepStatus field */
- #define MPI25_SASIOUNIT8_TXRXSLEEP_UNSUPPORTED (0x00)
- #define MPI25_SASIOUNIT8_TXRXSLEEP_DISENGAGED (0x01)
- #define MPI25_SASIOUNIT8_TXRXSLEEP_ACTIVE (0x02)
- #define MPI25_SASIOUNIT8_TXRXSLEEP_SHUTDOWN (0x03)
- /*SAS IO Unit Page 16 */
- typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT16 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U64
- TimeStamp; /*0x08 */
- U32
- Reserved1; /*0x10 */
- U32
- Reserved2; /*0x14 */
- U32
- FastPathPendedRequests; /*0x18 */
- U32
- FastPathUnPendedRequests; /*0x1C */
- U32
- FastPathHostRequestStarts; /*0x20 */
- U32
- FastPathFirmwareRequestStarts; /*0x24 */
- U32
- FastPathHostCompletions; /*0x28 */
- U32
- FastPathFirmwareCompletions; /*0x2C */
- U32
- NonFastPathRequestStarts; /*0x30 */
- U32
- NonFastPathHostCompletions; /*0x30 */
- } MPI2_CONFIG_PAGE_SASIOUNIT16,
- *PTR_MPI2_CONFIG_PAGE_SASIOUNIT16,
- Mpi2SasIOUnitPage16_t, *pMpi2SasIOUnitPage16_t;
- #define MPI2_SASIOUNITPAGE16_PAGEVERSION (0x00)
- /****************************************************************************
- * SAS Expander Config Pages
- ****************************************************************************/
- /*SAS Expander Page 0 */
- typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U8
- PhysicalPort; /*0x08 */
- U8
- ReportGenLength; /*0x09 */
- U16
- EnclosureHandle; /*0x0A */
- U64
- SASAddress; /*0x0C */
- U32
- DiscoveryStatus; /*0x14 */
- U16
- DevHandle; /*0x18 */
- U16
- ParentDevHandle; /*0x1A */
- U16
- ExpanderChangeCount; /*0x1C */
- U16
- ExpanderRouteIndexes; /*0x1E */
- U8
- NumPhys; /*0x20 */
- U8
- SASLevel; /*0x21 */
- U16
- Flags; /*0x22 */
- U16
- STPBusInactivityTimeLimit; /*0x24 */
- U16
- STPMaxConnectTimeLimit; /*0x26 */
- U16
- STP_SMP_NexusLossTime; /*0x28 */
- U16
- MaxNumRoutedSasAddresses; /*0x2A */
- U64
- ActiveZoneManagerSASAddress;/*0x2C */
- U16
- ZoneLockInactivityLimit; /*0x34 */
- U16
- Reserved1; /*0x36 */
- U8
- TimeToReducedFunc; /*0x38 */
- U8
- InitialTimeToReducedFunc; /*0x39 */
- U8
- MaxReducedFuncTime; /*0x3A */
- U8
- Reserved2; /*0x3B */
- } MPI2_CONFIG_PAGE_EXPANDER_0,
- *PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
- Mpi2ExpanderPage0_t, *pMpi2ExpanderPage0_t;
- #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
- /*values for SAS Expander Page 0 DiscoveryStatus field */
- #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
- #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
- #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
- #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
- #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
- #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
- #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
- #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
- #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
- #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
- #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
- #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
- #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
- #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
- #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
- #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
- #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
- #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
- #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
- #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
- /*values for SAS Expander Page 0 Flags field */
- #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
- #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
- #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
- #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
- #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
- #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
- #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
- #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
- #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
- #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
- #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
- /*SAS Expander Page 1 */
- typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U8
- PhysicalPort; /*0x08 */
- U8
- Reserved1; /*0x09 */
- U16
- Reserved2; /*0x0A */
- U8
- NumPhys; /*0x0C */
- U8
- Phy; /*0x0D */
- U16
- NumTableEntriesProgrammed; /*0x0E */
- U8
- ProgrammedLinkRate; /*0x10 */
- U8
- HwLinkRate; /*0x11 */
- U16
- AttachedDevHandle; /*0x12 */
- U32
- PhyInfo; /*0x14 */
- U32
- AttachedDeviceInfo; /*0x18 */
- U16
- ExpanderDevHandle; /*0x1C */
- U8
- ChangeCount; /*0x1E */
- U8
- NegotiatedLinkRate; /*0x1F */
- U8
- PhyIdentifier; /*0x20 */
- U8
- AttachedPhyIdentifier; /*0x21 */
- U8
- Reserved3; /*0x22 */
- U8
- DiscoveryInfo; /*0x23 */
- U32
- AttachedPhyInfo; /*0x24 */
- U8
- ZoneGroup; /*0x28 */
- U8
- SelfConfigStatus; /*0x29 */
- U16
- Reserved4; /*0x2A */
- } MPI2_CONFIG_PAGE_EXPANDER_1,
- *PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
- Mpi2ExpanderPage1_t, *pMpi2ExpanderPage1_t;
- #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
- /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
- /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
- /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
- /*see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines
- *used for the AttachedDeviceInfo field */
- /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
- /*values for SAS Expander Page 1 DiscoveryInfo field */
- #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
- #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
- #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
- /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
- /****************************************************************************
- * SAS Device Config Pages
- ****************************************************************************/
- /*SAS Device Page 0 */
- typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U16
- Slot; /*0x08 */
- U16
- EnclosureHandle; /*0x0A */
- U64
- SASAddress; /*0x0C */
- U16
- ParentDevHandle; /*0x14 */
- U8
- PhyNum; /*0x16 */
- U8
- AccessStatus; /*0x17 */
- U16
- DevHandle; /*0x18 */
- U8
- AttachedPhyIdentifier; /*0x1A */
- U8
- ZoneGroup; /*0x1B */
- U32
- DeviceInfo; /*0x1C */
- U16
- Flags; /*0x20 */
- U8
- PhysicalPort; /*0x22 */
- U8
- MaxPortConnections; /*0x23 */
- U64
- DeviceName; /*0x24 */
- U8
- PortGroups; /*0x2C */
- U8
- DmaGroup; /*0x2D */
- U8
- ControlGroup; /*0x2E */
- U8
- EnclosureLevel; /*0x2F */
- U32
- ConnectorName[4]; /*0x30 */
- U32
- Reserved3; /*0x34 */
- } MPI2_CONFIG_PAGE_SAS_DEV_0,
- *PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
- Mpi2SasDevicePage0_t,
- *pMpi2SasDevicePage0_t;
- #define MPI2_SASDEVICE0_PAGEVERSION (0x09)
- /*values for SAS Device Page 0 AccessStatus field */
- #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
- #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
- #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
- #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
- #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
- #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
- #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
- #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
- /*specific values for SATA Init failures */
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
- #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
- /*see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
- /*values for SAS Device Page 0 Flags field */
- #define MPI2_SAS_DEVICE0_FLAGS_UNAUTHORIZED_DEVICE (0x8000)
- #define MPI25_SAS_DEVICE0_FLAGS_ENABLED_FAST_PATH (0x4000)
- #define MPI25_SAS_DEVICE0_FLAGS_FAST_PATH_CAPABLE (0x2000)
- #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE (0x1000)
- #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE (0x0800)
- #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
- #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
- #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
- #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
- #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
- #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
- #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
- #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
- #define MPI2_SAS_DEVICE0_FLAGS_PERSIST_CAPABLE (0x0004)
- #define MPI2_SAS_DEVICE0_FLAGS_ENCL_LEVEL_VALID (0x0002)
- #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
- /*SAS Device Page 1 */
- typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U32
- Reserved1; /*0x08 */
- U64
- SASAddress; /*0x0C */
- U32
- Reserved2; /*0x14 */
- U16
- DevHandle; /*0x18 */
- U16
- Reserved3; /*0x1A */
- U8
- InitialRegDeviceFIS[20];/*0x1C */
- } MPI2_CONFIG_PAGE_SAS_DEV_1,
- *PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
- Mpi2SasDevicePage1_t,
- *pMpi2SasDevicePage1_t;
- #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
- /****************************************************************************
- * SAS PHY Config Pages
- ****************************************************************************/
- /*SAS PHY Page 0 */
- typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U16
- OwnerDevHandle; /*0x08 */
- U16
- Reserved1; /*0x0A */
- U16
- AttachedDevHandle; /*0x0C */
- U8
- AttachedPhyIdentifier; /*0x0E */
- U8
- Reserved2; /*0x0F */
- U32
- AttachedPhyInfo; /*0x10 */
- U8
- ProgrammedLinkRate; /*0x14 */
- U8
- HwLinkRate; /*0x15 */
- U8
- ChangeCount; /*0x16 */
- U8
- Flags; /*0x17 */
- U32
- PhyInfo; /*0x18 */
- U8
- NegotiatedLinkRate; /*0x1C */
- U8
- Reserved3; /*0x1D */
- U16
- Reserved4; /*0x1E */
- } MPI2_CONFIG_PAGE_SAS_PHY_0,
- *PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
- Mpi2SasPhyPage0_t, *pMpi2SasPhyPage0_t;
- #define MPI2_SASPHY0_PAGEVERSION (0x03)
- /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
- /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
- /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
- /*values for SAS PHY Page 0 Flags field */
- #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
- /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
- /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
- /*SAS PHY Page 1 */
- typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U32
- Reserved1; /*0x08 */
- U32
- InvalidDwordCount; /*0x0C */
- U32
- RunningDisparityErrorCount; /*0x10 */
- U32
- LossDwordSynchCount; /*0x14 */
- U32
- PhyResetProblemCount; /*0x18 */
- } MPI2_CONFIG_PAGE_SAS_PHY_1,
- *PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
- Mpi2SasPhyPage1_t, *pMpi2SasPhyPage1_t;
- #define MPI2_SASPHY1_PAGEVERSION (0x01)
- /*SAS PHY Page 2 */
- typedef struct _MPI2_SASPHY2_PHY_EVENT {
- U8 PhyEventCode; /*0x00 */
- U8 Reserved1; /*0x01 */
- U16 Reserved2; /*0x02 */
- U32 PhyEventInfo; /*0x04 */
- } MPI2_SASPHY2_PHY_EVENT, *PTR_MPI2_SASPHY2_PHY_EVENT,
- Mpi2SasPhy2PhyEvent_t, *pMpi2SasPhy2PhyEvent_t;
- /*use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhyEvents at runtime.
- */
- #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
- #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U32
- Reserved1; /*0x08 */
- U8
- NumPhyEvents; /*0x0C */
- U8
- Reserved2; /*0x0D */
- U16
- Reserved3; /*0x0E */
- MPI2_SASPHY2_PHY_EVENT
- PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX]; /*0x10 */
- } MPI2_CONFIG_PAGE_SAS_PHY_2,
- *PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
- Mpi2SasPhyPage2_t,
- *pMpi2SasPhyPage2_t;
- #define MPI2_SASPHY2_PAGEVERSION (0x00)
- /*SAS PHY Page 3 */
- typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
- U8 PhyEventCode; /*0x00 */
- U8 Reserved1; /*0x01 */
- U16 Reserved2; /*0x02 */
- U8 CounterType; /*0x04 */
- U8 ThresholdWindow; /*0x05 */
- U8 TimeUnits; /*0x06 */
- U8 Reserved3; /*0x07 */
- U32 EventThreshold; /*0x08 */
- U16 ThresholdFlags; /*0x0C */
- U16 Reserved4; /*0x0E */
- } MPI2_SASPHY3_PHY_EVENT_CONFIG,
- *PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
- Mpi2SasPhy3PhyEventConfig_t,
- *pMpi2SasPhy3PhyEventConfig_t;
- /*values for PhyEventCode field */
- #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
- #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
- #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
- #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
- #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
- #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
- #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
- #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
- #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
- #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
- #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
- #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
- #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
- #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
- #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
- #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
- #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
- #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
- #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
- #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
- #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
- #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
- #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
- #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
- #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
- #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
- #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
- #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
- #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
- #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
- #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
- #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
- #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
- #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
- #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
- #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
- #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
- /*Following codes are product specific and in MPI v2.6 and later */
- #define MPI2_SASPHY3_EVENT_CODE_LCARB_WAIT_TIME (0xD3)
- #define MPI2_SASPHY3_EVENT_CODE_RCVD_CONN_RESP_WAIT_TIME (0xD4)
- #define MPI2_SASPHY3_EVENT_CODE_LCCONN_TIME (0xD5)
- #define MPI2_SASPHY3_EVENT_CODE_SSP_TX_START_TRANSMIT (0xD6)
- #define MPI2_SASPHY3_EVENT_CODE_SATA_TX_START (0xD7)
- #define MPI2_SASPHY3_EVENT_CODE_SMP_TX_START_TRANSMT (0xD8)
- #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_BREAK_CONN (0xD9)
- #define MPI2_SASPHY3_EVENT_CODE_SSP_RX_START_RECEIVE (0xDA)
- #define MPI2_SASPHY3_EVENT_CODE_SATA_RX_START_RECEIVE (0xDB)
- #define MPI2_SASPHY3_EVENT_CODE_SMP_RX_START_RECEIVE (0xDC)
- /*values for the CounterType field */
- #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
- #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
- #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
- /*values for the TimeUnits field */
- #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
- #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
- #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
- #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
- /*values for the ThresholdFlags field */
- #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
- #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumPhyEvents at runtime.
- */
- #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
- #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
- #endif
- typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U32
- Reserved1; /*0x08 */
- U8
- NumPhyEvents; /*0x0C */
- U8
- Reserved2; /*0x0D */
- U16
- Reserved3; /*0x0E */
- MPI2_SASPHY3_PHY_EVENT_CONFIG
- PhyEventConfig[MPI2_SASPHY3_PHY_EVENT_MAX]; /*0x10 */
- } MPI2_CONFIG_PAGE_SAS_PHY_3,
- *PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
- Mpi2SasPhyPage3_t, *pMpi2SasPhyPage3_t;
- #define MPI2_SASPHY3_PAGEVERSION (0x00)
- /*SAS PHY Page 4 */
- typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U16
- Reserved1; /*0x08 */
- U8
- Reserved2; /*0x0A */
- U8
- Flags; /*0x0B */
- U8
- InitialFrame[28]; /*0x0C */
- } MPI2_CONFIG_PAGE_SAS_PHY_4,
- *PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
- Mpi2SasPhyPage4_t, *pMpi2SasPhyPage4_t;
- #define MPI2_SASPHY4_PAGEVERSION (0x00)
- /*values for the Flags field */
- #define MPI2_SASPHY4_FLAGS_FRAME_VALID (0x02)
- #define MPI2_SASPHY4_FLAGS_SATA_FRAME (0x01)
- /****************************************************************************
- * SAS Port Config Pages
- ****************************************************************************/
- /*SAS Port Page 0 */
- typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U8
- PortNumber; /*0x08 */
- U8
- PhysicalPort; /*0x09 */
- U8
- PortWidth; /*0x0A */
- U8
- PhysicalPortWidth; /*0x0B */
- U8
- ZoneGroup; /*0x0C */
- U8
- Reserved1; /*0x0D */
- U16
- Reserved2; /*0x0E */
- U64
- SASAddress; /*0x10 */
- U32
- DeviceInfo; /*0x18 */
- U32
- Reserved3; /*0x1C */
- U32
- Reserved4; /*0x20 */
- } MPI2_CONFIG_PAGE_SAS_PORT_0,
- *PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
- Mpi2SasPortPage0_t, *pMpi2SasPortPage0_t;
- #define MPI2_SASPORT0_PAGEVERSION (0x00)
- /*see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
- /****************************************************************************
- * SAS Enclosure Config Pages
- ****************************************************************************/
- /*SAS Enclosure Page 0 */
- typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U32
- Reserved1; /*0x08 */
- U64
- EnclosureLogicalID; /*0x0C */
- U16
- Flags; /*0x14 */
- U16
- EnclosureHandle; /*0x16 */
- U16
- NumSlots; /*0x18 */
- U16
- StartSlot; /*0x1A */
- U8
- Reserved2; /*0x1C */
- U8
- EnclosureLevel; /*0x1D */
- U16
- SEPDevHandle; /*0x1E */
- U32
- Reserved3; /*0x20 */
- U32
- Reserved4; /*0x24 */
- } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
- *PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
- Mpi2SasEnclosurePage0_t, *pMpi2SasEnclosurePage0_t;
- #define MPI2_SASENCLOSURE0_PAGEVERSION (0x04)
- /*values for SAS Enclosure Page 0 Flags field */
- #define MPI2_SAS_ENCLS0_FLAGS_ENCL_LEVEL_VALID (0x0010)
- #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
- #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
- #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
- #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
- #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
- #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
- #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
- /****************************************************************************
- * Log Config Page
- ****************************************************************************/
- /*Log Page 0 */
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumLogEntries at runtime.
- */
- #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
- #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
- #endif
- #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
- typedef struct _MPI2_LOG_0_ENTRY {
- U64 TimeStamp; /*0x00 */
- U32 Reserved1; /*0x08 */
- U16 LogSequence; /*0x0C */
- U16 LogEntryQualifier; /*0x0E */
- U8 VP_ID; /*0x10 */
- U8 VF_ID; /*0x11 */
- U16 Reserved2; /*0x12 */
- U8
- LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/*0x14 */
- } MPI2_LOG_0_ENTRY, *PTR_MPI2_LOG_0_ENTRY,
- Mpi2Log0Entry_t, *pMpi2Log0Entry_t;
- /*values for Log Page 0 LogEntry LogEntryQualifier field */
- #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
- #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
- #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
- #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
- #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
- typedef struct _MPI2_CONFIG_PAGE_LOG_0 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
- U32 Reserved1; /*0x08 */
- U32 Reserved2; /*0x0C */
- U16 NumLogEntries;/*0x10 */
- U16 Reserved3; /*0x12 */
- MPI2_LOG_0_ENTRY
- LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /*0x14 */
- } MPI2_CONFIG_PAGE_LOG_0, *PTR_MPI2_CONFIG_PAGE_LOG_0,
- Mpi2LogPage0_t, *pMpi2LogPage0_t;
- #define MPI2_LOG_0_PAGEVERSION (0x02)
- /****************************************************************************
- * RAID Config Page
- ****************************************************************************/
- /*RAID Page 0 */
- /*
- *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
- *one and check the value returned for NumElements at runtime.
- */
- #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
- #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
- #endif
- typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT {
- U16 ElementFlags; /*0x00 */
- U16 VolDevHandle; /*0x02 */
- U8 HotSparePool; /*0x04 */
- U8 PhysDiskNum; /*0x05 */
- U16 PhysDiskDevHandle; /*0x06 */
- } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
- *PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
- Mpi2RaidConfig0ConfigElement_t,
- *pMpi2RaidConfig0ConfigElement_t;
- /*values for the ElementFlags field */
- #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
- #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
- #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
- #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
- #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
- typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
- U8 NumHotSpares; /*0x08 */
- U8 NumPhysDisks; /*0x09 */
- U8 NumVolumes; /*0x0A */
- U8 ConfigNum; /*0x0B */
- U32 Flags; /*0x0C */
- U8 ConfigGUID[24]; /*0x10 */
- U32 Reserved1; /*0x28 */
- U8 NumElements; /*0x2C */
- U8 Reserved2; /*0x2D */
- U16 Reserved3; /*0x2E */
- MPI2_RAIDCONFIG0_CONFIG_ELEMENT
- ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /*0x30 */
- } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
- *PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
- Mpi2RaidConfigurationPage0_t,
- *pMpi2RaidConfigurationPage0_t;
- #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
- /*values for RAID Configuration Page 0 Flags field */
- #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
- /****************************************************************************
- * Driver Persistent Mapping Config Pages
- ****************************************************************************/
- /*Driver Persistent Mapping Page 0 */
- typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY {
- U64 PhysicalIdentifier; /*0x00 */
- U16 MappingInformation; /*0x08 */
- U16 DeviceIndex; /*0x0A */
- U32 PhysicalBitsMapping; /*0x0C */
- U32 Reserved1; /*0x10 */
- } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
- *PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
- Mpi2DriverMap0Entry_t, *pMpi2DriverMap0Entry_t;
- typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
- MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /*0x08 */
- } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
- *PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
- Mpi2DriverMappingPage0_t, *pMpi2DriverMappingPage0_t;
- #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
- /*values for Driver Persistent Mapping Page 0 MappingInformation field */
- #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
- #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
- #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
- /****************************************************************************
- * Ethernet Config Pages
- ****************************************************************************/
- /*Ethernet Page 0 */
- /*IP address (union of IPv4 and IPv6) */
- typedef union _MPI2_ETHERNET_IP_ADDR {
- U32 IPv4Addr;
- U32 IPv6Addr[4];
- } MPI2_ETHERNET_IP_ADDR, *PTR_MPI2_ETHERNET_IP_ADDR,
- Mpi2EthernetIpAddr_t, *pMpi2EthernetIpAddr_t;
- #define MPI2_ETHERNET_HOST_NAME_LENGTH (32)
- typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
- U8 NumInterfaces; /*0x08 */
- U8 Reserved0; /*0x09 */
- U16 Reserved1; /*0x0A */
- U32 Status; /*0x0C */
- U8 MediaState; /*0x10 */
- U8 Reserved2; /*0x11 */
- U16 Reserved3; /*0x12 */
- U8 MacAddress[6]; /*0x14 */
- U8 Reserved4; /*0x1A */
- U8 Reserved5; /*0x1B */
- MPI2_ETHERNET_IP_ADDR IpAddress; /*0x1C */
- MPI2_ETHERNET_IP_ADDR SubnetMask; /*0x2C */
- MPI2_ETHERNET_IP_ADDR GatewayIpAddress;/*0x3C */
- MPI2_ETHERNET_IP_ADDR DNS1IpAddress; /*0x4C */
- MPI2_ETHERNET_IP_ADDR DNS2IpAddress; /*0x5C */
- MPI2_ETHERNET_IP_ADDR DhcpIpAddress; /*0x6C */
- U8
- HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
- } MPI2_CONFIG_PAGE_ETHERNET_0,
- *PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
- Mpi2EthernetPage0_t, *pMpi2EthernetPage0_t;
- #define MPI2_ETHERNETPAGE0_PAGEVERSION (0x00)
- /*values for Ethernet Page 0 Status field */
- #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE (0x80000000)
- #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE (0x40000000)
- #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED (0x20000000)
- #define MPI2_ETHPG0_STATUS_DEFAULT_IF (0x00000100)
- #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED (0x00000080)
- #define MPI2_ETHPG0_STATUS_TELNET_ENABLED (0x00000040)
- #define MPI2_ETHPG0_STATUS_SSH2_ENABLED (0x00000020)
- #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED (0x00000010)
- #define MPI2_ETHPG0_STATUS_IPV6_ENABLED (0x00000008)
- #define MPI2_ETHPG0_STATUS_IPV4_ENABLED (0x00000004)
- #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES (0x00000002)
- #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED (0x00000001)
- /*values for Ethernet Page 0 MediaState field */
- #define MPI2_ETHPG0_MS_DUPLEX_MASK (0x80)
- #define MPI2_ETHPG0_MS_HALF_DUPLEX (0x00)
- #define MPI2_ETHPG0_MS_FULL_DUPLEX (0x80)
- #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK (0x07)
- #define MPI2_ETHPG0_MS_NOT_CONNECTED (0x00)
- #define MPI2_ETHPG0_MS_10MBIT (0x01)
- #define MPI2_ETHPG0_MS_100MBIT (0x02)
- #define MPI2_ETHPG0_MS_1GBIT (0x03)
- /*Ethernet Page 1 */
- typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U32
- Reserved0; /*0x08 */
- U32
- Flags; /*0x0C */
- U8
- MediaState; /*0x10 */
- U8
- Reserved1; /*0x11 */
- U16
- Reserved2; /*0x12 */
- U8
- MacAddress[6]; /*0x14 */
- U8
- Reserved3; /*0x1A */
- U8
- Reserved4; /*0x1B */
- MPI2_ETHERNET_IP_ADDR
- StaticIpAddress; /*0x1C */
- MPI2_ETHERNET_IP_ADDR
- StaticSubnetMask; /*0x2C */
- MPI2_ETHERNET_IP_ADDR
- StaticGatewayIpAddress; /*0x3C */
- MPI2_ETHERNET_IP_ADDR
- StaticDNS1IpAddress; /*0x4C */
- MPI2_ETHERNET_IP_ADDR
- StaticDNS2IpAddress; /*0x5C */
- U32
- Reserved5; /*0x6C */
- U32
- Reserved6; /*0x70 */
- U32
- Reserved7; /*0x74 */
- U32
- Reserved8; /*0x78 */
- U8
- HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
- } MPI2_CONFIG_PAGE_ETHERNET_1,
- *PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
- Mpi2EthernetPage1_t, *pMpi2EthernetPage1_t;
- #define MPI2_ETHERNETPAGE1_PAGEVERSION (0x00)
- /*values for Ethernet Page 1 Flags field */
- #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF (0x00000100)
- #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD (0x00000080)
- #define MPI2_ETHPG1_FLAG_ENABLE_TELNET (0x00000040)
- #define MPI2_ETHPG1_FLAG_ENABLE_SSH2 (0x00000020)
- #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT (0x00000010)
- #define MPI2_ETHPG1_FLAG_ENABLE_IPV6 (0x00000008)
- #define MPI2_ETHPG1_FLAG_ENABLE_IPV4 (0x00000004)
- #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES (0x00000002)
- #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF (0x00000001)
- /*values for Ethernet Page 1 MediaState field */
- #define MPI2_ETHPG1_MS_DUPLEX_MASK (0x80)
- #define MPI2_ETHPG1_MS_HALF_DUPLEX (0x00)
- #define MPI2_ETHPG1_MS_FULL_DUPLEX (0x80)
- #define MPI2_ETHPG1_MS_DATA_RATE_MASK (0x07)
- #define MPI2_ETHPG1_MS_DATA_RATE_AUTO (0x00)
- #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT (0x01)
- #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT (0x02)
- #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT (0x03)
- /****************************************************************************
- * Extended Manufacturing Config Pages
- ****************************************************************************/
- /*
- *Generic structure to use for product-specific extended manufacturing pages
- *(currently Extended Manufacturing Page 40 through Extended Manufacturing
- *Page 60).
- */
- typedef struct _MPI2_CONFIG_PAGE_EXT_MAN_PS {
- MPI2_CONFIG_EXTENDED_PAGE_HEADER
- Header; /*0x00 */
- U32
- ProductSpecificInfo; /*0x08 */
- } MPI2_CONFIG_PAGE_EXT_MAN_PS,
- *PTR_MPI2_CONFIG_PAGE_EXT_MAN_PS,
- Mpi2ExtManufacturingPagePS_t,
- *pMpi2ExtManufacturingPagePS_t;
- /*PageVersion should be provided by product-specific code */
- #endif
|