arcmsr.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /*
  2. *******************************************************************************
  3. ** O.S : Linux
  4. ** FILE NAME : arcmsr.h
  5. ** BY : Nick Cheng
  6. ** Description: SCSI RAID Device Driver for
  7. ** ARECA RAID Host adapter
  8. *******************************************************************************
  9. ** Copyright (C) 2002 - 2005, Areca Technology Corporation All rights reserved.
  10. **
  11. ** Web site: www.areca.com.tw
  12. ** E-mail: support@areca.com.tw
  13. **
  14. ** This program is free software; you can redistribute it and/or modify
  15. ** it under the terms of the GNU General Public License version 2 as
  16. ** published by the Free Software Foundation.
  17. ** This program is distributed in the hope that it will be useful,
  18. ** but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. ** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. ** GNU General Public License for more details.
  21. *******************************************************************************
  22. ** Redistribution and use in source and binary forms, with or without
  23. ** modification, are permitted provided that the following conditions
  24. ** are met:
  25. ** 1. Redistributions of source code must retain the above copyright
  26. ** notice, this list of conditions and the following disclaimer.
  27. ** 2. Redistributions in binary form must reproduce the above copyright
  28. ** notice, this list of conditions and the following disclaimer in the
  29. ** documentation and/or other materials provided with the distribution.
  30. ** 3. The name of the author may not be used to endorse or promote products
  31. ** derived from this software without specific prior written permission.
  32. **
  33. ** THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
  34. ** IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  35. ** OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  36. ** IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  37. ** INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES(INCLUDING, BUT
  38. ** NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  39. ** DATA, OR PROFITS; OR BUSINESS INTERRUPTION)HOWEVER CAUSED AND ON ANY
  40. ** THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  41. **(INCLUDING NEGLIGENCE OR OTHERWISE)ARISING IN ANY WAY OUT OF THE USE OF
  42. ** THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  43. *******************************************************************************
  44. */
  45. #include <linux/interrupt.h>
  46. struct device_attribute;
  47. /*The limit of outstanding scsi command that firmware can handle*/
  48. #ifdef CONFIG_XEN
  49. #define ARCMSR_MAX_FREECCB_NUM 160
  50. #define ARCMSR_MAX_OUTSTANDING_CMD 155
  51. #else
  52. #define ARCMSR_MAX_FREECCB_NUM 320
  53. #define ARCMSR_MAX_OUTSTANDING_CMD 255
  54. #endif
  55. #define ARCMSR_DRIVER_VERSION "v1.30.00.22-20151126"
  56. #define ARCMSR_SCSI_INITIATOR_ID 255
  57. #define ARCMSR_MAX_XFER_SECTORS 512
  58. #define ARCMSR_MAX_XFER_SECTORS_B 4096
  59. #define ARCMSR_MAX_XFER_SECTORS_C 304
  60. #define ARCMSR_MAX_TARGETID 17
  61. #define ARCMSR_MAX_TARGETLUN 8
  62. #define ARCMSR_MAX_CMD_PERLUN ARCMSR_MAX_OUTSTANDING_CMD
  63. #define ARCMSR_MAX_QBUFFER 4096
  64. #define ARCMSR_DEFAULT_SG_ENTRIES 38
  65. #define ARCMSR_MAX_HBB_POSTQUEUE 264
  66. #define ARCMSR_MAX_ARC1214_POSTQUEUE 256
  67. #define ARCMSR_MAX_ARC1214_DONEQUEUE 257
  68. #define ARCMSR_MAX_XFER_LEN 0x26000 /* 152K */
  69. #define ARCMSR_CDB_SG_PAGE_LENGTH 256
  70. #define ARCMST_NUM_MSIX_VECTORS 4
  71. #ifndef PCI_DEVICE_ID_ARECA_1880
  72. #define PCI_DEVICE_ID_ARECA_1880 0x1880
  73. #endif
  74. #ifndef PCI_DEVICE_ID_ARECA_1214
  75. #define PCI_DEVICE_ID_ARECA_1214 0x1214
  76. #endif
  77. #ifndef PCI_DEVICE_ID_ARECA_1203
  78. #define PCI_DEVICE_ID_ARECA_1203 0x1203
  79. #endif
  80. /*
  81. **********************************************************************************
  82. **
  83. **********************************************************************************
  84. */
  85. #define ARC_SUCCESS 0
  86. #define ARC_FAILURE 1
  87. /*
  88. *******************************************************************************
  89. ** split 64bits dma addressing
  90. *******************************************************************************
  91. */
  92. #define dma_addr_hi32(addr) (uint32_t) ((addr>>16)>>16)
  93. #define dma_addr_lo32(addr) (uint32_t) (addr & 0xffffffff)
  94. /*
  95. *******************************************************************************
  96. ** MESSAGE CONTROL CODE
  97. *******************************************************************************
  98. */
  99. struct CMD_MESSAGE
  100. {
  101. uint32_t HeaderLength;
  102. uint8_t Signature[8];
  103. uint32_t Timeout;
  104. uint32_t ControlCode;
  105. uint32_t ReturnCode;
  106. uint32_t Length;
  107. };
  108. /*
  109. *******************************************************************************
  110. ** IOP Message Transfer Data for user space
  111. *******************************************************************************
  112. */
  113. #define ARCMSR_API_DATA_BUFLEN 1032
  114. struct CMD_MESSAGE_FIELD
  115. {
  116. struct CMD_MESSAGE cmdmessage;
  117. uint8_t messagedatabuffer[ARCMSR_API_DATA_BUFLEN];
  118. };
  119. /* IOP message transfer */
  120. #define ARCMSR_MESSAGE_FAIL 0x0001
  121. /* DeviceType */
  122. #define ARECA_SATA_RAID 0x90000000
  123. /* FunctionCode */
  124. #define FUNCTION_READ_RQBUFFER 0x0801
  125. #define FUNCTION_WRITE_WQBUFFER 0x0802
  126. #define FUNCTION_CLEAR_RQBUFFER 0x0803
  127. #define FUNCTION_CLEAR_WQBUFFER 0x0804
  128. #define FUNCTION_CLEAR_ALLQBUFFER 0x0805
  129. #define FUNCTION_RETURN_CODE_3F 0x0806
  130. #define FUNCTION_SAY_HELLO 0x0807
  131. #define FUNCTION_SAY_GOODBYE 0x0808
  132. #define FUNCTION_FLUSH_ADAPTER_CACHE 0x0809
  133. #define FUNCTION_GET_FIRMWARE_STATUS 0x080A
  134. #define FUNCTION_HARDWARE_RESET 0x080B
  135. /* ARECA IO CONTROL CODE*/
  136. #define ARCMSR_MESSAGE_READ_RQBUFFER \
  137. ARECA_SATA_RAID | FUNCTION_READ_RQBUFFER
  138. #define ARCMSR_MESSAGE_WRITE_WQBUFFER \
  139. ARECA_SATA_RAID | FUNCTION_WRITE_WQBUFFER
  140. #define ARCMSR_MESSAGE_CLEAR_RQBUFFER \
  141. ARECA_SATA_RAID | FUNCTION_CLEAR_RQBUFFER
  142. #define ARCMSR_MESSAGE_CLEAR_WQBUFFER \
  143. ARECA_SATA_RAID | FUNCTION_CLEAR_WQBUFFER
  144. #define ARCMSR_MESSAGE_CLEAR_ALLQBUFFER \
  145. ARECA_SATA_RAID | FUNCTION_CLEAR_ALLQBUFFER
  146. #define ARCMSR_MESSAGE_RETURN_CODE_3F \
  147. ARECA_SATA_RAID | FUNCTION_RETURN_CODE_3F
  148. #define ARCMSR_MESSAGE_SAY_HELLO \
  149. ARECA_SATA_RAID | FUNCTION_SAY_HELLO
  150. #define ARCMSR_MESSAGE_SAY_GOODBYE \
  151. ARECA_SATA_RAID | FUNCTION_SAY_GOODBYE
  152. #define ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE \
  153. ARECA_SATA_RAID | FUNCTION_FLUSH_ADAPTER_CACHE
  154. /* ARECA IOCTL ReturnCode */
  155. #define ARCMSR_MESSAGE_RETURNCODE_OK 0x00000001
  156. #define ARCMSR_MESSAGE_RETURNCODE_ERROR 0x00000006
  157. #define ARCMSR_MESSAGE_RETURNCODE_3F 0x0000003F
  158. #define ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON 0x00000088
  159. /*
  160. *************************************************************
  161. ** structure for holding DMA address data
  162. *************************************************************
  163. */
  164. #define IS_DMA64 (sizeof(dma_addr_t) == 8)
  165. #define IS_SG64_ADDR 0x01000000 /* bit24 */
  166. struct SG32ENTRY
  167. {
  168. __le32 length;
  169. __le32 address;
  170. }__attribute__ ((packed));
  171. struct SG64ENTRY
  172. {
  173. __le32 length;
  174. __le32 address;
  175. __le32 addresshigh;
  176. }__attribute__ ((packed));
  177. /*
  178. ********************************************************************
  179. ** Q Buffer of IOP Message Transfer
  180. ********************************************************************
  181. */
  182. struct QBUFFER
  183. {
  184. uint32_t data_len;
  185. uint8_t data[124];
  186. };
  187. /*
  188. *******************************************************************************
  189. ** FIRMWARE INFO for Intel IOP R 80331 processor (Type A)
  190. *******************************************************************************
  191. */
  192. struct FIRMWARE_INFO
  193. {
  194. uint32_t signature; /*0, 00-03*/
  195. uint32_t request_len; /*1, 04-07*/
  196. uint32_t numbers_queue; /*2, 08-11*/
  197. uint32_t sdram_size; /*3, 12-15*/
  198. uint32_t ide_channels; /*4, 16-19*/
  199. char vendor[40]; /*5, 20-59*/
  200. char model[8]; /*15, 60-67*/
  201. char firmware_ver[16]; /*17, 68-83*/
  202. char device_map[16]; /*21, 84-99*/
  203. uint32_t cfgVersion; /*25,100-103 Added for checking of new firmware capability*/
  204. uint8_t cfgSerial[16]; /*26,104-119*/
  205. uint32_t cfgPicStatus; /*30,120-123*/
  206. };
  207. /* signature of set and get firmware config */
  208. #define ARCMSR_SIGNATURE_GET_CONFIG 0x87974060
  209. #define ARCMSR_SIGNATURE_SET_CONFIG 0x87974063
  210. /* message code of inbound message register */
  211. #define ARCMSR_INBOUND_MESG0_NOP 0x00000000
  212. #define ARCMSR_INBOUND_MESG0_GET_CONFIG 0x00000001
  213. #define ARCMSR_INBOUND_MESG0_SET_CONFIG 0x00000002
  214. #define ARCMSR_INBOUND_MESG0_ABORT_CMD 0x00000003
  215. #define ARCMSR_INBOUND_MESG0_STOP_BGRB 0x00000004
  216. #define ARCMSR_INBOUND_MESG0_FLUSH_CACHE 0x00000005
  217. #define ARCMSR_INBOUND_MESG0_START_BGRB 0x00000006
  218. #define ARCMSR_INBOUND_MESG0_CHK331PENDING 0x00000007
  219. #define ARCMSR_INBOUND_MESG0_SYNC_TIMER 0x00000008
  220. /* doorbell interrupt generator */
  221. #define ARCMSR_INBOUND_DRIVER_DATA_WRITE_OK 0x00000001
  222. #define ARCMSR_INBOUND_DRIVER_DATA_READ_OK 0x00000002
  223. #define ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK 0x00000001
  224. #define ARCMSR_OUTBOUND_IOP331_DATA_READ_OK 0x00000002
  225. /* ccb areca cdb flag */
  226. #define ARCMSR_CCBPOST_FLAG_SGL_BSIZE 0x80000000
  227. #define ARCMSR_CCBPOST_FLAG_IAM_BIOS 0x40000000
  228. #define ARCMSR_CCBREPLY_FLAG_IAM_BIOS 0x40000000
  229. #define ARCMSR_CCBREPLY_FLAG_ERROR_MODE0 0x10000000
  230. #define ARCMSR_CCBREPLY_FLAG_ERROR_MODE1 0x00000001
  231. /* outbound firmware ok */
  232. #define ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK 0x80000000
  233. /* ARC-1680 Bus Reset*/
  234. #define ARCMSR_ARC1680_BUS_RESET 0x00000003
  235. /* ARC-1880 Bus Reset*/
  236. #define ARCMSR_ARC1880_RESET_ADAPTER 0x00000024
  237. #define ARCMSR_ARC1880_DiagWrite_ENABLE 0x00000080
  238. /*
  239. ************************************************************************
  240. ** SPEC. for Areca Type B adapter
  241. ************************************************************************
  242. */
  243. /* ARECA HBB COMMAND for its FIRMWARE */
  244. /* window of "instruction flags" from driver to iop */
  245. #define ARCMSR_DRV2IOP_DOORBELL 0x00020400
  246. #define ARCMSR_DRV2IOP_DOORBELL_MASK 0x00020404
  247. /* window of "instruction flags" from iop to driver */
  248. #define ARCMSR_IOP2DRV_DOORBELL 0x00020408
  249. #define ARCMSR_IOP2DRV_DOORBELL_MASK 0x0002040C
  250. /* window of "instruction flags" from iop to driver */
  251. #define ARCMSR_IOP2DRV_DOORBELL_1203 0x00021870
  252. #define ARCMSR_IOP2DRV_DOORBELL_MASK_1203 0x00021874
  253. /* window of "instruction flags" from driver to iop */
  254. #define ARCMSR_DRV2IOP_DOORBELL_1203 0x00021878
  255. #define ARCMSR_DRV2IOP_DOORBELL_MASK_1203 0x0002187C
  256. /* ARECA FLAG LANGUAGE */
  257. /* ioctl transfer */
  258. #define ARCMSR_IOP2DRV_DATA_WRITE_OK 0x00000001
  259. /* ioctl transfer */
  260. #define ARCMSR_IOP2DRV_DATA_READ_OK 0x00000002
  261. #define ARCMSR_IOP2DRV_CDB_DONE 0x00000004
  262. #define ARCMSR_IOP2DRV_MESSAGE_CMD_DONE 0x00000008
  263. #define ARCMSR_DOORBELL_HANDLE_INT 0x0000000F
  264. #define ARCMSR_DOORBELL_INT_CLEAR_PATTERN 0xFF00FFF0
  265. #define ARCMSR_MESSAGE_INT_CLEAR_PATTERN 0xFF00FFF7
  266. /* (ARCMSR_INBOUND_MESG0_GET_CONFIG<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  267. #define ARCMSR_MESSAGE_GET_CONFIG 0x00010008
  268. /* (ARCMSR_INBOUND_MESG0_SET_CONFIG<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  269. #define ARCMSR_MESSAGE_SET_CONFIG 0x00020008
  270. /* (ARCMSR_INBOUND_MESG0_ABORT_CMD<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  271. #define ARCMSR_MESSAGE_ABORT_CMD 0x00030008
  272. /* (ARCMSR_INBOUND_MESG0_STOP_BGRB<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  273. #define ARCMSR_MESSAGE_STOP_BGRB 0x00040008
  274. /* (ARCMSR_INBOUND_MESG0_FLUSH_CACHE<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  275. #define ARCMSR_MESSAGE_FLUSH_CACHE 0x00050008
  276. /* (ARCMSR_INBOUND_MESG0_START_BGRB<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
  277. #define ARCMSR_MESSAGE_START_BGRB 0x00060008
  278. #define ARCMSR_MESSAGE_START_DRIVER_MODE 0x000E0008
  279. #define ARCMSR_MESSAGE_SET_POST_WINDOW 0x000F0008
  280. #define ARCMSR_MESSAGE_ACTIVE_EOI_MODE 0x00100008
  281. /* ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK */
  282. #define ARCMSR_MESSAGE_FIRMWARE_OK 0x80000000
  283. /* ioctl transfer */
  284. #define ARCMSR_DRV2IOP_DATA_WRITE_OK 0x00000001
  285. /* ioctl transfer */
  286. #define ARCMSR_DRV2IOP_DATA_READ_OK 0x00000002
  287. #define ARCMSR_DRV2IOP_CDB_POSTED 0x00000004
  288. #define ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED 0x00000008
  289. #define ARCMSR_DRV2IOP_END_OF_INTERRUPT 0x00000010
  290. /* data tunnel buffer between user space program and its firmware */
  291. /* user space data to iop 128bytes */
  292. #define ARCMSR_MESSAGE_WBUFFER 0x0000fe00
  293. /* iop data to user space 128bytes */
  294. #define ARCMSR_MESSAGE_RBUFFER 0x0000ff00
  295. /* iop message_rwbuffer for message command */
  296. #define ARCMSR_MESSAGE_RWBUFFER 0x0000fa00
  297. #define MEM_BASE0(x) (u32 __iomem *)((unsigned long)acb->mem_base0 + x)
  298. #define MEM_BASE1(x) (u32 __iomem *)((unsigned long)acb->mem_base1 + x)
  299. /*
  300. ************************************************************************
  301. ** SPEC. for Areca HBC adapter
  302. ************************************************************************
  303. */
  304. #define ARCMSR_HBC_ISR_THROTTLING_LEVEL 12
  305. #define ARCMSR_HBC_ISR_MAX_DONE_QUEUE 20
  306. /* Host Interrupt Mask */
  307. #define ARCMSR_HBCMU_UTILITY_A_ISR_MASK 0x00000001 /* When clear, the Utility_A interrupt routes to the host.*/
  308. #define ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR_MASK 0x00000004 /* When clear, the General Outbound Doorbell interrupt routes to the host.*/
  309. #define ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR_MASK 0x00000008 /* When clear, the Outbound Post List FIFO Not Empty interrupt routes to the host.*/
  310. #define ARCMSR_HBCMU_ALL_INTMASKENABLE 0x0000000D /* disable all ISR */
  311. /* Host Interrupt Status */
  312. #define ARCMSR_HBCMU_UTILITY_A_ISR 0x00000001
  313. /*
  314. ** Set when the Utility_A Interrupt bit is set in the Outbound Doorbell Register.
  315. ** It clears by writing a 1 to the Utility_A bit in the Outbound Doorbell Clear Register or through automatic clearing (if enabled).
  316. */
  317. #define ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR 0x00000004
  318. /*
  319. ** Set if Outbound Doorbell register bits 30:1 have a non-zero
  320. ** value. This bit clears only when Outbound Doorbell bits
  321. ** 30:1 are ALL clear. Only a write to the Outbound Doorbell
  322. ** Clear register clears bits in the Outbound Doorbell register.
  323. */
  324. #define ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR 0x00000008
  325. /*
  326. ** Set whenever the Outbound Post List Producer/Consumer
  327. ** Register (FIFO) is not empty. It clears when the Outbound
  328. ** Post List FIFO is empty.
  329. */
  330. #define ARCMSR_HBCMU_SAS_ALL_INT 0x00000010
  331. /*
  332. ** This bit indicates a SAS interrupt from a source external to
  333. ** the PCIe core. This bit is not maskable.
  334. */
  335. /* DoorBell*/
  336. #define ARCMSR_HBCMU_DRV2IOP_DATA_WRITE_OK 0x00000002
  337. #define ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK 0x00000004
  338. /*inbound message 0 ready*/
  339. #define ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE 0x00000008
  340. /*more than 12 request completed in a time*/
  341. #define ARCMSR_HBCMU_DRV2IOP_POSTQUEUE_THROTTLING 0x00000010
  342. #define ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_OK 0x00000002
  343. /*outbound DATA WRITE isr door bell clear*/
  344. #define ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_DOORBELL_CLEAR 0x00000002
  345. #define ARCMSR_HBCMU_IOP2DRV_DATA_READ_OK 0x00000004
  346. /*outbound DATA READ isr door bell clear*/
  347. #define ARCMSR_HBCMU_IOP2DRV_DATA_READ_DOORBELL_CLEAR 0x00000004
  348. /*outbound message 0 ready*/
  349. #define ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE 0x00000008
  350. /*outbound message cmd isr door bell clear*/
  351. #define ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR 0x00000008
  352. /*ARCMSR_HBAMU_MESSAGE_FIRMWARE_OK*/
  353. #define ARCMSR_HBCMU_MESSAGE_FIRMWARE_OK 0x80000000
  354. /*
  355. *******************************************************************************
  356. ** SPEC. for Areca Type D adapter
  357. *******************************************************************************
  358. */
  359. #define ARCMSR_ARC1214_CHIP_ID 0x00004
  360. #define ARCMSR_ARC1214_CPU_MEMORY_CONFIGURATION 0x00008
  361. #define ARCMSR_ARC1214_I2_HOST_INTERRUPT_MASK 0x00034
  362. #define ARCMSR_ARC1214_SAMPLE_RESET 0x00100
  363. #define ARCMSR_ARC1214_RESET_REQUEST 0x00108
  364. #define ARCMSR_ARC1214_MAIN_INTERRUPT_STATUS 0x00200
  365. #define ARCMSR_ARC1214_PCIE_F0_INTERRUPT_ENABLE 0x0020C
  366. #define ARCMSR_ARC1214_INBOUND_MESSAGE0 0x00400
  367. #define ARCMSR_ARC1214_INBOUND_MESSAGE1 0x00404
  368. #define ARCMSR_ARC1214_OUTBOUND_MESSAGE0 0x00420
  369. #define ARCMSR_ARC1214_OUTBOUND_MESSAGE1 0x00424
  370. #define ARCMSR_ARC1214_INBOUND_DOORBELL 0x00460
  371. #define ARCMSR_ARC1214_OUTBOUND_DOORBELL 0x00480
  372. #define ARCMSR_ARC1214_OUTBOUND_DOORBELL_ENABLE 0x00484
  373. #define ARCMSR_ARC1214_INBOUND_LIST_BASE_LOW 0x01000
  374. #define ARCMSR_ARC1214_INBOUND_LIST_BASE_HIGH 0x01004
  375. #define ARCMSR_ARC1214_INBOUND_LIST_WRITE_POINTER 0x01018
  376. #define ARCMSR_ARC1214_OUTBOUND_LIST_BASE_LOW 0x01060
  377. #define ARCMSR_ARC1214_OUTBOUND_LIST_BASE_HIGH 0x01064
  378. #define ARCMSR_ARC1214_OUTBOUND_LIST_COPY_POINTER 0x0106C
  379. #define ARCMSR_ARC1214_OUTBOUND_LIST_READ_POINTER 0x01070
  380. #define ARCMSR_ARC1214_OUTBOUND_INTERRUPT_CAUSE 0x01088
  381. #define ARCMSR_ARC1214_OUTBOUND_INTERRUPT_ENABLE 0x0108C
  382. #define ARCMSR_ARC1214_MESSAGE_WBUFFER 0x02000
  383. #define ARCMSR_ARC1214_MESSAGE_RBUFFER 0x02100
  384. #define ARCMSR_ARC1214_MESSAGE_RWBUFFER 0x02200
  385. /* Host Interrupt Mask */
  386. #define ARCMSR_ARC1214_ALL_INT_ENABLE 0x00001010
  387. #define ARCMSR_ARC1214_ALL_INT_DISABLE 0x00000000
  388. /* Host Interrupt Status */
  389. #define ARCMSR_ARC1214_OUTBOUND_DOORBELL_ISR 0x00001000
  390. #define ARCMSR_ARC1214_OUTBOUND_POSTQUEUE_ISR 0x00000010
  391. /* DoorBell*/
  392. #define ARCMSR_ARC1214_DRV2IOP_DATA_IN_READY 0x00000001
  393. #define ARCMSR_ARC1214_DRV2IOP_DATA_OUT_READ 0x00000002
  394. /*inbound message 0 ready*/
  395. #define ARCMSR_ARC1214_IOP2DRV_DATA_WRITE_OK 0x00000001
  396. /*outbound DATA WRITE isr door bell clear*/
  397. #define ARCMSR_ARC1214_IOP2DRV_DATA_READ_OK 0x00000002
  398. /*outbound message 0 ready*/
  399. #define ARCMSR_ARC1214_IOP2DRV_MESSAGE_CMD_DONE 0x02000000
  400. /*outbound message cmd isr door bell clear*/
  401. /*ARCMSR_HBAMU_MESSAGE_FIRMWARE_OK*/
  402. #define ARCMSR_ARC1214_MESSAGE_FIRMWARE_OK 0x80000000
  403. #define ARCMSR_ARC1214_OUTBOUND_LIST_INTERRUPT_CLEAR 0x00000001
  404. /*
  405. *******************************************************************************
  406. ** ARECA SCSI COMMAND DESCRIPTOR BLOCK size 0x1F8 (504)
  407. *******************************************************************************
  408. */
  409. struct ARCMSR_CDB
  410. {
  411. uint8_t Bus;
  412. uint8_t TargetID;
  413. uint8_t LUN;
  414. uint8_t Function;
  415. uint8_t CdbLength;
  416. uint8_t sgcount;
  417. uint8_t Flags;
  418. #define ARCMSR_CDB_FLAG_SGL_BSIZE 0x01
  419. #define ARCMSR_CDB_FLAG_BIOS 0x02
  420. #define ARCMSR_CDB_FLAG_WRITE 0x04
  421. #define ARCMSR_CDB_FLAG_SIMPLEQ 0x00
  422. #define ARCMSR_CDB_FLAG_HEADQ 0x08
  423. #define ARCMSR_CDB_FLAG_ORDEREDQ 0x10
  424. uint8_t msgPages;
  425. uint32_t msgContext;
  426. uint32_t DataLength;
  427. uint8_t Cdb[16];
  428. uint8_t DeviceStatus;
  429. #define ARCMSR_DEV_CHECK_CONDITION 0x02
  430. #define ARCMSR_DEV_SELECT_TIMEOUT 0xF0
  431. #define ARCMSR_DEV_ABORTED 0xF1
  432. #define ARCMSR_DEV_INIT_FAIL 0xF2
  433. uint8_t SenseData[15];
  434. union
  435. {
  436. struct SG32ENTRY sg32entry[1];
  437. struct SG64ENTRY sg64entry[1];
  438. } u;
  439. };
  440. /*
  441. *******************************************************************************
  442. ** Messaging Unit (MU) of the Intel R 80331 I/O processor(Type A) and Type B processor
  443. *******************************************************************************
  444. */
  445. struct MessageUnit_A
  446. {
  447. uint32_t resrved0[4]; /*0000 000F*/
  448. uint32_t inbound_msgaddr0; /*0010 0013*/
  449. uint32_t inbound_msgaddr1; /*0014 0017*/
  450. uint32_t outbound_msgaddr0; /*0018 001B*/
  451. uint32_t outbound_msgaddr1; /*001C 001F*/
  452. uint32_t inbound_doorbell; /*0020 0023*/
  453. uint32_t inbound_intstatus; /*0024 0027*/
  454. uint32_t inbound_intmask; /*0028 002B*/
  455. uint32_t outbound_doorbell; /*002C 002F*/
  456. uint32_t outbound_intstatus; /*0030 0033*/
  457. uint32_t outbound_intmask; /*0034 0037*/
  458. uint32_t reserved1[2]; /*0038 003F*/
  459. uint32_t inbound_queueport; /*0040 0043*/
  460. uint32_t outbound_queueport; /*0044 0047*/
  461. uint32_t reserved2[2]; /*0048 004F*/
  462. uint32_t reserved3[492]; /*0050 07FF 492*/
  463. uint32_t reserved4[128]; /*0800 09FF 128*/
  464. uint32_t message_rwbuffer[256]; /*0a00 0DFF 256*/
  465. uint32_t message_wbuffer[32]; /*0E00 0E7F 32*/
  466. uint32_t reserved5[32]; /*0E80 0EFF 32*/
  467. uint32_t message_rbuffer[32]; /*0F00 0F7F 32*/
  468. uint32_t reserved6[32]; /*0F80 0FFF 32*/
  469. };
  470. struct MessageUnit_B
  471. {
  472. uint32_t post_qbuffer[ARCMSR_MAX_HBB_POSTQUEUE];
  473. uint32_t done_qbuffer[ARCMSR_MAX_HBB_POSTQUEUE];
  474. uint32_t postq_index;
  475. uint32_t doneq_index;
  476. uint32_t __iomem *drv2iop_doorbell;
  477. uint32_t __iomem *drv2iop_doorbell_mask;
  478. uint32_t __iomem *iop2drv_doorbell;
  479. uint32_t __iomem *iop2drv_doorbell_mask;
  480. uint32_t __iomem *message_rwbuffer;
  481. uint32_t __iomem *message_wbuffer;
  482. uint32_t __iomem *message_rbuffer;
  483. };
  484. /*
  485. *********************************************************************
  486. ** LSI
  487. *********************************************************************
  488. */
  489. struct MessageUnit_C{
  490. uint32_t message_unit_status; /*0000 0003*/
  491. uint32_t slave_error_attribute; /*0004 0007*/
  492. uint32_t slave_error_address; /*0008 000B*/
  493. uint32_t posted_outbound_doorbell; /*000C 000F*/
  494. uint32_t master_error_attribute; /*0010 0013*/
  495. uint32_t master_error_address_low; /*0014 0017*/
  496. uint32_t master_error_address_high; /*0018 001B*/
  497. uint32_t hcb_size; /*001C 001F*/
  498. uint32_t inbound_doorbell; /*0020 0023*/
  499. uint32_t diagnostic_rw_data; /*0024 0027*/
  500. uint32_t diagnostic_rw_address_low; /*0028 002B*/
  501. uint32_t diagnostic_rw_address_high; /*002C 002F*/
  502. uint32_t host_int_status; /*0030 0033*/
  503. uint32_t host_int_mask; /*0034 0037*/
  504. uint32_t dcr_data; /*0038 003B*/
  505. uint32_t dcr_address; /*003C 003F*/
  506. uint32_t inbound_queueport; /*0040 0043*/
  507. uint32_t outbound_queueport; /*0044 0047*/
  508. uint32_t hcb_pci_address_low; /*0048 004B*/
  509. uint32_t hcb_pci_address_high; /*004C 004F*/
  510. uint32_t iop_int_status; /*0050 0053*/
  511. uint32_t iop_int_mask; /*0054 0057*/
  512. uint32_t iop_inbound_queue_port; /*0058 005B*/
  513. uint32_t iop_outbound_queue_port; /*005C 005F*/
  514. uint32_t inbound_free_list_index; /*0060 0063*/
  515. uint32_t inbound_post_list_index; /*0064 0067*/
  516. uint32_t outbound_free_list_index; /*0068 006B*/
  517. uint32_t outbound_post_list_index; /*006C 006F*/
  518. uint32_t inbound_doorbell_clear; /*0070 0073*/
  519. uint32_t i2o_message_unit_control; /*0074 0077*/
  520. uint32_t last_used_message_source_address_low; /*0078 007B*/
  521. uint32_t last_used_message_source_address_high; /*007C 007F*/
  522. uint32_t pull_mode_data_byte_count[4]; /*0080 008F*/
  523. uint32_t message_dest_address_index; /*0090 0093*/
  524. uint32_t done_queue_not_empty_int_counter_timer; /*0094 0097*/
  525. uint32_t utility_A_int_counter_timer; /*0098 009B*/
  526. uint32_t outbound_doorbell; /*009C 009F*/
  527. uint32_t outbound_doorbell_clear; /*00A0 00A3*/
  528. uint32_t message_source_address_index; /*00A4 00A7*/
  529. uint32_t message_done_queue_index; /*00A8 00AB*/
  530. uint32_t reserved0; /*00AC 00AF*/
  531. uint32_t inbound_msgaddr0; /*00B0 00B3*/
  532. uint32_t inbound_msgaddr1; /*00B4 00B7*/
  533. uint32_t outbound_msgaddr0; /*00B8 00BB*/
  534. uint32_t outbound_msgaddr1; /*00BC 00BF*/
  535. uint32_t inbound_queueport_low; /*00C0 00C3*/
  536. uint32_t inbound_queueport_high; /*00C4 00C7*/
  537. uint32_t outbound_queueport_low; /*00C8 00CB*/
  538. uint32_t outbound_queueport_high; /*00CC 00CF*/
  539. uint32_t iop_inbound_queue_port_low; /*00D0 00D3*/
  540. uint32_t iop_inbound_queue_port_high; /*00D4 00D7*/
  541. uint32_t iop_outbound_queue_port_low; /*00D8 00DB*/
  542. uint32_t iop_outbound_queue_port_high; /*00DC 00DF*/
  543. uint32_t message_dest_queue_port_low; /*00E0 00E3*/
  544. uint32_t message_dest_queue_port_high; /*00E4 00E7*/
  545. uint32_t last_used_message_dest_address_low; /*00E8 00EB*/
  546. uint32_t last_used_message_dest_address_high; /*00EC 00EF*/
  547. uint32_t message_done_queue_base_address_low; /*00F0 00F3*/
  548. uint32_t message_done_queue_base_address_high; /*00F4 00F7*/
  549. uint32_t host_diagnostic; /*00F8 00FB*/
  550. uint32_t write_sequence; /*00FC 00FF*/
  551. uint32_t reserved1[34]; /*0100 0187*/
  552. uint32_t reserved2[1950]; /*0188 1FFF*/
  553. uint32_t message_wbuffer[32]; /*2000 207F*/
  554. uint32_t reserved3[32]; /*2080 20FF*/
  555. uint32_t message_rbuffer[32]; /*2100 217F*/
  556. uint32_t reserved4[32]; /*2180 21FF*/
  557. uint32_t msgcode_rwbuffer[256]; /*2200 23FF*/
  558. };
  559. /*
  560. *********************************************************************
  561. ** Messaging Unit (MU) of Type D processor
  562. *********************************************************************
  563. */
  564. struct InBound_SRB {
  565. uint32_t addressLow; /* pointer to SRB block */
  566. uint32_t addressHigh;
  567. uint32_t length; /* in DWORDs */
  568. uint32_t reserved0;
  569. };
  570. struct OutBound_SRB {
  571. uint32_t addressLow; /* pointer to SRB block */
  572. uint32_t addressHigh;
  573. };
  574. struct MessageUnit_D {
  575. struct InBound_SRB post_qbuffer[ARCMSR_MAX_ARC1214_POSTQUEUE];
  576. volatile struct OutBound_SRB
  577. done_qbuffer[ARCMSR_MAX_ARC1214_DONEQUEUE];
  578. u16 postq_index;
  579. volatile u16 doneq_index;
  580. u32 __iomem *chip_id; /* 0x00004 */
  581. u32 __iomem *cpu_mem_config; /* 0x00008 */
  582. u32 __iomem *i2o_host_interrupt_mask; /* 0x00034 */
  583. u32 __iomem *sample_at_reset; /* 0x00100 */
  584. u32 __iomem *reset_request; /* 0x00108 */
  585. u32 __iomem *host_int_status; /* 0x00200 */
  586. u32 __iomem *pcief0_int_enable; /* 0x0020C */
  587. u32 __iomem *inbound_msgaddr0; /* 0x00400 */
  588. u32 __iomem *inbound_msgaddr1; /* 0x00404 */
  589. u32 __iomem *outbound_msgaddr0; /* 0x00420 */
  590. u32 __iomem *outbound_msgaddr1; /* 0x00424 */
  591. u32 __iomem *inbound_doorbell; /* 0x00460 */
  592. u32 __iomem *outbound_doorbell; /* 0x00480 */
  593. u32 __iomem *outbound_doorbell_enable; /* 0x00484 */
  594. u32 __iomem *inboundlist_base_low; /* 0x01000 */
  595. u32 __iomem *inboundlist_base_high; /* 0x01004 */
  596. u32 __iomem *inboundlist_write_pointer; /* 0x01018 */
  597. u32 __iomem *outboundlist_base_low; /* 0x01060 */
  598. u32 __iomem *outboundlist_base_high; /* 0x01064 */
  599. u32 __iomem *outboundlist_copy_pointer; /* 0x0106C */
  600. u32 __iomem *outboundlist_read_pointer; /* 0x01070 0x01072 */
  601. u32 __iomem *outboundlist_interrupt_cause; /* 0x1088 */
  602. u32 __iomem *outboundlist_interrupt_enable; /* 0x108C */
  603. u32 __iomem *message_wbuffer; /* 0x2000 */
  604. u32 __iomem *message_rbuffer; /* 0x2100 */
  605. u32 __iomem *msgcode_rwbuffer; /* 0x2200 */
  606. };
  607. /*
  608. *******************************************************************************
  609. ** Adapter Control Block
  610. *******************************************************************************
  611. */
  612. struct AdapterControlBlock
  613. {
  614. uint32_t adapter_type; /* adapter A,B..... */
  615. #define ACB_ADAPTER_TYPE_A 0x00000001 /* hba I IOP */
  616. #define ACB_ADAPTER_TYPE_B 0x00000002 /* hbb M IOP */
  617. #define ACB_ADAPTER_TYPE_C 0x00000004 /* hbc P IOP */
  618. #define ACB_ADAPTER_TYPE_D 0x00000008 /* hbd A IOP */
  619. u32 roundup_ccbsize;
  620. struct pci_dev * pdev;
  621. struct Scsi_Host * host;
  622. unsigned long vir2phy_offset;
  623. struct msix_entry entries[ARCMST_NUM_MSIX_VECTORS];
  624. /* Offset is used in making arc cdb physical to virtual calculations */
  625. uint32_t outbound_int_enable;
  626. uint32_t cdb_phyaddr_hi32;
  627. uint32_t reg_mu_acc_handle0;
  628. spinlock_t eh_lock;
  629. spinlock_t ccblist_lock;
  630. spinlock_t postq_lock;
  631. spinlock_t doneq_lock;
  632. spinlock_t rqbuffer_lock;
  633. spinlock_t wqbuffer_lock;
  634. union {
  635. struct MessageUnit_A __iomem *pmuA;
  636. struct MessageUnit_B *pmuB;
  637. struct MessageUnit_C __iomem *pmuC;
  638. struct MessageUnit_D *pmuD;
  639. };
  640. /* message unit ATU inbound base address0 */
  641. void __iomem *mem_base0;
  642. void __iomem *mem_base1;
  643. uint32_t acb_flags;
  644. u16 dev_id;
  645. uint8_t adapter_index;
  646. #define ACB_F_SCSISTOPADAPTER 0x0001
  647. #define ACB_F_MSG_STOP_BGRB 0x0002
  648. /* stop RAID background rebuild */
  649. #define ACB_F_MSG_START_BGRB 0x0004
  650. /* stop RAID background rebuild */
  651. #define ACB_F_IOPDATA_OVERFLOW 0x0008
  652. /* iop message data rqbuffer overflow */
  653. #define ACB_F_MESSAGE_WQBUFFER_CLEARED 0x0010
  654. /* message clear wqbuffer */
  655. #define ACB_F_MESSAGE_RQBUFFER_CLEARED 0x0020
  656. /* message clear rqbuffer */
  657. #define ACB_F_MESSAGE_WQBUFFER_READED 0x0040
  658. #define ACB_F_BUS_RESET 0x0080
  659. #define ACB_F_BUS_HANG_ON 0x0800/* need hardware reset bus */
  660. #define ACB_F_IOP_INITED 0x0100
  661. /* iop init */
  662. #define ACB_F_ABORT 0x0200
  663. #define ACB_F_FIRMWARE_TRAP 0x0400
  664. #define ACB_F_MSI_ENABLED 0x1000
  665. #define ACB_F_MSIX_ENABLED 0x2000
  666. struct CommandControlBlock * pccb_pool[ARCMSR_MAX_FREECCB_NUM];
  667. /* used for memory free */
  668. struct list_head ccb_free_list;
  669. /* head of free ccb list */
  670. atomic_t ccboutstandingcount;
  671. /*The present outstanding command number that in the IOP that
  672. waiting for being handled by FW*/
  673. void * dma_coherent;
  674. /* dma_coherent used for memory free */
  675. dma_addr_t dma_coherent_handle;
  676. /* dma_coherent_handle used for memory free */
  677. dma_addr_t dma_coherent_handle2;
  678. void *dma_coherent2;
  679. unsigned int uncache_size;
  680. uint8_t rqbuffer[ARCMSR_MAX_QBUFFER];
  681. /* data collection buffer for read from 80331 */
  682. int32_t rqbuf_getIndex;
  683. /* first of read buffer */
  684. int32_t rqbuf_putIndex;
  685. /* last of read buffer */
  686. uint8_t wqbuffer[ARCMSR_MAX_QBUFFER];
  687. /* data collection buffer for write to 80331 */
  688. int32_t wqbuf_getIndex;
  689. /* first of write buffer */
  690. int32_t wqbuf_putIndex;
  691. /* last of write buffer */
  692. uint8_t devstate[ARCMSR_MAX_TARGETID][ARCMSR_MAX_TARGETLUN];
  693. /* id0 ..... id15, lun0...lun7 */
  694. #define ARECA_RAID_GONE 0x55
  695. #define ARECA_RAID_GOOD 0xaa
  696. uint32_t num_resets;
  697. uint32_t num_aborts;
  698. uint32_t signature;
  699. uint32_t firm_request_len;
  700. uint32_t firm_numbers_queue;
  701. uint32_t firm_sdram_size;
  702. uint32_t firm_hd_channels;
  703. uint32_t firm_cfg_version;
  704. char firm_model[12];
  705. char firm_version[20];
  706. char device_map[20]; /*21,84-99*/
  707. struct work_struct arcmsr_do_message_isr_bh;
  708. struct timer_list eternal_timer;
  709. unsigned short fw_flag;
  710. #define FW_NORMAL 0x0000
  711. #define FW_BOG 0x0001
  712. #define FW_DEADLOCK 0x0010
  713. atomic_t rq_map_token;
  714. atomic_t ante_token_value;
  715. uint32_t maxOutstanding;
  716. int msix_vector_count;
  717. };/* HW_DEVICE_EXTENSION */
  718. /*
  719. *******************************************************************************
  720. ** Command Control Block
  721. ** this CCB length must be 32 bytes boundary
  722. *******************************************************************************
  723. */
  724. struct CommandControlBlock{
  725. /*x32:sizeof struct_CCB=(32+60)byte, x64:sizeof struct_CCB=(64+60)byte*/
  726. struct list_head list; /*x32: 8byte, x64: 16byte*/
  727. struct scsi_cmnd *pcmd; /*8 bytes pointer of linux scsi command */
  728. struct AdapterControlBlock *acb; /*x32: 4byte, x64: 8byte*/
  729. uint32_t cdb_phyaddr; /*x32: 4byte, x64: 4byte*/
  730. uint32_t arc_cdb_size; /*x32:4byte,x64:4byte*/
  731. uint16_t ccb_flags; /*x32: 2byte, x64: 2byte*/
  732. #define CCB_FLAG_READ 0x0000
  733. #define CCB_FLAG_WRITE 0x0001
  734. #define CCB_FLAG_ERROR 0x0002
  735. #define CCB_FLAG_FLUSHCACHE 0x0004
  736. #define CCB_FLAG_MASTER_ABORTED 0x0008
  737. uint16_t startdone; /*x32:2byte,x32:2byte*/
  738. #define ARCMSR_CCB_DONE 0x0000
  739. #define ARCMSR_CCB_START 0x55AA
  740. #define ARCMSR_CCB_ABORTED 0xAA55
  741. #define ARCMSR_CCB_ILLEGAL 0xFFFF
  742. #if BITS_PER_LONG == 64
  743. /* ======================512+64 bytes======================== */
  744. uint32_t reserved[5]; /*24 byte*/
  745. #else
  746. /* ======================512+32 bytes======================== */
  747. uint32_t reserved; /*8 byte*/
  748. #endif
  749. /* ======================================================= */
  750. struct ARCMSR_CDB arcmsr_cdb;
  751. };
  752. /*
  753. *******************************************************************************
  754. ** ARECA SCSI sense data
  755. *******************************************************************************
  756. */
  757. struct SENSE_DATA
  758. {
  759. uint8_t ErrorCode:7;
  760. #define SCSI_SENSE_CURRENT_ERRORS 0x70
  761. #define SCSI_SENSE_DEFERRED_ERRORS 0x71
  762. uint8_t Valid:1;
  763. uint8_t SegmentNumber;
  764. uint8_t SenseKey:4;
  765. uint8_t Reserved:1;
  766. uint8_t IncorrectLength:1;
  767. uint8_t EndOfMedia:1;
  768. uint8_t FileMark:1;
  769. uint8_t Information[4];
  770. uint8_t AdditionalSenseLength;
  771. uint8_t CommandSpecificInformation[4];
  772. uint8_t AdditionalSenseCode;
  773. uint8_t AdditionalSenseCodeQualifier;
  774. uint8_t FieldReplaceableUnitCode;
  775. uint8_t SenseKeySpecific[3];
  776. };
  777. /*
  778. *******************************************************************************
  779. ** Outbound Interrupt Status Register - OISR
  780. *******************************************************************************
  781. */
  782. #define ARCMSR_MU_OUTBOUND_INTERRUPT_STATUS_REG 0x30
  783. #define ARCMSR_MU_OUTBOUND_PCI_INT 0x10
  784. #define ARCMSR_MU_OUTBOUND_POSTQUEUE_INT 0x08
  785. #define ARCMSR_MU_OUTBOUND_DOORBELL_INT 0x04
  786. #define ARCMSR_MU_OUTBOUND_MESSAGE1_INT 0x02
  787. #define ARCMSR_MU_OUTBOUND_MESSAGE0_INT 0x01
  788. #define ARCMSR_MU_OUTBOUND_HANDLE_INT \
  789. (ARCMSR_MU_OUTBOUND_MESSAGE0_INT \
  790. |ARCMSR_MU_OUTBOUND_MESSAGE1_INT \
  791. |ARCMSR_MU_OUTBOUND_DOORBELL_INT \
  792. |ARCMSR_MU_OUTBOUND_POSTQUEUE_INT \
  793. |ARCMSR_MU_OUTBOUND_PCI_INT)
  794. /*
  795. *******************************************************************************
  796. ** Outbound Interrupt Mask Register - OIMR
  797. *******************************************************************************
  798. */
  799. #define ARCMSR_MU_OUTBOUND_INTERRUPT_MASK_REG 0x34
  800. #define ARCMSR_MU_OUTBOUND_PCI_INTMASKENABLE 0x10
  801. #define ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE 0x08
  802. #define ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE 0x04
  803. #define ARCMSR_MU_OUTBOUND_MESSAGE1_INTMASKENABLE 0x02
  804. #define ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE 0x01
  805. #define ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE 0x1F
  806. extern void arcmsr_write_ioctldata2iop(struct AdapterControlBlock *);
  807. extern uint32_t arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock *,
  808. struct QBUFFER __iomem *);
  809. extern void arcmsr_clear_iop2drv_rqueue_buffer(struct AdapterControlBlock *);
  810. extern struct QBUFFER __iomem *arcmsr_get_iop_rqbuffer(struct AdapterControlBlock *);
  811. extern struct device_attribute *arcmsr_host_attrs[];
  812. extern int arcmsr_alloc_sysfs_attr(struct AdapterControlBlock *);
  813. void arcmsr_free_sysfs_attr(struct AdapterControlBlock *acb);