phy-exynos5250-usb2.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * Samsung SoC USB 1.1/2.0 PHY driver - Exynos 5250 support
  3. *
  4. * Copyright (C) 2013 Samsung Electronics Co., Ltd.
  5. * Author: Kamil Debski <k.debski@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/io.h>
  13. #include <linux/phy/phy.h>
  14. #include <linux/regmap.h>
  15. #include "phy-samsung-usb2.h"
  16. /* Exynos USB PHY registers */
  17. #define EXYNOS_5250_REFCLKSEL_CRYSTAL 0x0
  18. #define EXYNOS_5250_REFCLKSEL_XO 0x1
  19. #define EXYNOS_5250_REFCLKSEL_CLKCORE 0x2
  20. #define EXYNOS_5250_FSEL_9MHZ6 0x0
  21. #define EXYNOS_5250_FSEL_10MHZ 0x1
  22. #define EXYNOS_5250_FSEL_12MHZ 0x2
  23. #define EXYNOS_5250_FSEL_19MHZ2 0x3
  24. #define EXYNOS_5250_FSEL_20MHZ 0x4
  25. #define EXYNOS_5250_FSEL_24MHZ 0x5
  26. #define EXYNOS_5250_FSEL_50MHZ 0x7
  27. /* Normal host */
  28. #define EXYNOS_5250_HOSTPHYCTRL0 0x0
  29. #define EXYNOS_5250_HOSTPHYCTRL0_PHYSWRSTALL BIT(31)
  30. #define EXYNOS_5250_HOSTPHYCTRL0_REFCLKSEL_SHIFT 19
  31. #define EXYNOS_5250_HOSTPHYCTRL0_REFCLKSEL_MASK \
  32. (0x3 << EXYNOS_5250_HOSTPHYCTRL0_REFCLKSEL_SHIFT)
  33. #define EXYNOS_5250_HOSTPHYCTRL0_FSEL_SHIFT 16
  34. #define EXYNOS_5250_HOSTPHYCTRL0_FSEL_MASK \
  35. (0x7 << EXYNOS_5250_HOSTPHYCTRL0_FSEL_SHIFT)
  36. #define EXYNOS_5250_HOSTPHYCTRL0_TESTBURNIN BIT(11)
  37. #define EXYNOS_5250_HOSTPHYCTRL0_RETENABLE BIT(10)
  38. #define EXYNOS_5250_HOSTPHYCTRL0_COMMON_ON_N BIT(9)
  39. #define EXYNOS_5250_HOSTPHYCTRL0_VATESTENB_MASK (0x3 << 7)
  40. #define EXYNOS_5250_HOSTPHYCTRL0_VATESTENB_DUAL (0x0 << 7)
  41. #define EXYNOS_5250_HOSTPHYCTRL0_VATESTENB_ID0 (0x1 << 7)
  42. #define EXYNOS_5250_HOSTPHYCTRL0_VATESTENB_ANALOGTEST (0x2 << 7)
  43. #define EXYNOS_5250_HOSTPHYCTRL0_SIDDQ BIT(6)
  44. #define EXYNOS_5250_HOSTPHYCTRL0_FORCESLEEP BIT(5)
  45. #define EXYNOS_5250_HOSTPHYCTRL0_FORCESUSPEND BIT(4)
  46. #define EXYNOS_5250_HOSTPHYCTRL0_WORDINTERFACE BIT(3)
  47. #define EXYNOS_5250_HOSTPHYCTRL0_UTMISWRST BIT(2)
  48. #define EXYNOS_5250_HOSTPHYCTRL0_LINKSWRST BIT(1)
  49. #define EXYNOS_5250_HOSTPHYCTRL0_PHYSWRST BIT(0)
  50. /* HSIC0 & HSIC1 */
  51. #define EXYNOS_5250_HSICPHYCTRL1 0x10
  52. #define EXYNOS_5250_HSICPHYCTRL2 0x20
  53. #define EXYNOS_5250_HSICPHYCTRLX_REFCLKSEL_MASK (0x3 << 23)
  54. #define EXYNOS_5250_HSICPHYCTRLX_REFCLKSEL_DEFAULT (0x2 << 23)
  55. #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_MASK (0x7f << 16)
  56. #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_12 (0x24 << 16)
  57. #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_15 (0x1c << 16)
  58. #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_16 (0x1a << 16)
  59. #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_19_2 (0x15 << 16)
  60. #define EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_20 (0x14 << 16)
  61. #define EXYNOS_5250_HSICPHYCTRLX_SIDDQ BIT(6)
  62. #define EXYNOS_5250_HSICPHYCTRLX_FORCESLEEP BIT(5)
  63. #define EXYNOS_5250_HSICPHYCTRLX_FORCESUSPEND BIT(4)
  64. #define EXYNOS_5250_HSICPHYCTRLX_WORDINTERFACE BIT(3)
  65. #define EXYNOS_5250_HSICPHYCTRLX_UTMISWRST BIT(2)
  66. #define EXYNOS_5250_HSICPHYCTRLX_PHYSWRST BIT(0)
  67. /* EHCI control */
  68. #define EXYNOS_5250_HOSTEHCICTRL 0x30
  69. #define EXYNOS_5250_HOSTEHCICTRL_ENAINCRXALIGN BIT(29)
  70. #define EXYNOS_5250_HOSTEHCICTRL_ENAINCR4 BIT(28)
  71. #define EXYNOS_5250_HOSTEHCICTRL_ENAINCR8 BIT(27)
  72. #define EXYNOS_5250_HOSTEHCICTRL_ENAINCR16 BIT(26)
  73. #define EXYNOS_5250_HOSTEHCICTRL_AUTOPPDONOVRCUREN BIT(25)
  74. #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL0_SHIFT 19
  75. #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL0_MASK \
  76. (0x3f << EXYNOS_5250_HOSTEHCICTRL_FLADJVAL0_SHIFT)
  77. #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL1_SHIFT 13
  78. #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL1_MASK \
  79. (0x3f << EXYNOS_5250_HOSTEHCICTRL_FLADJVAL1_SHIFT)
  80. #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL2_SHIFT 7
  81. #define EXYNOS_5250_HOSTEHCICTRL_FLADJVAL0_MASK \
  82. (0x3f << EXYNOS_5250_HOSTEHCICTRL_FLADJVAL0_SHIFT)
  83. #define EXYNOS_5250_HOSTEHCICTRL_FLADJVALHOST_SHIFT 1
  84. #define EXYNOS_5250_HOSTEHCICTRL_FLADJVALHOST_MASK \
  85. (0x1 << EXYNOS_5250_HOSTEHCICTRL_FLADJVALHOST_SHIFT)
  86. #define EXYNOS_5250_HOSTEHCICTRL_SIMULATIONMODE BIT(0)
  87. /* OHCI control */
  88. #define EXYNOS_5250_HOSTOHCICTRL 0x34
  89. #define EXYNOS_5250_HOSTOHCICTRL_FRAMELENVAL_SHIFT 1
  90. #define EXYNOS_5250_HOSTOHCICTRL_FRAMELENVAL_MASK \
  91. (0x3ff << EXYNOS_5250_HOSTOHCICTRL_FRAMELENVAL_SHIFT)
  92. #define EXYNOS_5250_HOSTOHCICTRL_FRAMELENVALEN BIT(0)
  93. /* USBOTG */
  94. #define EXYNOS_5250_USBOTGSYS 0x38
  95. #define EXYNOS_5250_USBOTGSYS_PHYLINK_SW_RESET BIT(14)
  96. #define EXYNOS_5250_USBOTGSYS_LINK_SW_RST_UOTG BIT(13)
  97. #define EXYNOS_5250_USBOTGSYS_PHY_SW_RST BIT(12)
  98. #define EXYNOS_5250_USBOTGSYS_REFCLKSEL_SHIFT 9
  99. #define EXYNOS_5250_USBOTGSYS_REFCLKSEL_MASK \
  100. (0x3 << EXYNOS_5250_USBOTGSYS_REFCLKSEL_SHIFT)
  101. #define EXYNOS_5250_USBOTGSYS_ID_PULLUP BIT(8)
  102. #define EXYNOS_5250_USBOTGSYS_COMMON_ON BIT(7)
  103. #define EXYNOS_5250_USBOTGSYS_FSEL_SHIFT 4
  104. #define EXYNOS_5250_USBOTGSYS_FSEL_MASK \
  105. (0x3 << EXYNOS_5250_USBOTGSYS_FSEL_SHIFT)
  106. #define EXYNOS_5250_USBOTGSYS_FORCE_SLEEP BIT(3)
  107. #define EXYNOS_5250_USBOTGSYS_OTGDISABLE BIT(2)
  108. #define EXYNOS_5250_USBOTGSYS_SIDDQ_UOTG BIT(1)
  109. #define EXYNOS_5250_USBOTGSYS_FORCE_SUSPEND BIT(0)
  110. /* Isolation, configured in the power management unit */
  111. #define EXYNOS_5250_USB_ISOL_OTG_OFFSET 0x704
  112. #define EXYNOS_5250_USB_ISOL_OTG BIT(0)
  113. #define EXYNOS_5250_USB_ISOL_HOST_OFFSET 0x708
  114. #define EXYNOS_5250_USB_ISOL_HOST BIT(0)
  115. /* Mode swtich register */
  116. #define EXYNOS_5250_MODE_SWITCH_OFFSET 0x230
  117. #define EXYNOS_5250_MODE_SWITCH_MASK 1
  118. #define EXYNOS_5250_MODE_SWITCH_DEVICE 0
  119. #define EXYNOS_5250_MODE_SWITCH_HOST 1
  120. enum exynos4x12_phy_id {
  121. EXYNOS5250_DEVICE,
  122. EXYNOS5250_HOST,
  123. EXYNOS5250_HSIC0,
  124. EXYNOS5250_HSIC1,
  125. EXYNOS5250_NUM_PHYS,
  126. };
  127. /*
  128. * exynos5250_rate_to_clk() converts the supplied clock rate to the value that
  129. * can be written to the phy register.
  130. */
  131. static int exynos5250_rate_to_clk(unsigned long rate, u32 *reg)
  132. {
  133. /* EXYNOS_5250_FSEL_MASK */
  134. switch (rate) {
  135. case 9600 * KHZ:
  136. *reg = EXYNOS_5250_FSEL_9MHZ6;
  137. break;
  138. case 10 * MHZ:
  139. *reg = EXYNOS_5250_FSEL_10MHZ;
  140. break;
  141. case 12 * MHZ:
  142. *reg = EXYNOS_5250_FSEL_12MHZ;
  143. break;
  144. case 19200 * KHZ:
  145. *reg = EXYNOS_5250_FSEL_19MHZ2;
  146. break;
  147. case 20 * MHZ:
  148. *reg = EXYNOS_5250_FSEL_20MHZ;
  149. break;
  150. case 24 * MHZ:
  151. *reg = EXYNOS_5250_FSEL_24MHZ;
  152. break;
  153. case 50 * MHZ:
  154. *reg = EXYNOS_5250_FSEL_50MHZ;
  155. break;
  156. default:
  157. return -EINVAL;
  158. }
  159. return 0;
  160. }
  161. static void exynos5250_isol(struct samsung_usb2_phy_instance *inst, bool on)
  162. {
  163. struct samsung_usb2_phy_driver *drv = inst->drv;
  164. u32 offset;
  165. u32 mask;
  166. switch (inst->cfg->id) {
  167. case EXYNOS5250_DEVICE:
  168. offset = EXYNOS_5250_USB_ISOL_OTG_OFFSET;
  169. mask = EXYNOS_5250_USB_ISOL_OTG;
  170. break;
  171. case EXYNOS5250_HOST:
  172. offset = EXYNOS_5250_USB_ISOL_HOST_OFFSET;
  173. mask = EXYNOS_5250_USB_ISOL_HOST;
  174. break;
  175. default:
  176. return;
  177. };
  178. regmap_update_bits(drv->reg_pmu, offset, mask, on ? 0 : mask);
  179. }
  180. static int exynos5250_power_on(struct samsung_usb2_phy_instance *inst)
  181. {
  182. struct samsung_usb2_phy_driver *drv = inst->drv;
  183. u32 ctrl0;
  184. u32 otg;
  185. u32 ehci;
  186. u32 ohci;
  187. u32 hsic;
  188. switch (inst->cfg->id) {
  189. case EXYNOS5250_DEVICE:
  190. regmap_update_bits(drv->reg_sys,
  191. EXYNOS_5250_MODE_SWITCH_OFFSET,
  192. EXYNOS_5250_MODE_SWITCH_MASK,
  193. EXYNOS_5250_MODE_SWITCH_DEVICE);
  194. /* OTG configuration */
  195. otg = readl(drv->reg_phy + EXYNOS_5250_USBOTGSYS);
  196. /* The clock */
  197. otg &= ~EXYNOS_5250_USBOTGSYS_FSEL_MASK;
  198. otg |= drv->ref_reg_val << EXYNOS_5250_USBOTGSYS_FSEL_SHIFT;
  199. /* Reset */
  200. otg &= ~(EXYNOS_5250_USBOTGSYS_FORCE_SUSPEND |
  201. EXYNOS_5250_USBOTGSYS_FORCE_SLEEP |
  202. EXYNOS_5250_USBOTGSYS_SIDDQ_UOTG);
  203. otg |= EXYNOS_5250_USBOTGSYS_PHY_SW_RST |
  204. EXYNOS_5250_USBOTGSYS_PHYLINK_SW_RESET |
  205. EXYNOS_5250_USBOTGSYS_LINK_SW_RST_UOTG |
  206. EXYNOS_5250_USBOTGSYS_OTGDISABLE;
  207. /* Ref clock */
  208. otg &= ~EXYNOS_5250_USBOTGSYS_REFCLKSEL_MASK;
  209. otg |= EXYNOS_5250_REFCLKSEL_CLKCORE <<
  210. EXYNOS_5250_USBOTGSYS_REFCLKSEL_SHIFT;
  211. writel(otg, drv->reg_phy + EXYNOS_5250_USBOTGSYS);
  212. udelay(100);
  213. otg &= ~(EXYNOS_5250_USBOTGSYS_PHY_SW_RST |
  214. EXYNOS_5250_USBOTGSYS_LINK_SW_RST_UOTG |
  215. EXYNOS_5250_USBOTGSYS_PHYLINK_SW_RESET |
  216. EXYNOS_5250_USBOTGSYS_OTGDISABLE);
  217. writel(otg, drv->reg_phy + EXYNOS_5250_USBOTGSYS);
  218. break;
  219. case EXYNOS5250_HOST:
  220. case EXYNOS5250_HSIC0:
  221. case EXYNOS5250_HSIC1:
  222. /* Host registers configuration */
  223. ctrl0 = readl(drv->reg_phy + EXYNOS_5250_HOSTPHYCTRL0);
  224. /* The clock */
  225. ctrl0 &= ~EXYNOS_5250_HOSTPHYCTRL0_FSEL_MASK;
  226. ctrl0 |= drv->ref_reg_val <<
  227. EXYNOS_5250_HOSTPHYCTRL0_FSEL_SHIFT;
  228. /* Reset */
  229. ctrl0 &= ~(EXYNOS_5250_HOSTPHYCTRL0_PHYSWRST |
  230. EXYNOS_5250_HOSTPHYCTRL0_PHYSWRSTALL |
  231. EXYNOS_5250_HOSTPHYCTRL0_SIDDQ |
  232. EXYNOS_5250_HOSTPHYCTRL0_FORCESUSPEND |
  233. EXYNOS_5250_HOSTPHYCTRL0_FORCESLEEP);
  234. ctrl0 |= EXYNOS_5250_HOSTPHYCTRL0_LINKSWRST |
  235. EXYNOS_5250_HOSTPHYCTRL0_UTMISWRST |
  236. EXYNOS_5250_HOSTPHYCTRL0_COMMON_ON_N;
  237. writel(ctrl0, drv->reg_phy + EXYNOS_5250_HOSTPHYCTRL0);
  238. udelay(10);
  239. ctrl0 &= ~(EXYNOS_5250_HOSTPHYCTRL0_LINKSWRST |
  240. EXYNOS_5250_HOSTPHYCTRL0_UTMISWRST);
  241. writel(ctrl0, drv->reg_phy + EXYNOS_5250_HOSTPHYCTRL0);
  242. /* OTG configuration */
  243. otg = readl(drv->reg_phy + EXYNOS_5250_USBOTGSYS);
  244. /* The clock */
  245. otg &= ~EXYNOS_5250_USBOTGSYS_FSEL_MASK;
  246. otg |= drv->ref_reg_val << EXYNOS_5250_USBOTGSYS_FSEL_SHIFT;
  247. /* Reset */
  248. otg &= ~(EXYNOS_5250_USBOTGSYS_FORCE_SUSPEND |
  249. EXYNOS_5250_USBOTGSYS_FORCE_SLEEP |
  250. EXYNOS_5250_USBOTGSYS_SIDDQ_UOTG);
  251. otg |= EXYNOS_5250_USBOTGSYS_PHY_SW_RST |
  252. EXYNOS_5250_USBOTGSYS_PHYLINK_SW_RESET |
  253. EXYNOS_5250_USBOTGSYS_LINK_SW_RST_UOTG |
  254. EXYNOS_5250_USBOTGSYS_OTGDISABLE;
  255. /* Ref clock */
  256. otg &= ~EXYNOS_5250_USBOTGSYS_REFCLKSEL_MASK;
  257. otg |= EXYNOS_5250_REFCLKSEL_CLKCORE <<
  258. EXYNOS_5250_USBOTGSYS_REFCLKSEL_SHIFT;
  259. writel(otg, drv->reg_phy + EXYNOS_5250_USBOTGSYS);
  260. udelay(10);
  261. otg &= ~(EXYNOS_5250_USBOTGSYS_PHY_SW_RST |
  262. EXYNOS_5250_USBOTGSYS_LINK_SW_RST_UOTG |
  263. EXYNOS_5250_USBOTGSYS_PHYLINK_SW_RESET);
  264. /* HSIC phy configuration */
  265. hsic = (EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_12 |
  266. EXYNOS_5250_HSICPHYCTRLX_REFCLKSEL_DEFAULT |
  267. EXYNOS_5250_HSICPHYCTRLX_PHYSWRST);
  268. writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL1);
  269. writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL2);
  270. udelay(10);
  271. hsic &= ~EXYNOS_5250_HSICPHYCTRLX_PHYSWRST;
  272. writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL1);
  273. writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL2);
  274. /* The following delay is necessary for the reset sequence to be
  275. * completed */
  276. udelay(80);
  277. /* Enable EHCI DMA burst */
  278. ehci = readl(drv->reg_phy + EXYNOS_5250_HOSTEHCICTRL);
  279. ehci |= EXYNOS_5250_HOSTEHCICTRL_ENAINCRXALIGN |
  280. EXYNOS_5250_HOSTEHCICTRL_ENAINCR4 |
  281. EXYNOS_5250_HOSTEHCICTRL_ENAINCR8 |
  282. EXYNOS_5250_HOSTEHCICTRL_ENAINCR16;
  283. writel(ehci, drv->reg_phy + EXYNOS_5250_HOSTEHCICTRL);
  284. /* OHCI settings */
  285. ohci = readl(drv->reg_phy + EXYNOS_5250_HOSTOHCICTRL);
  286. /* Following code is based on the old driver */
  287. ohci |= 0x1 << 3;
  288. writel(ohci, drv->reg_phy + EXYNOS_5250_HOSTOHCICTRL);
  289. break;
  290. }
  291. exynos5250_isol(inst, 0);
  292. return 0;
  293. }
  294. static int exynos5250_power_off(struct samsung_usb2_phy_instance *inst)
  295. {
  296. struct samsung_usb2_phy_driver *drv = inst->drv;
  297. u32 ctrl0;
  298. u32 otg;
  299. u32 hsic;
  300. exynos5250_isol(inst, 1);
  301. switch (inst->cfg->id) {
  302. case EXYNOS5250_DEVICE:
  303. otg = readl(drv->reg_phy + EXYNOS_5250_USBOTGSYS);
  304. otg |= (EXYNOS_5250_USBOTGSYS_FORCE_SUSPEND |
  305. EXYNOS_5250_USBOTGSYS_SIDDQ_UOTG |
  306. EXYNOS_5250_USBOTGSYS_FORCE_SLEEP);
  307. writel(otg, drv->reg_phy + EXYNOS_5250_USBOTGSYS);
  308. break;
  309. case EXYNOS5250_HOST:
  310. ctrl0 = readl(drv->reg_phy + EXYNOS_5250_HOSTPHYCTRL0);
  311. ctrl0 |= (EXYNOS_5250_HOSTPHYCTRL0_SIDDQ |
  312. EXYNOS_5250_HOSTPHYCTRL0_FORCESUSPEND |
  313. EXYNOS_5250_HOSTPHYCTRL0_FORCESLEEP |
  314. EXYNOS_5250_HOSTPHYCTRL0_PHYSWRST |
  315. EXYNOS_5250_HOSTPHYCTRL0_PHYSWRSTALL);
  316. writel(ctrl0, drv->reg_phy + EXYNOS_5250_HOSTPHYCTRL0);
  317. break;
  318. case EXYNOS5250_HSIC0:
  319. case EXYNOS5250_HSIC1:
  320. hsic = (EXYNOS_5250_HSICPHYCTRLX_REFCLKDIV_12 |
  321. EXYNOS_5250_HSICPHYCTRLX_REFCLKSEL_DEFAULT |
  322. EXYNOS_5250_HSICPHYCTRLX_SIDDQ |
  323. EXYNOS_5250_HSICPHYCTRLX_FORCESLEEP |
  324. EXYNOS_5250_HSICPHYCTRLX_FORCESUSPEND
  325. );
  326. writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL1);
  327. writel(hsic, drv->reg_phy + EXYNOS_5250_HSICPHYCTRL2);
  328. break;
  329. }
  330. return 0;
  331. }
  332. static const struct samsung_usb2_common_phy exynos5250_phys[] = {
  333. {
  334. .label = "device",
  335. .id = EXYNOS5250_DEVICE,
  336. .power_on = exynos5250_power_on,
  337. .power_off = exynos5250_power_off,
  338. },
  339. {
  340. .label = "host",
  341. .id = EXYNOS5250_HOST,
  342. .power_on = exynos5250_power_on,
  343. .power_off = exynos5250_power_off,
  344. },
  345. {
  346. .label = "hsic0",
  347. .id = EXYNOS5250_HSIC0,
  348. .power_on = exynos5250_power_on,
  349. .power_off = exynos5250_power_off,
  350. },
  351. {
  352. .label = "hsic1",
  353. .id = EXYNOS5250_HSIC1,
  354. .power_on = exynos5250_power_on,
  355. .power_off = exynos5250_power_off,
  356. },
  357. };
  358. const struct samsung_usb2_phy_config exynos5250_usb2_phy_config = {
  359. .has_mode_switch = 1,
  360. .num_phys = EXYNOS5250_NUM_PHYS,
  361. .phys = exynos5250_phys,
  362. .rate_to_clk = exynos5250_rate_to_clk,
  363. };