123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728 |
- /*
- * drivers/mmc/host/sdhci-msm.c - Qualcomm SDHCI Platform driver
- *
- * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 and
- * only version 2 as published by the Free Software Foundation.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- */
- #include <linux/module.h>
- #include <linux/of_device.h>
- #include <linux/delay.h>
- #include <linux/mmc/mmc.h>
- #include <linux/slab.h>
- #include "sdhci-pltfm.h"
- #define CORE_MCI_VERSION 0x50
- #define CORE_VERSION_MAJOR_SHIFT 28
- #define CORE_VERSION_MAJOR_MASK (0xf << CORE_VERSION_MAJOR_SHIFT)
- #define CORE_VERSION_MINOR_MASK 0xff
- #define CORE_HC_MODE 0x78
- #define HC_MODE_EN 0x1
- #define CORE_POWER 0x0
- #define CORE_SW_RST BIT(7)
- #define CORE_PWRCTL_STATUS 0xdc
- #define CORE_PWRCTL_MASK 0xe0
- #define CORE_PWRCTL_CLEAR 0xe4
- #define CORE_PWRCTL_CTL 0xe8
- #define CORE_PWRCTL_BUS_OFF BIT(0)
- #define CORE_PWRCTL_BUS_ON BIT(1)
- #define CORE_PWRCTL_IO_LOW BIT(2)
- #define CORE_PWRCTL_IO_HIGH BIT(3)
- #define CORE_PWRCTL_BUS_SUCCESS BIT(0)
- #define CORE_PWRCTL_IO_SUCCESS BIT(2)
- #define REQ_BUS_OFF BIT(0)
- #define REQ_BUS_ON BIT(1)
- #define REQ_IO_LOW BIT(2)
- #define REQ_IO_HIGH BIT(3)
- #define INT_MASK 0xf
- #define MAX_PHASES 16
- #define CORE_DLL_LOCK BIT(7)
- #define CORE_DLL_EN BIT(16)
- #define CORE_CDR_EN BIT(17)
- #define CORE_CK_OUT_EN BIT(18)
- #define CORE_CDR_EXT_EN BIT(19)
- #define CORE_DLL_PDN BIT(29)
- #define CORE_DLL_RST BIT(30)
- #define CORE_DLL_CONFIG 0x100
- #define CORE_DLL_STATUS 0x108
- #define CORE_VENDOR_SPEC 0x10c
- #define CORE_CLK_PWRSAVE BIT(1)
- #define CORE_VENDOR_SPEC_CAPABILITIES0 0x11c
- #define CDR_SELEXT_SHIFT 20
- #define CDR_SELEXT_MASK (0xf << CDR_SELEXT_SHIFT)
- #define CMUX_SHIFT_PHASE_SHIFT 24
- #define CMUX_SHIFT_PHASE_MASK (7 << CMUX_SHIFT_PHASE_SHIFT)
- struct sdhci_msm_host {
- struct platform_device *pdev;
- void __iomem *core_mem; /* MSM SDCC mapped address */
- int pwr_irq; /* power irq */
- struct clk *clk; /* main SD/MMC bus clock */
- struct clk *pclk; /* SDHC peripheral bus clock */
- struct clk *bus_clk; /* SDHC bus voter clock */
- struct mmc_host *mmc;
- };
- /* Platform specific tuning */
- static inline int msm_dll_poll_ck_out_en(struct sdhci_host *host, u8 poll)
- {
- u32 wait_cnt = 50;
- u8 ck_out_en;
- struct mmc_host *mmc = host->mmc;
- /* Poll for CK_OUT_EN bit. max. poll time = 50us */
- ck_out_en = !!(readl_relaxed(host->ioaddr + CORE_DLL_CONFIG) &
- CORE_CK_OUT_EN);
- while (ck_out_en != poll) {
- if (--wait_cnt == 0) {
- dev_err(mmc_dev(mmc), "%s: CK_OUT_EN bit is not %d\n",
- mmc_hostname(mmc), poll);
- return -ETIMEDOUT;
- }
- udelay(1);
- ck_out_en = !!(readl_relaxed(host->ioaddr + CORE_DLL_CONFIG) &
- CORE_CK_OUT_EN);
- }
- return 0;
- }
- static int msm_config_cm_dll_phase(struct sdhci_host *host, u8 phase)
- {
- int rc;
- static const u8 grey_coded_phase_table[] = {
- 0x0, 0x1, 0x3, 0x2, 0x6, 0x7, 0x5, 0x4,
- 0xc, 0xd, 0xf, 0xe, 0xa, 0xb, 0x9, 0x8
- };
- unsigned long flags;
- u32 config;
- struct mmc_host *mmc = host->mmc;
- spin_lock_irqsave(&host->lock, flags);
- config = readl_relaxed(host->ioaddr + CORE_DLL_CONFIG);
- config &= ~(CORE_CDR_EN | CORE_CK_OUT_EN);
- config |= (CORE_CDR_EXT_EN | CORE_DLL_EN);
- writel_relaxed(config, host->ioaddr + CORE_DLL_CONFIG);
- /* Wait until CK_OUT_EN bit of DLL_CONFIG register becomes '0' */
- rc = msm_dll_poll_ck_out_en(host, 0);
- if (rc)
- goto err_out;
- /*
- * Write the selected DLL clock output phase (0 ... 15)
- * to CDR_SELEXT bit field of DLL_CONFIG register.
- */
- config = readl_relaxed(host->ioaddr + CORE_DLL_CONFIG);
- config &= ~CDR_SELEXT_MASK;
- config |= grey_coded_phase_table[phase] << CDR_SELEXT_SHIFT;
- writel_relaxed(config, host->ioaddr + CORE_DLL_CONFIG);
- /* Set CK_OUT_EN bit of DLL_CONFIG register to 1. */
- writel_relaxed((readl_relaxed(host->ioaddr + CORE_DLL_CONFIG)
- | CORE_CK_OUT_EN), host->ioaddr + CORE_DLL_CONFIG);
- /* Wait until CK_OUT_EN bit of DLL_CONFIG register becomes '1' */
- rc = msm_dll_poll_ck_out_en(host, 1);
- if (rc)
- goto err_out;
- config = readl_relaxed(host->ioaddr + CORE_DLL_CONFIG);
- config |= CORE_CDR_EN;
- config &= ~CORE_CDR_EXT_EN;
- writel_relaxed(config, host->ioaddr + CORE_DLL_CONFIG);
- goto out;
- err_out:
- dev_err(mmc_dev(mmc), "%s: Failed to set DLL phase: %d\n",
- mmc_hostname(mmc), phase);
- out:
- spin_unlock_irqrestore(&host->lock, flags);
- return rc;
- }
- /*
- * Find out the greatest range of consecuitive selected
- * DLL clock output phases that can be used as sampling
- * setting for SD3.0 UHS-I card read operation (in SDR104
- * timing mode) or for eMMC4.5 card read operation (in HS200
- * timing mode).
- * Select the 3/4 of the range and configure the DLL with the
- * selected DLL clock output phase.
- */
- static int msm_find_most_appropriate_phase(struct sdhci_host *host,
- u8 *phase_table, u8 total_phases)
- {
- int ret;
- u8 ranges[MAX_PHASES][MAX_PHASES] = { {0}, {0} };
- u8 phases_per_row[MAX_PHASES] = { 0 };
- int row_index = 0, col_index = 0, selected_row_index = 0, curr_max = 0;
- int i, cnt, phase_0_raw_index = 0, phase_15_raw_index = 0;
- bool phase_0_found = false, phase_15_found = false;
- struct mmc_host *mmc = host->mmc;
- if (!total_phases || (total_phases > MAX_PHASES)) {
- dev_err(mmc_dev(mmc), "%s: Invalid argument: total_phases=%d\n",
- mmc_hostname(mmc), total_phases);
- return -EINVAL;
- }
- for (cnt = 0; cnt < total_phases; cnt++) {
- ranges[row_index][col_index] = phase_table[cnt];
- phases_per_row[row_index] += 1;
- col_index++;
- if ((cnt + 1) == total_phases) {
- continue;
- /* check if next phase in phase_table is consecutive or not */
- } else if ((phase_table[cnt] + 1) != phase_table[cnt + 1]) {
- row_index++;
- col_index = 0;
- }
- }
- if (row_index >= MAX_PHASES)
- return -EINVAL;
- /* Check if phase-0 is present in first valid window? */
- if (!ranges[0][0]) {
- phase_0_found = true;
- phase_0_raw_index = 0;
- /* Check if cycle exist between 2 valid windows */
- for (cnt = 1; cnt <= row_index; cnt++) {
- if (phases_per_row[cnt]) {
- for (i = 0; i < phases_per_row[cnt]; i++) {
- if (ranges[cnt][i] == 15) {
- phase_15_found = true;
- phase_15_raw_index = cnt;
- break;
- }
- }
- }
- }
- }
- /* If 2 valid windows form cycle then merge them as single window */
- if (phase_0_found && phase_15_found) {
- /* number of phases in raw where phase 0 is present */
- u8 phases_0 = phases_per_row[phase_0_raw_index];
- /* number of phases in raw where phase 15 is present */
- u8 phases_15 = phases_per_row[phase_15_raw_index];
- if (phases_0 + phases_15 >= MAX_PHASES)
- /*
- * If there are more than 1 phase windows then total
- * number of phases in both the windows should not be
- * more than or equal to MAX_PHASES.
- */
- return -EINVAL;
- /* Merge 2 cyclic windows */
- i = phases_15;
- for (cnt = 0; cnt < phases_0; cnt++) {
- ranges[phase_15_raw_index][i] =
- ranges[phase_0_raw_index][cnt];
- if (++i >= MAX_PHASES)
- break;
- }
- phases_per_row[phase_0_raw_index] = 0;
- phases_per_row[phase_15_raw_index] = phases_15 + phases_0;
- }
- for (cnt = 0; cnt <= row_index; cnt++) {
- if (phases_per_row[cnt] > curr_max) {
- curr_max = phases_per_row[cnt];
- selected_row_index = cnt;
- }
- }
- i = (curr_max * 3) / 4;
- if (i)
- i--;
- ret = ranges[selected_row_index][i];
- if (ret >= MAX_PHASES) {
- ret = -EINVAL;
- dev_err(mmc_dev(mmc), "%s: Invalid phase selected=%d\n",
- mmc_hostname(mmc), ret);
- }
- return ret;
- }
- static inline void msm_cm_dll_set_freq(struct sdhci_host *host)
- {
- u32 mclk_freq = 0, config;
- /* Program the MCLK value to MCLK_FREQ bit field */
- if (host->clock <= 112000000)
- mclk_freq = 0;
- else if (host->clock <= 125000000)
- mclk_freq = 1;
- else if (host->clock <= 137000000)
- mclk_freq = 2;
- else if (host->clock <= 150000000)
- mclk_freq = 3;
- else if (host->clock <= 162000000)
- mclk_freq = 4;
- else if (host->clock <= 175000000)
- mclk_freq = 5;
- else if (host->clock <= 187000000)
- mclk_freq = 6;
- else if (host->clock <= 200000000)
- mclk_freq = 7;
- config = readl_relaxed(host->ioaddr + CORE_DLL_CONFIG);
- config &= ~CMUX_SHIFT_PHASE_MASK;
- config |= mclk_freq << CMUX_SHIFT_PHASE_SHIFT;
- writel_relaxed(config, host->ioaddr + CORE_DLL_CONFIG);
- }
- /* Initialize the DLL (Programmable Delay Line) */
- static int msm_init_cm_dll(struct sdhci_host *host)
- {
- struct mmc_host *mmc = host->mmc;
- int wait_cnt = 50;
- unsigned long flags;
- spin_lock_irqsave(&host->lock, flags);
- /*
- * Make sure that clock is always enabled when DLL
- * tuning is in progress. Keeping PWRSAVE ON may
- * turn off the clock.
- */
- writel_relaxed((readl_relaxed(host->ioaddr + CORE_VENDOR_SPEC)
- & ~CORE_CLK_PWRSAVE), host->ioaddr + CORE_VENDOR_SPEC);
- /* Write 1 to DLL_RST bit of DLL_CONFIG register */
- writel_relaxed((readl_relaxed(host->ioaddr + CORE_DLL_CONFIG)
- | CORE_DLL_RST), host->ioaddr + CORE_DLL_CONFIG);
- /* Write 1 to DLL_PDN bit of DLL_CONFIG register */
- writel_relaxed((readl_relaxed(host->ioaddr + CORE_DLL_CONFIG)
- | CORE_DLL_PDN), host->ioaddr + CORE_DLL_CONFIG);
- msm_cm_dll_set_freq(host);
- /* Write 0 to DLL_RST bit of DLL_CONFIG register */
- writel_relaxed((readl_relaxed(host->ioaddr + CORE_DLL_CONFIG)
- & ~CORE_DLL_RST), host->ioaddr + CORE_DLL_CONFIG);
- /* Write 0 to DLL_PDN bit of DLL_CONFIG register */
- writel_relaxed((readl_relaxed(host->ioaddr + CORE_DLL_CONFIG)
- & ~CORE_DLL_PDN), host->ioaddr + CORE_DLL_CONFIG);
- /* Set DLL_EN bit to 1. */
- writel_relaxed((readl_relaxed(host->ioaddr + CORE_DLL_CONFIG)
- | CORE_DLL_EN), host->ioaddr + CORE_DLL_CONFIG);
- /* Set CK_OUT_EN bit to 1. */
- writel_relaxed((readl_relaxed(host->ioaddr + CORE_DLL_CONFIG)
- | CORE_CK_OUT_EN), host->ioaddr + CORE_DLL_CONFIG);
- /* Wait until DLL_LOCK bit of DLL_STATUS register becomes '1' */
- while (!(readl_relaxed(host->ioaddr + CORE_DLL_STATUS) &
- CORE_DLL_LOCK)) {
- /* max. wait for 50us sec for LOCK bit to be set */
- if (--wait_cnt == 0) {
- dev_err(mmc_dev(mmc), "%s: DLL failed to LOCK\n",
- mmc_hostname(mmc));
- spin_unlock_irqrestore(&host->lock, flags);
- return -ETIMEDOUT;
- }
- udelay(1);
- }
- spin_unlock_irqrestore(&host->lock, flags);
- return 0;
- }
- static int sdhci_msm_execute_tuning(struct sdhci_host *host, u32 opcode)
- {
- int tuning_seq_cnt = 3;
- u8 phase, tuned_phases[16], tuned_phase_cnt = 0;
- int rc;
- struct mmc_host *mmc = host->mmc;
- struct mmc_ios ios = host->mmc->ios;
- /*
- * Tuning is required for SDR104, HS200 and HS400 cards and
- * if clock frequency is greater than 100MHz in these modes.
- */
- if (host->clock <= 100 * 1000 * 1000 ||
- !((ios.timing == MMC_TIMING_MMC_HS200) ||
- (ios.timing == MMC_TIMING_UHS_SDR104)))
- return 0;
- retry:
- /* First of all reset the tuning block */
- rc = msm_init_cm_dll(host);
- if (rc)
- return rc;
- phase = 0;
- do {
- /* Set the phase in delay line hw block */
- rc = msm_config_cm_dll_phase(host, phase);
- if (rc)
- return rc;
- rc = mmc_send_tuning(mmc, opcode, NULL);
- if (!rc) {
- /* Tuning is successful at this tuning point */
- tuned_phases[tuned_phase_cnt++] = phase;
- dev_dbg(mmc_dev(mmc), "%s: Found good phase = %d\n",
- mmc_hostname(mmc), phase);
- }
- } while (++phase < ARRAY_SIZE(tuned_phases));
- if (tuned_phase_cnt) {
- rc = msm_find_most_appropriate_phase(host, tuned_phases,
- tuned_phase_cnt);
- if (rc < 0)
- return rc;
- else
- phase = rc;
- /*
- * Finally set the selected phase in delay
- * line hw block.
- */
- rc = msm_config_cm_dll_phase(host, phase);
- if (rc)
- return rc;
- dev_dbg(mmc_dev(mmc), "%s: Setting the tuning phase to %d\n",
- mmc_hostname(mmc), phase);
- } else {
- if (--tuning_seq_cnt)
- goto retry;
- /* Tuning failed */
- dev_dbg(mmc_dev(mmc), "%s: No tuning point found\n",
- mmc_hostname(mmc));
- rc = -EIO;
- }
- return rc;
- }
- static void sdhci_msm_set_uhs_signaling(struct sdhci_host *host,
- unsigned int uhs)
- {
- struct mmc_host *mmc = host->mmc;
- u16 ctrl_2;
- ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
- /* Select Bus Speed Mode for host */
- ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
- switch (uhs) {
- case MMC_TIMING_UHS_SDR12:
- ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
- break;
- case MMC_TIMING_UHS_SDR25:
- ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
- break;
- case MMC_TIMING_UHS_SDR50:
- ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
- break;
- case MMC_TIMING_MMC_HS200:
- case MMC_TIMING_UHS_SDR104:
- ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
- break;
- case MMC_TIMING_UHS_DDR50:
- case MMC_TIMING_MMC_DDR52:
- ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
- break;
- }
- /*
- * When clock frequency is less than 100MHz, the feedback clock must be
- * provided and DLL must not be used so that tuning can be skipped. To
- * provide feedback clock, the mode selection can be any value less
- * than 3'b011 in bits [2:0] of HOST CONTROL2 register.
- */
- if (host->clock <= 100000000 &&
- (uhs == MMC_TIMING_MMC_HS400 ||
- uhs == MMC_TIMING_MMC_HS200 ||
- uhs == MMC_TIMING_UHS_SDR104))
- ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
- dev_dbg(mmc_dev(mmc), "%s: clock=%u uhs=%u ctrl_2=0x%x\n",
- mmc_hostname(host->mmc), host->clock, uhs, ctrl_2);
- sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
- }
- static void sdhci_msm_voltage_switch(struct sdhci_host *host)
- {
- struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
- struct sdhci_msm_host *msm_host = sdhci_pltfm_priv(pltfm_host);
- u32 irq_status, irq_ack = 0;
- irq_status = readl_relaxed(msm_host->core_mem + CORE_PWRCTL_STATUS);
- irq_status &= INT_MASK;
- writel_relaxed(irq_status, msm_host->core_mem + CORE_PWRCTL_CLEAR);
- if (irq_status & (CORE_PWRCTL_BUS_ON | CORE_PWRCTL_BUS_OFF))
- irq_ack |= CORE_PWRCTL_BUS_SUCCESS;
- if (irq_status & (CORE_PWRCTL_IO_LOW | CORE_PWRCTL_IO_HIGH))
- irq_ack |= CORE_PWRCTL_IO_SUCCESS;
- /*
- * The driver has to acknowledge the interrupt, switch voltages and
- * report back if it succeded or not to this register. The voltage
- * switches are handled by the sdhci core, so just report success.
- */
- writel_relaxed(irq_ack, msm_host->core_mem + CORE_PWRCTL_CTL);
- }
- static irqreturn_t sdhci_msm_pwr_irq(int irq, void *data)
- {
- struct sdhci_host *host = (struct sdhci_host *)data;
- sdhci_msm_voltage_switch(host);
- return IRQ_HANDLED;
- }
- static const struct of_device_id sdhci_msm_dt_match[] = {
- { .compatible = "qcom,sdhci-msm-v4" },
- {},
- };
- MODULE_DEVICE_TABLE(of, sdhci_msm_dt_match);
- static const struct sdhci_ops sdhci_msm_ops = {
- .platform_execute_tuning = sdhci_msm_execute_tuning,
- .reset = sdhci_reset,
- .set_clock = sdhci_set_clock,
- .set_bus_width = sdhci_set_bus_width,
- .set_uhs_signaling = sdhci_msm_set_uhs_signaling,
- .voltage_switch = sdhci_msm_voltage_switch,
- };
- static const struct sdhci_pltfm_data sdhci_msm_pdata = {
- .quirks = SDHCI_QUIRK_BROKEN_CARD_DETECTION |
- SDHCI_QUIRK_NO_CARD_NO_RESET |
- SDHCI_QUIRK_SINGLE_POWER_WRITE,
- .ops = &sdhci_msm_ops,
- };
- static int sdhci_msm_probe(struct platform_device *pdev)
- {
- struct sdhci_host *host;
- struct sdhci_pltfm_host *pltfm_host;
- struct sdhci_msm_host *msm_host;
- struct resource *core_memres;
- int ret;
- u16 host_version, core_minor;
- u32 core_version, caps;
- u8 core_major;
- host = sdhci_pltfm_init(pdev, &sdhci_msm_pdata, sizeof(*msm_host));
- if (IS_ERR(host))
- return PTR_ERR(host);
- pltfm_host = sdhci_priv(host);
- msm_host = sdhci_pltfm_priv(pltfm_host);
- msm_host->mmc = host->mmc;
- msm_host->pdev = pdev;
- ret = mmc_of_parse(host->mmc);
- if (ret)
- goto pltfm_free;
- sdhci_get_of_property(pdev);
- /* Setup SDCC bus voter clock. */
- msm_host->bus_clk = devm_clk_get(&pdev->dev, "bus");
- if (!IS_ERR(msm_host->bus_clk)) {
- /* Vote for max. clk rate for max. performance */
- ret = clk_set_rate(msm_host->bus_clk, INT_MAX);
- if (ret)
- goto pltfm_free;
- ret = clk_prepare_enable(msm_host->bus_clk);
- if (ret)
- goto pltfm_free;
- }
- /* Setup main peripheral bus clock */
- msm_host->pclk = devm_clk_get(&pdev->dev, "iface");
- if (IS_ERR(msm_host->pclk)) {
- ret = PTR_ERR(msm_host->pclk);
- dev_err(&pdev->dev, "Peripheral clk setup failed (%d)\n", ret);
- goto bus_clk_disable;
- }
- ret = clk_prepare_enable(msm_host->pclk);
- if (ret)
- goto bus_clk_disable;
- /* Setup SDC MMC clock */
- msm_host->clk = devm_clk_get(&pdev->dev, "core");
- if (IS_ERR(msm_host->clk)) {
- ret = PTR_ERR(msm_host->clk);
- dev_err(&pdev->dev, "SDC MMC clk setup failed (%d)\n", ret);
- goto pclk_disable;
- }
- /* Vote for maximum clock rate for maximum performance */
- ret = clk_set_rate(msm_host->clk, INT_MAX);
- if (ret)
- dev_warn(&pdev->dev, "core clock boost failed\n");
- ret = clk_prepare_enable(msm_host->clk);
- if (ret)
- goto pclk_disable;
- core_memres = platform_get_resource(pdev, IORESOURCE_MEM, 1);
- msm_host->core_mem = devm_ioremap_resource(&pdev->dev, core_memres);
- if (IS_ERR(msm_host->core_mem)) {
- dev_err(&pdev->dev, "Failed to remap registers\n");
- ret = PTR_ERR(msm_host->core_mem);
- goto clk_disable;
- }
- /* Reset the core and Enable SDHC mode */
- writel_relaxed(readl_relaxed(msm_host->core_mem + CORE_POWER) |
- CORE_SW_RST, msm_host->core_mem + CORE_POWER);
- /* SW reset can take upto 10HCLK + 15MCLK cycles. (min 40us) */
- usleep_range(1000, 5000);
- if (readl(msm_host->core_mem + CORE_POWER) & CORE_SW_RST) {
- dev_err(&pdev->dev, "Stuck in reset\n");
- ret = -ETIMEDOUT;
- goto clk_disable;
- }
- /* Set HC_MODE_EN bit in HC_MODE register */
- writel_relaxed(HC_MODE_EN, (msm_host->core_mem + CORE_HC_MODE));
- host_version = readw_relaxed((host->ioaddr + SDHCI_HOST_VERSION));
- dev_dbg(&pdev->dev, "Host Version: 0x%x Vendor Version 0x%x\n",
- host_version, ((host_version & SDHCI_VENDOR_VER_MASK) >>
- SDHCI_VENDOR_VER_SHIFT));
- core_version = readl_relaxed(msm_host->core_mem + CORE_MCI_VERSION);
- core_major = (core_version & CORE_VERSION_MAJOR_MASK) >>
- CORE_VERSION_MAJOR_SHIFT;
- core_minor = core_version & CORE_VERSION_MINOR_MASK;
- dev_dbg(&pdev->dev, "MCI Version: 0x%08x, major: 0x%04x, minor: 0x%02x\n",
- core_version, core_major, core_minor);
- /*
- * Support for some capabilities is not advertised by newer
- * controller versions and must be explicitly enabled.
- */
- if (core_major >= 1 && core_minor != 0x11 && core_minor != 0x12) {
- caps = readl_relaxed(host->ioaddr + SDHCI_CAPABILITIES);
- caps |= SDHCI_CAN_VDD_300 | SDHCI_CAN_DO_8BIT;
- writel_relaxed(caps, host->ioaddr +
- CORE_VENDOR_SPEC_CAPABILITIES0);
- }
- /*
- * Power on reset state may trigger power irq if previous status of
- * PWRCTL was either BUS_ON or IO_HIGH_V. So before enabling pwr irq
- * interrupt in GIC, any pending power irq interrupt should be
- * acknowledged. Otherwise power irq interrupt handler would be
- * fired prematurely.
- */
- sdhci_msm_voltage_switch(host);
- /*
- * Ensure that above writes are propogated before interrupt enablement
- * in GIC.
- */
- mb();
- /* Setup IRQ for handling power/voltage tasks with PMIC */
- msm_host->pwr_irq = platform_get_irq_byname(pdev, "pwr_irq");
- if (msm_host->pwr_irq < 0) {
- dev_err(&pdev->dev, "Get pwr_irq failed (%d)\n",
- msm_host->pwr_irq);
- ret = msm_host->pwr_irq;
- goto clk_disable;
- }
- /* Enable pwr irq interrupts */
- writel_relaxed(INT_MASK, msm_host->core_mem + CORE_PWRCTL_MASK);
- ret = devm_request_threaded_irq(&pdev->dev, msm_host->pwr_irq, NULL,
- sdhci_msm_pwr_irq, IRQF_ONESHOT,
- dev_name(&pdev->dev), host);
- if (ret) {
- dev_err(&pdev->dev, "Request IRQ failed (%d)\n", ret);
- goto clk_disable;
- }
- ret = sdhci_add_host(host);
- if (ret)
- goto clk_disable;
- return 0;
- clk_disable:
- clk_disable_unprepare(msm_host->clk);
- pclk_disable:
- clk_disable_unprepare(msm_host->pclk);
- bus_clk_disable:
- if (!IS_ERR(msm_host->bus_clk))
- clk_disable_unprepare(msm_host->bus_clk);
- pltfm_free:
- sdhci_pltfm_free(pdev);
- return ret;
- }
- static int sdhci_msm_remove(struct platform_device *pdev)
- {
- struct sdhci_host *host = platform_get_drvdata(pdev);
- struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
- struct sdhci_msm_host *msm_host = sdhci_pltfm_priv(pltfm_host);
- int dead = (readl_relaxed(host->ioaddr + SDHCI_INT_STATUS) ==
- 0xffffffff);
- sdhci_remove_host(host, dead);
- clk_disable_unprepare(msm_host->clk);
- clk_disable_unprepare(msm_host->pclk);
- if (!IS_ERR(msm_host->bus_clk))
- clk_disable_unprepare(msm_host->bus_clk);
- sdhci_pltfm_free(pdev);
- return 0;
- }
- static struct platform_driver sdhci_msm_driver = {
- .probe = sdhci_msm_probe,
- .remove = sdhci_msm_remove,
- .driver = {
- .name = "sdhci_msm",
- .of_match_table = sdhci_msm_dt_match,
- },
- };
- module_platform_driver(sdhci_msm_driver);
- MODULE_DESCRIPTION("Qualcomm Secure Digital Host Controller Interface driver");
- MODULE_LICENSE("GPL v2");
|