123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367 |
- /*
- * drivers/mmc/host/omap_hsmmc.c
- *
- * Driver for OMAP2430/3430 MMC controller.
- *
- * Copyright (C) 2007 Texas Instruments.
- *
- * Authors:
- * Syed Mohammed Khasim <x0khasim@ti.com>
- * Madhusudhan <madhu.cr@ti.com>
- * Mohit Jalori <mjalori@ti.com>
- *
- * This file is licensed under the terms of the GNU General Public License
- * version 2. This program is licensed "as is" without any warranty of any
- * kind, whether express or implied.
- */
- #include <linux/module.h>
- #include <linux/init.h>
- #include <linux/kernel.h>
- #include <linux/debugfs.h>
- #include <linux/dmaengine.h>
- #include <linux/seq_file.h>
- #include <linux/sizes.h>
- #include <linux/interrupt.h>
- #include <linux/delay.h>
- #include <linux/dma-mapping.h>
- #include <linux/platform_device.h>
- #include <linux/timer.h>
- #include <linux/clk.h>
- #include <linux/of.h>
- #include <linux/of_irq.h>
- #include <linux/of_gpio.h>
- #include <linux/of_device.h>
- #include <linux/mmc/host.h>
- #include <linux/mmc/core.h>
- #include <linux/mmc/mmc.h>
- #include <linux/mmc/slot-gpio.h>
- #include <linux/io.h>
- #include <linux/irq.h>
- #include <linux/gpio.h>
- #include <linux/regulator/consumer.h>
- #include <linux/pinctrl/consumer.h>
- #include <linux/pm_runtime.h>
- #include <linux/pm_wakeirq.h>
- #include <linux/platform_data/hsmmc-omap.h>
- /* OMAP HSMMC Host Controller Registers */
- #define OMAP_HSMMC_SYSSTATUS 0x0014
- #define OMAP_HSMMC_CON 0x002C
- #define OMAP_HSMMC_SDMASA 0x0100
- #define OMAP_HSMMC_BLK 0x0104
- #define OMAP_HSMMC_ARG 0x0108
- #define OMAP_HSMMC_CMD 0x010C
- #define OMAP_HSMMC_RSP10 0x0110
- #define OMAP_HSMMC_RSP32 0x0114
- #define OMAP_HSMMC_RSP54 0x0118
- #define OMAP_HSMMC_RSP76 0x011C
- #define OMAP_HSMMC_DATA 0x0120
- #define OMAP_HSMMC_PSTATE 0x0124
- #define OMAP_HSMMC_HCTL 0x0128
- #define OMAP_HSMMC_SYSCTL 0x012C
- #define OMAP_HSMMC_STAT 0x0130
- #define OMAP_HSMMC_IE 0x0134
- #define OMAP_HSMMC_ISE 0x0138
- #define OMAP_HSMMC_AC12 0x013C
- #define OMAP_HSMMC_CAPA 0x0140
- #define VS18 (1 << 26)
- #define VS30 (1 << 25)
- #define HSS (1 << 21)
- #define SDVS18 (0x5 << 9)
- #define SDVS30 (0x6 << 9)
- #define SDVS33 (0x7 << 9)
- #define SDVS_MASK 0x00000E00
- #define SDVSCLR 0xFFFFF1FF
- #define SDVSDET 0x00000400
- #define AUTOIDLE 0x1
- #define SDBP (1 << 8)
- #define DTO 0xe
- #define ICE 0x1
- #define ICS 0x2
- #define CEN (1 << 2)
- #define CLKD_MAX 0x3FF /* max clock divisor: 1023 */
- #define CLKD_MASK 0x0000FFC0
- #define CLKD_SHIFT 6
- #define DTO_MASK 0x000F0000
- #define DTO_SHIFT 16
- #define INIT_STREAM (1 << 1)
- #define ACEN_ACMD23 (2 << 2)
- #define DP_SELECT (1 << 21)
- #define DDIR (1 << 4)
- #define DMAE 0x1
- #define MSBS (1 << 5)
- #define BCE (1 << 1)
- #define FOUR_BIT (1 << 1)
- #define HSPE (1 << 2)
- #define IWE (1 << 24)
- #define DDR (1 << 19)
- #define CLKEXTFREE (1 << 16)
- #define CTPL (1 << 11)
- #define DW8 (1 << 5)
- #define OD 0x1
- #define STAT_CLEAR 0xFFFFFFFF
- #define INIT_STREAM_CMD 0x00000000
- #define DUAL_VOLT_OCR_BIT 7
- #define SRC (1 << 25)
- #define SRD (1 << 26)
- #define SOFTRESET (1 << 1)
- /* PSTATE */
- #define DLEV_DAT(x) (1 << (20 + (x)))
- /* Interrupt masks for IE and ISE register */
- #define CC_EN (1 << 0)
- #define TC_EN (1 << 1)
- #define BWR_EN (1 << 4)
- #define BRR_EN (1 << 5)
- #define CIRQ_EN (1 << 8)
- #define ERR_EN (1 << 15)
- #define CTO_EN (1 << 16)
- #define CCRC_EN (1 << 17)
- #define CEB_EN (1 << 18)
- #define CIE_EN (1 << 19)
- #define DTO_EN (1 << 20)
- #define DCRC_EN (1 << 21)
- #define DEB_EN (1 << 22)
- #define ACE_EN (1 << 24)
- #define CERR_EN (1 << 28)
- #define BADA_EN (1 << 29)
- #define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
- DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
- BRR_EN | BWR_EN | TC_EN | CC_EN)
- #define CNI (1 << 7)
- #define ACIE (1 << 4)
- #define ACEB (1 << 3)
- #define ACCE (1 << 2)
- #define ACTO (1 << 1)
- #define ACNE (1 << 0)
- #define MMC_AUTOSUSPEND_DELAY 100
- #define MMC_TIMEOUT_MS 20 /* 20 mSec */
- #define MMC_TIMEOUT_US 20000 /* 20000 micro Sec */
- #define OMAP_MMC_MIN_CLOCK 400000
- #define OMAP_MMC_MAX_CLOCK 52000000
- #define DRIVER_NAME "omap_hsmmc"
- #define VDD_1V8 1800000 /* 180000 uV */
- #define VDD_3V0 3000000 /* 300000 uV */
- #define VDD_165_195 (ffs(MMC_VDD_165_195) - 1)
- /*
- * One controller can have multiple slots, like on some omap boards using
- * omap.c controller driver. Luckily this is not currently done on any known
- * omap_hsmmc.c device.
- */
- #define mmc_pdata(host) host->pdata
- /*
- * MMC Host controller read/write API's
- */
- #define OMAP_HSMMC_READ(base, reg) \
- __raw_readl((base) + OMAP_HSMMC_##reg)
- #define OMAP_HSMMC_WRITE(base, reg, val) \
- __raw_writel((val), (base) + OMAP_HSMMC_##reg)
- struct omap_hsmmc_next {
- unsigned int dma_len;
- s32 cookie;
- };
- struct omap_hsmmc_host {
- struct device *dev;
- struct mmc_host *mmc;
- struct mmc_request *mrq;
- struct mmc_command *cmd;
- struct mmc_data *data;
- struct clk *fclk;
- struct clk *dbclk;
- struct regulator *pbias;
- bool pbias_enabled;
- void __iomem *base;
- int vqmmc_enabled;
- resource_size_t mapbase;
- spinlock_t irq_lock; /* Prevent races with irq handler */
- unsigned int dma_len;
- unsigned int dma_sg_idx;
- unsigned char bus_mode;
- unsigned char power_mode;
- int suspended;
- u32 con;
- u32 hctl;
- u32 sysctl;
- u32 capa;
- int irq;
- int wake_irq;
- int use_dma, dma_ch;
- struct dma_chan *tx_chan;
- struct dma_chan *rx_chan;
- int response_busy;
- int context_loss;
- int protect_card;
- int reqs_blocked;
- int req_in_progress;
- unsigned long clk_rate;
- unsigned int flags;
- #define AUTO_CMD23 (1 << 0) /* Auto CMD23 support */
- #define HSMMC_SDIO_IRQ_ENABLED (1 << 1) /* SDIO irq enabled */
- struct omap_hsmmc_next next_data;
- struct omap_hsmmc_platform_data *pdata;
- /* return MMC cover switch state, can be NULL if not supported.
- *
- * possible return values:
- * 0 - closed
- * 1 - open
- */
- int (*get_cover_state)(struct device *dev);
- int (*card_detect)(struct device *dev);
- };
- struct omap_mmc_of_data {
- u32 reg_offset;
- u8 controller_flags;
- };
- static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);
- static int omap_hsmmc_card_detect(struct device *dev)
- {
- struct omap_hsmmc_host *host = dev_get_drvdata(dev);
- return mmc_gpio_get_cd(host->mmc);
- }
- static int omap_hsmmc_get_cover_state(struct device *dev)
- {
- struct omap_hsmmc_host *host = dev_get_drvdata(dev);
- return mmc_gpio_get_cd(host->mmc);
- }
- static int omap_hsmmc_enable_supply(struct mmc_host *mmc)
- {
- int ret;
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- struct mmc_ios *ios = &mmc->ios;
- if (mmc->supply.vmmc) {
- ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
- if (ret)
- return ret;
- }
- /* Enable interface voltage rail, if needed */
- if (mmc->supply.vqmmc && !host->vqmmc_enabled) {
- ret = regulator_enable(mmc->supply.vqmmc);
- if (ret) {
- dev_err(mmc_dev(mmc), "vmmc_aux reg enable failed\n");
- goto err_vqmmc;
- }
- host->vqmmc_enabled = 1;
- }
- return 0;
- err_vqmmc:
- if (mmc->supply.vmmc)
- mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
- return ret;
- }
- static int omap_hsmmc_disable_supply(struct mmc_host *mmc)
- {
- int ret;
- int status;
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- if (mmc->supply.vqmmc && host->vqmmc_enabled) {
- ret = regulator_disable(mmc->supply.vqmmc);
- if (ret) {
- dev_err(mmc_dev(mmc), "vmmc_aux reg disable failed\n");
- return ret;
- }
- host->vqmmc_enabled = 0;
- }
- if (mmc->supply.vmmc) {
- ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
- if (ret)
- goto err_set_ocr;
- }
- return 0;
- err_set_ocr:
- if (mmc->supply.vqmmc) {
- status = regulator_enable(mmc->supply.vqmmc);
- if (status)
- dev_err(mmc_dev(mmc), "vmmc_aux re-enable failed\n");
- }
- return ret;
- }
- static int omap_hsmmc_set_pbias(struct omap_hsmmc_host *host, bool power_on,
- int vdd)
- {
- int ret;
- if (!host->pbias)
- return 0;
- if (power_on) {
- if (vdd <= VDD_165_195)
- ret = regulator_set_voltage(host->pbias, VDD_1V8,
- VDD_1V8);
- else
- ret = regulator_set_voltage(host->pbias, VDD_3V0,
- VDD_3V0);
- if (ret < 0) {
- dev_err(host->dev, "pbias set voltage fail\n");
- return ret;
- }
- if (host->pbias_enabled == 0) {
- ret = regulator_enable(host->pbias);
- if (ret) {
- dev_err(host->dev, "pbias reg enable fail\n");
- return ret;
- }
- host->pbias_enabled = 1;
- }
- } else {
- if (host->pbias_enabled == 1) {
- ret = regulator_disable(host->pbias);
- if (ret) {
- dev_err(host->dev, "pbias reg disable fail\n");
- return ret;
- }
- host->pbias_enabled = 0;
- }
- }
- return 0;
- }
- static int omap_hsmmc_set_power(struct omap_hsmmc_host *host, int power_on,
- int vdd)
- {
- struct mmc_host *mmc = host->mmc;
- int ret = 0;
- if (mmc_pdata(host)->set_power)
- return mmc_pdata(host)->set_power(host->dev, power_on, vdd);
- /*
- * If we don't see a Vcc regulator, assume it's a fixed
- * voltage always-on regulator.
- */
- if (!mmc->supply.vmmc)
- return 0;
- if (mmc_pdata(host)->before_set_reg)
- mmc_pdata(host)->before_set_reg(host->dev, power_on, vdd);
- ret = omap_hsmmc_set_pbias(host, false, 0);
- if (ret)
- return ret;
- /*
- * Assume Vcc regulator is used only to power the card ... OMAP
- * VDDS is used to power the pins, optionally with a transceiver to
- * support cards using voltages other than VDDS (1.8V nominal). When a
- * transceiver is used, DAT3..7 are muxed as transceiver control pins.
- *
- * In some cases this regulator won't support enable/disable;
- * e.g. it's a fixed rail for a WLAN chip.
- *
- * In other cases vcc_aux switches interface power. Example, for
- * eMMC cards it represents VccQ. Sometimes transceivers or SDIO
- * chips/cards need an interface voltage rail too.
- */
- if (power_on) {
- ret = omap_hsmmc_enable_supply(mmc);
- if (ret)
- return ret;
- ret = omap_hsmmc_set_pbias(host, true, vdd);
- if (ret)
- goto err_set_voltage;
- } else {
- ret = omap_hsmmc_disable_supply(mmc);
- if (ret)
- return ret;
- }
- if (mmc_pdata(host)->after_set_reg)
- mmc_pdata(host)->after_set_reg(host->dev, power_on, vdd);
- return 0;
- err_set_voltage:
- omap_hsmmc_disable_supply(mmc);
- return ret;
- }
- static int omap_hsmmc_disable_boot_regulator(struct regulator *reg)
- {
- int ret;
- if (!reg)
- return 0;
- if (regulator_is_enabled(reg)) {
- ret = regulator_enable(reg);
- if (ret)
- return ret;
- ret = regulator_disable(reg);
- if (ret)
- return ret;
- }
- return 0;
- }
- static int omap_hsmmc_disable_boot_regulators(struct omap_hsmmc_host *host)
- {
- struct mmc_host *mmc = host->mmc;
- int ret;
- /*
- * disable regulators enabled during boot and get the usecount
- * right so that regulators can be enabled/disabled by checking
- * the return value of regulator_is_enabled
- */
- ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vmmc);
- if (ret) {
- dev_err(host->dev, "fail to disable boot enabled vmmc reg\n");
- return ret;
- }
- ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vqmmc);
- if (ret) {
- dev_err(host->dev,
- "fail to disable boot enabled vmmc_aux reg\n");
- return ret;
- }
- ret = omap_hsmmc_disable_boot_regulator(host->pbias);
- if (ret) {
- dev_err(host->dev,
- "failed to disable boot enabled pbias reg\n");
- return ret;
- }
- return 0;
- }
- static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
- {
- int ocr_value = 0;
- int ret;
- struct mmc_host *mmc = host->mmc;
- if (mmc_pdata(host)->set_power)
- return 0;
- mmc->supply.vmmc = devm_regulator_get_optional(host->dev, "vmmc");
- if (IS_ERR(mmc->supply.vmmc)) {
- ret = PTR_ERR(mmc->supply.vmmc);
- if ((ret != -ENODEV) && host->dev->of_node)
- return ret;
- dev_dbg(host->dev, "unable to get vmmc regulator %ld\n",
- PTR_ERR(mmc->supply.vmmc));
- mmc->supply.vmmc = NULL;
- } else {
- ocr_value = mmc_regulator_get_ocrmask(mmc->supply.vmmc);
- if (ocr_value > 0)
- mmc_pdata(host)->ocr_mask = ocr_value;
- }
- /* Allow an aux regulator */
- mmc->supply.vqmmc = devm_regulator_get_optional(host->dev, "vmmc_aux");
- if (IS_ERR(mmc->supply.vqmmc)) {
- ret = PTR_ERR(mmc->supply.vqmmc);
- if ((ret != -ENODEV) && host->dev->of_node)
- return ret;
- dev_dbg(host->dev, "unable to get vmmc_aux regulator %ld\n",
- PTR_ERR(mmc->supply.vqmmc));
- mmc->supply.vqmmc = NULL;
- }
- host->pbias = devm_regulator_get_optional(host->dev, "pbias");
- if (IS_ERR(host->pbias)) {
- ret = PTR_ERR(host->pbias);
- if ((ret != -ENODEV) && host->dev->of_node) {
- dev_err(host->dev,
- "SD card detect fail? enable CONFIG_REGULATOR_PBIAS\n");
- return ret;
- }
- dev_dbg(host->dev, "unable to get pbias regulator %ld\n",
- PTR_ERR(host->pbias));
- host->pbias = NULL;
- }
- /* For eMMC do not power off when not in sleep state */
- if (mmc_pdata(host)->no_regulator_off_init)
- return 0;
- ret = omap_hsmmc_disable_boot_regulators(host);
- if (ret)
- return ret;
- return 0;
- }
- static irqreturn_t omap_hsmmc_cover_irq(int irq, void *dev_id);
- static int omap_hsmmc_gpio_init(struct mmc_host *mmc,
- struct omap_hsmmc_host *host,
- struct omap_hsmmc_platform_data *pdata)
- {
- int ret;
- if (gpio_is_valid(pdata->gpio_cod)) {
- ret = mmc_gpio_request_cd(mmc, pdata->gpio_cod, 0);
- if (ret)
- return ret;
- host->get_cover_state = omap_hsmmc_get_cover_state;
- mmc_gpio_set_cd_isr(mmc, omap_hsmmc_cover_irq);
- } else if (gpio_is_valid(pdata->gpio_cd)) {
- ret = mmc_gpio_request_cd(mmc, pdata->gpio_cd, 0);
- if (ret)
- return ret;
- host->card_detect = omap_hsmmc_card_detect;
- }
- if (gpio_is_valid(pdata->gpio_wp)) {
- ret = mmc_gpio_request_ro(mmc, pdata->gpio_wp);
- if (ret)
- return ret;
- }
- return 0;
- }
- /*
- * Start clock to the card
- */
- static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
- {
- OMAP_HSMMC_WRITE(host->base, SYSCTL,
- OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
- }
- /*
- * Stop clock to the card
- */
- static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
- {
- OMAP_HSMMC_WRITE(host->base, SYSCTL,
- OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
- if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
- dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
- }
- static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
- struct mmc_command *cmd)
- {
- u32 irq_mask = INT_EN_MASK;
- unsigned long flags;
- if (host->use_dma)
- irq_mask &= ~(BRR_EN | BWR_EN);
- /* Disable timeout for erases */
- if (cmd->opcode == MMC_ERASE)
- irq_mask &= ~DTO_EN;
- spin_lock_irqsave(&host->irq_lock, flags);
- OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
- OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
- /* latch pending CIRQ, but don't signal MMC core */
- if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
- irq_mask |= CIRQ_EN;
- OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
- spin_unlock_irqrestore(&host->irq_lock, flags);
- }
- static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
- {
- u32 irq_mask = 0;
- unsigned long flags;
- spin_lock_irqsave(&host->irq_lock, flags);
- /* no transfer running but need to keep cirq if enabled */
- if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
- irq_mask |= CIRQ_EN;
- OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
- OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
- OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
- spin_unlock_irqrestore(&host->irq_lock, flags);
- }
- /* Calculate divisor for the given clock frequency */
- static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
- {
- u16 dsor = 0;
- if (ios->clock) {
- dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
- if (dsor > CLKD_MAX)
- dsor = CLKD_MAX;
- }
- return dsor;
- }
- static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
- {
- struct mmc_ios *ios = &host->mmc->ios;
- unsigned long regval;
- unsigned long timeout;
- unsigned long clkdiv;
- dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
- omap_hsmmc_stop_clock(host);
- regval = OMAP_HSMMC_READ(host->base, SYSCTL);
- regval = regval & ~(CLKD_MASK | DTO_MASK);
- clkdiv = calc_divisor(host, ios);
- regval = regval | (clkdiv << 6) | (DTO << 16);
- OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
- OMAP_HSMMC_WRITE(host->base, SYSCTL,
- OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);
- /* Wait till the ICS bit is set */
- timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
- while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
- && time_before(jiffies, timeout))
- cpu_relax();
- /*
- * Enable High-Speed Support
- * Pre-Requisites
- * - Controller should support High-Speed-Enable Bit
- * - Controller should not be using DDR Mode
- * - Controller should advertise that it supports High Speed
- * in capabilities register
- * - MMC/SD clock coming out of controller > 25MHz
- */
- if ((mmc_pdata(host)->features & HSMMC_HAS_HSPE_SUPPORT) &&
- (ios->timing != MMC_TIMING_MMC_DDR52) &&
- (ios->timing != MMC_TIMING_UHS_DDR50) &&
- ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
- regval = OMAP_HSMMC_READ(host->base, HCTL);
- if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
- regval |= HSPE;
- else
- regval &= ~HSPE;
- OMAP_HSMMC_WRITE(host->base, HCTL, regval);
- }
- omap_hsmmc_start_clock(host);
- }
- static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
- {
- struct mmc_ios *ios = &host->mmc->ios;
- u32 con;
- con = OMAP_HSMMC_READ(host->base, CON);
- if (ios->timing == MMC_TIMING_MMC_DDR52 ||
- ios->timing == MMC_TIMING_UHS_DDR50)
- con |= DDR; /* configure in DDR mode */
- else
- con &= ~DDR;
- switch (ios->bus_width) {
- case MMC_BUS_WIDTH_8:
- OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
- break;
- case MMC_BUS_WIDTH_4:
- OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
- OMAP_HSMMC_WRITE(host->base, HCTL,
- OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
- break;
- case MMC_BUS_WIDTH_1:
- OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
- OMAP_HSMMC_WRITE(host->base, HCTL,
- OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
- break;
- }
- }
- static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
- {
- struct mmc_ios *ios = &host->mmc->ios;
- u32 con;
- con = OMAP_HSMMC_READ(host->base, CON);
- if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
- OMAP_HSMMC_WRITE(host->base, CON, con | OD);
- else
- OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
- }
- #ifdef CONFIG_PM
- /*
- * Restore the MMC host context, if it was lost as result of a
- * power state change.
- */
- static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
- {
- struct mmc_ios *ios = &host->mmc->ios;
- u32 hctl, capa;
- unsigned long timeout;
- if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
- host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
- host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
- host->capa == OMAP_HSMMC_READ(host->base, CAPA))
- return 0;
- host->context_loss++;
- if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
- if (host->power_mode != MMC_POWER_OFF &&
- (1 << ios->vdd) <= MMC_VDD_23_24)
- hctl = SDVS18;
- else
- hctl = SDVS30;
- capa = VS30 | VS18;
- } else {
- hctl = SDVS18;
- capa = VS18;
- }
- if (host->mmc->caps & MMC_CAP_SDIO_IRQ)
- hctl |= IWE;
- OMAP_HSMMC_WRITE(host->base, HCTL,
- OMAP_HSMMC_READ(host->base, HCTL) | hctl);
- OMAP_HSMMC_WRITE(host->base, CAPA,
- OMAP_HSMMC_READ(host->base, CAPA) | capa);
- OMAP_HSMMC_WRITE(host->base, HCTL,
- OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
- timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
- while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
- && time_before(jiffies, timeout))
- ;
- OMAP_HSMMC_WRITE(host->base, ISE, 0);
- OMAP_HSMMC_WRITE(host->base, IE, 0);
- OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
- /* Do not initialize card-specific things if the power is off */
- if (host->power_mode == MMC_POWER_OFF)
- goto out;
- omap_hsmmc_set_bus_width(host);
- omap_hsmmc_set_clock(host);
- omap_hsmmc_set_bus_mode(host);
- out:
- dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
- host->context_loss);
- return 0;
- }
- /*
- * Save the MMC host context (store the number of power state changes so far).
- */
- static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
- {
- host->con = OMAP_HSMMC_READ(host->base, CON);
- host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
- host->sysctl = OMAP_HSMMC_READ(host->base, SYSCTL);
- host->capa = OMAP_HSMMC_READ(host->base, CAPA);
- }
- #else
- static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
- {
- return 0;
- }
- static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
- {
- }
- #endif
- /*
- * Send init stream sequence to card
- * before sending IDLE command
- */
- static void send_init_stream(struct omap_hsmmc_host *host)
- {
- int reg = 0;
- unsigned long timeout;
- if (host->protect_card)
- return;
- disable_irq(host->irq);
- OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
- OMAP_HSMMC_WRITE(host->base, CON,
- OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
- OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);
- timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
- while ((reg != CC_EN) && time_before(jiffies, timeout))
- reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
- OMAP_HSMMC_WRITE(host->base, CON,
- OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
- OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
- OMAP_HSMMC_READ(host->base, STAT);
- enable_irq(host->irq);
- }
- static inline
- int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
- {
- int r = 1;
- if (host->get_cover_state)
- r = host->get_cover_state(host->dev);
- return r;
- }
- static ssize_t
- omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
- char *buf)
- {
- struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- return sprintf(buf, "%s\n",
- omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
- }
- static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
- static ssize_t
- omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
- char *buf)
- {
- struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- return sprintf(buf, "%s\n", mmc_pdata(host)->name);
- }
- static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
- /*
- * Configure the response type and send the cmd.
- */
- static void
- omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
- struct mmc_data *data)
- {
- int cmdreg = 0, resptype = 0, cmdtype = 0;
- dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
- mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
- host->cmd = cmd;
- omap_hsmmc_enable_irq(host, cmd);
- host->response_busy = 0;
- if (cmd->flags & MMC_RSP_PRESENT) {
- if (cmd->flags & MMC_RSP_136)
- resptype = 1;
- else if (cmd->flags & MMC_RSP_BUSY) {
- resptype = 3;
- host->response_busy = 1;
- } else
- resptype = 2;
- }
- /*
- * Unlike OMAP1 controller, the cmdtype does not seem to be based on
- * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
- * a val of 0x3, rest 0x0.
- */
- if (cmd == host->mrq->stop)
- cmdtype = 0x3;
- cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);
- if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
- host->mrq->sbc) {
- cmdreg |= ACEN_ACMD23;
- OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
- }
- if (data) {
- cmdreg |= DP_SELECT | MSBS | BCE;
- if (data->flags & MMC_DATA_READ)
- cmdreg |= DDIR;
- else
- cmdreg &= ~(DDIR);
- }
- if (host->use_dma)
- cmdreg |= DMAE;
- host->req_in_progress = 1;
- OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
- OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
- }
- static int
- omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
- {
- if (data->flags & MMC_DATA_WRITE)
- return DMA_TO_DEVICE;
- else
- return DMA_FROM_DEVICE;
- }
- static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
- struct mmc_data *data)
- {
- return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
- }
- static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
- {
- int dma_ch;
- unsigned long flags;
- spin_lock_irqsave(&host->irq_lock, flags);
- host->req_in_progress = 0;
- dma_ch = host->dma_ch;
- spin_unlock_irqrestore(&host->irq_lock, flags);
- omap_hsmmc_disable_irq(host);
- /* Do not complete the request if DMA is still in progress */
- if (mrq->data && host->use_dma && dma_ch != -1)
- return;
- host->mrq = NULL;
- mmc_request_done(host->mmc, mrq);
- }
- /*
- * Notify the transfer complete to MMC core
- */
- static void
- omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
- {
- if (!data) {
- struct mmc_request *mrq = host->mrq;
- /* TC before CC from CMD6 - don't know why, but it happens */
- if (host->cmd && host->cmd->opcode == 6 &&
- host->response_busy) {
- host->response_busy = 0;
- return;
- }
- omap_hsmmc_request_done(host, mrq);
- return;
- }
- host->data = NULL;
- if (!data->error)
- data->bytes_xfered += data->blocks * (data->blksz);
- else
- data->bytes_xfered = 0;
- if (data->stop && (data->error || !host->mrq->sbc))
- omap_hsmmc_start_command(host, data->stop, NULL);
- else
- omap_hsmmc_request_done(host, data->mrq);
- }
- /*
- * Notify the core about command completion
- */
- static void
- omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
- {
- if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
- !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
- host->cmd = NULL;
- omap_hsmmc_start_dma_transfer(host);
- omap_hsmmc_start_command(host, host->mrq->cmd,
- host->mrq->data);
- return;
- }
- host->cmd = NULL;
- if (cmd->flags & MMC_RSP_PRESENT) {
- if (cmd->flags & MMC_RSP_136) {
- /* response type 2 */
- cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
- cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
- cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
- cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
- } else {
- /* response types 1, 1b, 3, 4, 5, 6 */
- cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
- }
- }
- if ((host->data == NULL && !host->response_busy) || cmd->error)
- omap_hsmmc_request_done(host, host->mrq);
- }
- /*
- * DMA clean up for command errors
- */
- static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
- {
- int dma_ch;
- unsigned long flags;
- host->data->error = errno;
- spin_lock_irqsave(&host->irq_lock, flags);
- dma_ch = host->dma_ch;
- host->dma_ch = -1;
- spin_unlock_irqrestore(&host->irq_lock, flags);
- if (host->use_dma && dma_ch != -1) {
- struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);
- dmaengine_terminate_all(chan);
- dma_unmap_sg(chan->device->dev,
- host->data->sg, host->data->sg_len,
- omap_hsmmc_get_dma_dir(host, host->data));
- host->data->host_cookie = 0;
- }
- host->data = NULL;
- }
- /*
- * Readable error output
- */
- #ifdef CONFIG_MMC_DEBUG
- static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
- {
- /* --- means reserved bit without definition at documentation */
- static const char *omap_hsmmc_status_bits[] = {
- "CC" , "TC" , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
- "CIRQ", "OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
- "CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
- "ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
- };
- char res[256];
- char *buf = res;
- int len, i;
- len = sprintf(buf, "MMC IRQ 0x%x :", status);
- buf += len;
- for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
- if (status & (1 << i)) {
- len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
- buf += len;
- }
- dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
- }
- #else
- static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
- u32 status)
- {
- }
- #endif /* CONFIG_MMC_DEBUG */
- /*
- * MMC controller internal state machines reset
- *
- * Used to reset command or data internal state machines, using respectively
- * SRC or SRD bit of SYSCTL register
- * Can be called from interrupt context
- */
- static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
- unsigned long bit)
- {
- unsigned long i = 0;
- unsigned long limit = MMC_TIMEOUT_US;
- OMAP_HSMMC_WRITE(host->base, SYSCTL,
- OMAP_HSMMC_READ(host->base, SYSCTL) | bit);
- /*
- * OMAP4 ES2 and greater has an updated reset logic.
- * Monitor a 0->1 transition first
- */
- if (mmc_pdata(host)->features & HSMMC_HAS_UPDATED_RESET) {
- while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
- && (i++ < limit))
- udelay(1);
- }
- i = 0;
- while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
- (i++ < limit))
- udelay(1);
- if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
- dev_err(mmc_dev(host->mmc),
- "Timeout waiting on controller reset in %s\n",
- __func__);
- }
- static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
- int err, int end_cmd)
- {
- if (end_cmd) {
- omap_hsmmc_reset_controller_fsm(host, SRC);
- if (host->cmd)
- host->cmd->error = err;
- }
- if (host->data) {
- omap_hsmmc_reset_controller_fsm(host, SRD);
- omap_hsmmc_dma_cleanup(host, err);
- } else if (host->mrq && host->mrq->cmd)
- host->mrq->cmd->error = err;
- }
- static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
- {
- struct mmc_data *data;
- int end_cmd = 0, end_trans = 0;
- int error = 0;
- data = host->data;
- dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
- if (status & ERR_EN) {
- omap_hsmmc_dbg_report_irq(host, status);
- if (status & (CTO_EN | CCRC_EN))
- end_cmd = 1;
- if (host->data || host->response_busy) {
- end_trans = !end_cmd;
- host->response_busy = 0;
- }
- if (status & (CTO_EN | DTO_EN))
- hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
- else if (status & (CCRC_EN | DCRC_EN | DEB_EN | CEB_EN |
- BADA_EN))
- hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
- if (status & ACE_EN) {
- u32 ac12;
- ac12 = OMAP_HSMMC_READ(host->base, AC12);
- if (!(ac12 & ACNE) && host->mrq->sbc) {
- end_cmd = 1;
- if (ac12 & ACTO)
- error = -ETIMEDOUT;
- else if (ac12 & (ACCE | ACEB | ACIE))
- error = -EILSEQ;
- host->mrq->sbc->error = error;
- hsmmc_command_incomplete(host, error, end_cmd);
- }
- dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
- }
- }
- OMAP_HSMMC_WRITE(host->base, STAT, status);
- if (end_cmd || ((status & CC_EN) && host->cmd))
- omap_hsmmc_cmd_done(host, host->cmd);
- if ((end_trans || (status & TC_EN)) && host->mrq)
- omap_hsmmc_xfer_done(host, data);
- }
- /*
- * MMC controller IRQ handler
- */
- static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
- {
- struct omap_hsmmc_host *host = dev_id;
- int status;
- status = OMAP_HSMMC_READ(host->base, STAT);
- while (status & (INT_EN_MASK | CIRQ_EN)) {
- if (host->req_in_progress)
- omap_hsmmc_do_irq(host, status);
- if (status & CIRQ_EN)
- mmc_signal_sdio_irq(host->mmc);
- /* Flush posted write */
- status = OMAP_HSMMC_READ(host->base, STAT);
- }
- return IRQ_HANDLED;
- }
- static void set_sd_bus_power(struct omap_hsmmc_host *host)
- {
- unsigned long i;
- OMAP_HSMMC_WRITE(host->base, HCTL,
- OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
- for (i = 0; i < loops_per_jiffy; i++) {
- if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
- break;
- cpu_relax();
- }
- }
- /*
- * Switch MMC interface voltage ... only relevant for MMC1.
- *
- * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
- * The MMC2 transceiver controls are used instead of DAT4..DAT7.
- * Some chips, like eMMC ones, use internal transceivers.
- */
- static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
- {
- u32 reg_val = 0;
- int ret;
- /* Disable the clocks */
- if (host->dbclk)
- clk_disable_unprepare(host->dbclk);
- /* Turn the power off */
- ret = omap_hsmmc_set_power(host, 0, 0);
- /* Turn the power ON with given VDD 1.8 or 3.0v */
- if (!ret)
- ret = omap_hsmmc_set_power(host, 1, vdd);
- if (host->dbclk)
- clk_prepare_enable(host->dbclk);
- if (ret != 0)
- goto err;
- OMAP_HSMMC_WRITE(host->base, HCTL,
- OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
- reg_val = OMAP_HSMMC_READ(host->base, HCTL);
- /*
- * If a MMC dual voltage card is detected, the set_ios fn calls
- * this fn with VDD bit set for 1.8V. Upon card removal from the
- * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
- *
- * Cope with a bit of slop in the range ... per data sheets:
- * - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
- * but recommended values are 1.71V to 1.89V
- * - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
- * but recommended values are 2.7V to 3.3V
- *
- * Board setup code shouldn't permit anything very out-of-range.
- * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
- * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
- */
- if ((1 << vdd) <= MMC_VDD_23_24)
- reg_val |= SDVS18;
- else
- reg_val |= SDVS30;
- OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
- set_sd_bus_power(host);
- return 0;
- err:
- dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
- return ret;
- }
- /* Protect the card while the cover is open */
- static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
- {
- if (!host->get_cover_state)
- return;
- host->reqs_blocked = 0;
- if (host->get_cover_state(host->dev)) {
- if (host->protect_card) {
- dev_info(host->dev, "%s: cover is closed, "
- "card is now accessible\n",
- mmc_hostname(host->mmc));
- host->protect_card = 0;
- }
- } else {
- if (!host->protect_card) {
- dev_info(host->dev, "%s: cover is open, "
- "card is now inaccessible\n",
- mmc_hostname(host->mmc));
- host->protect_card = 1;
- }
- }
- }
- /*
- * irq handler when (cell-phone) cover is mounted/removed
- */
- static irqreturn_t omap_hsmmc_cover_irq(int irq, void *dev_id)
- {
- struct omap_hsmmc_host *host = dev_id;
- sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
- omap_hsmmc_protect_card(host);
- mmc_detect_change(host->mmc, (HZ * 200) / 1000);
- return IRQ_HANDLED;
- }
- static void omap_hsmmc_dma_callback(void *param)
- {
- struct omap_hsmmc_host *host = param;
- struct dma_chan *chan;
- struct mmc_data *data;
- int req_in_progress;
- spin_lock_irq(&host->irq_lock);
- if (host->dma_ch < 0) {
- spin_unlock_irq(&host->irq_lock);
- return;
- }
- data = host->mrq->data;
- chan = omap_hsmmc_get_dma_chan(host, data);
- if (!data->host_cookie)
- dma_unmap_sg(chan->device->dev,
- data->sg, data->sg_len,
- omap_hsmmc_get_dma_dir(host, data));
- req_in_progress = host->req_in_progress;
- host->dma_ch = -1;
- spin_unlock_irq(&host->irq_lock);
- /* If DMA has finished after TC, complete the request */
- if (!req_in_progress) {
- struct mmc_request *mrq = host->mrq;
- host->mrq = NULL;
- mmc_request_done(host->mmc, mrq);
- }
- }
- static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
- struct mmc_data *data,
- struct omap_hsmmc_next *next,
- struct dma_chan *chan)
- {
- int dma_len;
- if (!next && data->host_cookie &&
- data->host_cookie != host->next_data.cookie) {
- dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
- " host->next_data.cookie %d\n",
- __func__, data->host_cookie, host->next_data.cookie);
- data->host_cookie = 0;
- }
- /* Check if next job is already prepared */
- if (next || data->host_cookie != host->next_data.cookie) {
- dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
- omap_hsmmc_get_dma_dir(host, data));
- } else {
- dma_len = host->next_data.dma_len;
- host->next_data.dma_len = 0;
- }
- if (dma_len == 0)
- return -EINVAL;
- if (next) {
- next->dma_len = dma_len;
- data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
- } else
- host->dma_len = dma_len;
- return 0;
- }
- /*
- * Routine to configure and start DMA for the MMC card
- */
- static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
- struct mmc_request *req)
- {
- struct dma_async_tx_descriptor *tx;
- int ret = 0, i;
- struct mmc_data *data = req->data;
- struct dma_chan *chan;
- struct dma_slave_config cfg = {
- .src_addr = host->mapbase + OMAP_HSMMC_DATA,
- .dst_addr = host->mapbase + OMAP_HSMMC_DATA,
- .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
- .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
- .src_maxburst = data->blksz / 4,
- .dst_maxburst = data->blksz / 4,
- };
- /* Sanity check: all the SG entries must be aligned by block size. */
- for (i = 0; i < data->sg_len; i++) {
- struct scatterlist *sgl;
- sgl = data->sg + i;
- if (sgl->length % data->blksz)
- return -EINVAL;
- }
- if ((data->blksz % 4) != 0)
- /* REVISIT: The MMC buffer increments only when MSB is written.
- * Return error for blksz which is non multiple of four.
- */
- return -EINVAL;
- BUG_ON(host->dma_ch != -1);
- chan = omap_hsmmc_get_dma_chan(host, data);
- ret = dmaengine_slave_config(chan, &cfg);
- if (ret)
- return ret;
- ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
- if (ret)
- return ret;
- tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
- data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
- DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
- if (!tx) {
- dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
- /* FIXME: cleanup */
- return -1;
- }
- tx->callback = omap_hsmmc_dma_callback;
- tx->callback_param = host;
- /* Does not fail */
- dmaengine_submit(tx);
- host->dma_ch = 1;
- return 0;
- }
- static void set_data_timeout(struct omap_hsmmc_host *host,
- unsigned int timeout_ns,
- unsigned int timeout_clks)
- {
- unsigned int timeout, cycle_ns;
- uint32_t reg, clkd, dto = 0;
- reg = OMAP_HSMMC_READ(host->base, SYSCTL);
- clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
- if (clkd == 0)
- clkd = 1;
- cycle_ns = 1000000000 / (host->clk_rate / clkd);
- timeout = timeout_ns / cycle_ns;
- timeout += timeout_clks;
- if (timeout) {
- while ((timeout & 0x80000000) == 0) {
- dto += 1;
- timeout <<= 1;
- }
- dto = 31 - dto;
- timeout <<= 1;
- if (timeout && dto)
- dto += 1;
- if (dto >= 13)
- dto -= 13;
- else
- dto = 0;
- if (dto > 14)
- dto = 14;
- }
- reg &= ~DTO_MASK;
- reg |= dto << DTO_SHIFT;
- OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
- }
- static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
- {
- struct mmc_request *req = host->mrq;
- struct dma_chan *chan;
- if (!req->data)
- return;
- OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
- | (req->data->blocks << 16));
- set_data_timeout(host, req->data->timeout_ns,
- req->data->timeout_clks);
- chan = omap_hsmmc_get_dma_chan(host, req->data);
- dma_async_issue_pending(chan);
- }
- /*
- * Configure block length for MMC/SD cards and initiate the transfer.
- */
- static int
- omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
- {
- int ret;
- host->data = req->data;
- if (req->data == NULL) {
- OMAP_HSMMC_WRITE(host->base, BLK, 0);
- /*
- * Set an arbitrary 100ms data timeout for commands with
- * busy signal.
- */
- if (req->cmd->flags & MMC_RSP_BUSY)
- set_data_timeout(host, 100000000U, 0);
- return 0;
- }
- if (host->use_dma) {
- ret = omap_hsmmc_setup_dma_transfer(host, req);
- if (ret != 0) {
- dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
- return ret;
- }
- }
- return 0;
- }
- static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
- int err)
- {
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- struct mmc_data *data = mrq->data;
- if (host->use_dma && data->host_cookie) {
- struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);
- dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
- omap_hsmmc_get_dma_dir(host, data));
- data->host_cookie = 0;
- }
- }
- static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
- bool is_first_req)
- {
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- if (mrq->data->host_cookie) {
- mrq->data->host_cookie = 0;
- return ;
- }
- if (host->use_dma) {
- struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);
- if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
- &host->next_data, c))
- mrq->data->host_cookie = 0;
- }
- }
- /*
- * Request function. for read/write operation
- */
- static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
- {
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- int err;
- BUG_ON(host->req_in_progress);
- BUG_ON(host->dma_ch != -1);
- if (host->protect_card) {
- if (host->reqs_blocked < 3) {
- /*
- * Ensure the controller is left in a consistent
- * state by resetting the command and data state
- * machines.
- */
- omap_hsmmc_reset_controller_fsm(host, SRD);
- omap_hsmmc_reset_controller_fsm(host, SRC);
- host->reqs_blocked += 1;
- }
- req->cmd->error = -EBADF;
- if (req->data)
- req->data->error = -EBADF;
- req->cmd->retries = 0;
- mmc_request_done(mmc, req);
- return;
- } else if (host->reqs_blocked)
- host->reqs_blocked = 0;
- WARN_ON(host->mrq != NULL);
- host->mrq = req;
- host->clk_rate = clk_get_rate(host->fclk);
- err = omap_hsmmc_prepare_data(host, req);
- if (err) {
- req->cmd->error = err;
- if (req->data)
- req->data->error = err;
- host->mrq = NULL;
- mmc_request_done(mmc, req);
- return;
- }
- if (req->sbc && !(host->flags & AUTO_CMD23)) {
- omap_hsmmc_start_command(host, req->sbc, NULL);
- return;
- }
- omap_hsmmc_start_dma_transfer(host);
- omap_hsmmc_start_command(host, req->cmd, req->data);
- }
- /* Routine to configure clock values. Exposed API to core */
- static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
- {
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- int do_send_init_stream = 0;
- if (ios->power_mode != host->power_mode) {
- switch (ios->power_mode) {
- case MMC_POWER_OFF:
- omap_hsmmc_set_power(host, 0, 0);
- break;
- case MMC_POWER_UP:
- omap_hsmmc_set_power(host, 1, ios->vdd);
- break;
- case MMC_POWER_ON:
- do_send_init_stream = 1;
- break;
- }
- host->power_mode = ios->power_mode;
- }
- /* FIXME: set registers based only on changes to ios */
- omap_hsmmc_set_bus_width(host);
- if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
- /* Only MMC1 can interface at 3V without some flavor
- * of external transceiver; but they all handle 1.8V.
- */
- if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
- (ios->vdd == DUAL_VOLT_OCR_BIT)) {
- /*
- * The mmc_select_voltage fn of the core does
- * not seem to set the power_mode to
- * MMC_POWER_UP upon recalculating the voltage.
- * vdd 1.8v.
- */
- if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
- dev_dbg(mmc_dev(host->mmc),
- "Switch operation failed\n");
- }
- }
- omap_hsmmc_set_clock(host);
- if (do_send_init_stream)
- send_init_stream(host);
- omap_hsmmc_set_bus_mode(host);
- }
- static int omap_hsmmc_get_cd(struct mmc_host *mmc)
- {
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- if (!host->card_detect)
- return -ENOSYS;
- return host->card_detect(host->dev);
- }
- static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
- {
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- if (mmc_pdata(host)->init_card)
- mmc_pdata(host)->init_card(card);
- }
- static void omap_hsmmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
- {
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- u32 irq_mask, con;
- unsigned long flags;
- spin_lock_irqsave(&host->irq_lock, flags);
- con = OMAP_HSMMC_READ(host->base, CON);
- irq_mask = OMAP_HSMMC_READ(host->base, ISE);
- if (enable) {
- host->flags |= HSMMC_SDIO_IRQ_ENABLED;
- irq_mask |= CIRQ_EN;
- con |= CTPL | CLKEXTFREE;
- } else {
- host->flags &= ~HSMMC_SDIO_IRQ_ENABLED;
- irq_mask &= ~CIRQ_EN;
- con &= ~(CTPL | CLKEXTFREE);
- }
- OMAP_HSMMC_WRITE(host->base, CON, con);
- OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
- /*
- * if enable, piggy back detection on current request
- * but always disable immediately
- */
- if (!host->req_in_progress || !enable)
- OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
- /* flush posted write */
- OMAP_HSMMC_READ(host->base, IE);
- spin_unlock_irqrestore(&host->irq_lock, flags);
- }
- static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host *host)
- {
- int ret;
- /*
- * For omaps with wake-up path, wakeirq will be irq from pinctrl and
- * for other omaps, wakeirq will be from GPIO (dat line remuxed to
- * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
- * with functional clock disabled.
- */
- if (!host->dev->of_node || !host->wake_irq)
- return -ENODEV;
- ret = dev_pm_set_dedicated_wake_irq(host->dev, host->wake_irq);
- if (ret) {
- dev_err(mmc_dev(host->mmc), "Unable to request wake IRQ\n");
- goto err;
- }
- /*
- * Some omaps don't have wake-up path from deeper idle states
- * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
- */
- if (host->pdata->controller_flags & OMAP_HSMMC_SWAKEUP_MISSING) {
- struct pinctrl *p = devm_pinctrl_get(host->dev);
- if (IS_ERR(p)) {
- ret = PTR_ERR(p);
- goto err_free_irq;
- }
- if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_DEFAULT))) {
- dev_info(host->dev, "missing default pinctrl state\n");
- devm_pinctrl_put(p);
- ret = -EINVAL;
- goto err_free_irq;
- }
- if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_IDLE))) {
- dev_info(host->dev, "missing idle pinctrl state\n");
- devm_pinctrl_put(p);
- ret = -EINVAL;
- goto err_free_irq;
- }
- devm_pinctrl_put(p);
- }
- OMAP_HSMMC_WRITE(host->base, HCTL,
- OMAP_HSMMC_READ(host->base, HCTL) | IWE);
- return 0;
- err_free_irq:
- dev_pm_clear_wake_irq(host->dev);
- err:
- dev_warn(host->dev, "no SDIO IRQ support, falling back to polling\n");
- host->wake_irq = 0;
- return ret;
- }
- static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
- {
- u32 hctl, capa, value;
- /* Only MMC1 supports 3.0V */
- if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
- hctl = SDVS30;
- capa = VS30 | VS18;
- } else {
- hctl = SDVS18;
- capa = VS18;
- }
- value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
- OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);
- value = OMAP_HSMMC_READ(host->base, CAPA);
- OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);
- /* Set SD bus power bit */
- set_sd_bus_power(host);
- }
- static int omap_hsmmc_multi_io_quirk(struct mmc_card *card,
- unsigned int direction, int blk_size)
- {
- /* This controller can't do multiblock reads due to hw bugs */
- if (direction == MMC_DATA_READ)
- return 1;
- return blk_size;
- }
- static struct mmc_host_ops omap_hsmmc_ops = {
- .post_req = omap_hsmmc_post_req,
- .pre_req = omap_hsmmc_pre_req,
- .request = omap_hsmmc_request,
- .set_ios = omap_hsmmc_set_ios,
- .get_cd = omap_hsmmc_get_cd,
- .get_ro = mmc_gpio_get_ro,
- .init_card = omap_hsmmc_init_card,
- .enable_sdio_irq = omap_hsmmc_enable_sdio_irq,
- };
- #ifdef CONFIG_DEBUG_FS
- static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
- {
- struct mmc_host *mmc = s->private;
- struct omap_hsmmc_host *host = mmc_priv(mmc);
- seq_printf(s, "mmc%d:\n", mmc->index);
- seq_printf(s, "sdio irq mode\t%s\n",
- (mmc->caps & MMC_CAP_SDIO_IRQ) ? "interrupt" : "polling");
- if (mmc->caps & MMC_CAP_SDIO_IRQ) {
- seq_printf(s, "sdio irq \t%s\n",
- (host->flags & HSMMC_SDIO_IRQ_ENABLED) ? "enabled"
- : "disabled");
- }
- seq_printf(s, "ctx_loss:\t%d\n", host->context_loss);
- pm_runtime_get_sync(host->dev);
- seq_puts(s, "\nregs:\n");
- seq_printf(s, "CON:\t\t0x%08x\n",
- OMAP_HSMMC_READ(host->base, CON));
- seq_printf(s, "PSTATE:\t\t0x%08x\n",
- OMAP_HSMMC_READ(host->base, PSTATE));
- seq_printf(s, "HCTL:\t\t0x%08x\n",
- OMAP_HSMMC_READ(host->base, HCTL));
- seq_printf(s, "SYSCTL:\t\t0x%08x\n",
- OMAP_HSMMC_READ(host->base, SYSCTL));
- seq_printf(s, "IE:\t\t0x%08x\n",
- OMAP_HSMMC_READ(host->base, IE));
- seq_printf(s, "ISE:\t\t0x%08x\n",
- OMAP_HSMMC_READ(host->base, ISE));
- seq_printf(s, "CAPA:\t\t0x%08x\n",
- OMAP_HSMMC_READ(host->base, CAPA));
- pm_runtime_mark_last_busy(host->dev);
- pm_runtime_put_autosuspend(host->dev);
- return 0;
- }
- static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
- {
- return single_open(file, omap_hsmmc_regs_show, inode->i_private);
- }
- static const struct file_operations mmc_regs_fops = {
- .open = omap_hsmmc_regs_open,
- .read = seq_read,
- .llseek = seq_lseek,
- .release = single_release,
- };
- static void omap_hsmmc_debugfs(struct mmc_host *mmc)
- {
- if (mmc->debugfs_root)
- debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
- mmc, &mmc_regs_fops);
- }
- #else
- static void omap_hsmmc_debugfs(struct mmc_host *mmc)
- {
- }
- #endif
- #ifdef CONFIG_OF
- static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
- /* See 35xx errata 2.1.1.128 in SPRZ278F */
- .controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
- };
- static const struct omap_mmc_of_data omap4_mmc_of_data = {
- .reg_offset = 0x100,
- };
- static const struct omap_mmc_of_data am33xx_mmc_of_data = {
- .reg_offset = 0x100,
- .controller_flags = OMAP_HSMMC_SWAKEUP_MISSING,
- };
- static const struct of_device_id omap_mmc_of_match[] = {
- {
- .compatible = "ti,omap2-hsmmc",
- },
- {
- .compatible = "ti,omap3-pre-es3-hsmmc",
- .data = &omap3_pre_es3_mmc_of_data,
- },
- {
- .compatible = "ti,omap3-hsmmc",
- },
- {
- .compatible = "ti,omap4-hsmmc",
- .data = &omap4_mmc_of_data,
- },
- {
- .compatible = "ti,am33xx-hsmmc",
- .data = &am33xx_mmc_of_data,
- },
- {},
- };
- MODULE_DEVICE_TABLE(of, omap_mmc_of_match);
- static struct omap_hsmmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
- {
- struct omap_hsmmc_platform_data *pdata, *legacy;
- struct device_node *np = dev->of_node;
- pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
- if (!pdata)
- return ERR_PTR(-ENOMEM); /* out of memory */
- legacy = dev_get_platdata(dev);
- if (legacy && legacy->name)
- pdata->name = legacy->name;
- if (of_find_property(np, "ti,dual-volt", NULL))
- pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
- pdata->gpio_cd = -EINVAL;
- pdata->gpio_cod = -EINVAL;
- pdata->gpio_wp = -EINVAL;
- if (of_find_property(np, "ti,non-removable", NULL)) {
- pdata->nonremovable = true;
- pdata->no_regulator_off_init = true;
- }
- if (of_find_property(np, "ti,needs-special-reset", NULL))
- pdata->features |= HSMMC_HAS_UPDATED_RESET;
- if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
- pdata->features |= HSMMC_HAS_HSPE_SUPPORT;
- return pdata;
- }
- #else
- static inline struct omap_hsmmc_platform_data
- *of_get_hsmmc_pdata(struct device *dev)
- {
- return ERR_PTR(-EINVAL);
- }
- #endif
- static int omap_hsmmc_probe(struct platform_device *pdev)
- {
- struct omap_hsmmc_platform_data *pdata = pdev->dev.platform_data;
- struct mmc_host *mmc;
- struct omap_hsmmc_host *host = NULL;
- struct resource *res;
- int ret, irq;
- const struct of_device_id *match;
- const struct omap_mmc_of_data *data;
- void __iomem *base;
- match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
- if (match) {
- pdata = of_get_hsmmc_pdata(&pdev->dev);
- if (IS_ERR(pdata))
- return PTR_ERR(pdata);
- if (match->data) {
- data = match->data;
- pdata->reg_offset = data->reg_offset;
- pdata->controller_flags |= data->controller_flags;
- }
- }
- if (pdata == NULL) {
- dev_err(&pdev->dev, "Platform Data is missing\n");
- return -ENXIO;
- }
- res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- irq = platform_get_irq(pdev, 0);
- if (res == NULL || irq < 0)
- return -ENXIO;
- base = devm_ioremap_resource(&pdev->dev, res);
- if (IS_ERR(base))
- return PTR_ERR(base);
- mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
- if (!mmc) {
- ret = -ENOMEM;
- goto err;
- }
- ret = mmc_of_parse(mmc);
- if (ret)
- goto err1;
- host = mmc_priv(mmc);
- host->mmc = mmc;
- host->pdata = pdata;
- host->dev = &pdev->dev;
- host->use_dma = 1;
- host->dma_ch = -1;
- host->irq = irq;
- host->mapbase = res->start + pdata->reg_offset;
- host->base = base + pdata->reg_offset;
- host->power_mode = MMC_POWER_OFF;
- host->next_data.cookie = 1;
- host->pbias_enabled = 0;
- host->vqmmc_enabled = 0;
- ret = omap_hsmmc_gpio_init(mmc, host, pdata);
- if (ret)
- goto err_gpio;
- platform_set_drvdata(pdev, host);
- if (pdev->dev.of_node)
- host->wake_irq = irq_of_parse_and_map(pdev->dev.of_node, 1);
- mmc->ops = &omap_hsmmc_ops;
- mmc->f_min = OMAP_MMC_MIN_CLOCK;
- if (pdata->max_freq > 0)
- mmc->f_max = pdata->max_freq;
- else if (mmc->f_max == 0)
- mmc->f_max = OMAP_MMC_MAX_CLOCK;
- spin_lock_init(&host->irq_lock);
- host->fclk = devm_clk_get(&pdev->dev, "fck");
- if (IS_ERR(host->fclk)) {
- ret = PTR_ERR(host->fclk);
- host->fclk = NULL;
- goto err1;
- }
- if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
- dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
- omap_hsmmc_ops.multi_io_quirk = omap_hsmmc_multi_io_quirk;
- }
- device_init_wakeup(&pdev->dev, true);
- pm_runtime_enable(host->dev);
- pm_runtime_get_sync(host->dev);
- pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
- pm_runtime_use_autosuspend(host->dev);
- omap_hsmmc_context_save(host);
- host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
- /*
- * MMC can still work without debounce clock.
- */
- if (IS_ERR(host->dbclk)) {
- host->dbclk = NULL;
- } else if (clk_prepare_enable(host->dbclk) != 0) {
- dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
- host->dbclk = NULL;
- }
- /* Since we do only SG emulation, we can have as many segs
- * as we want. */
- mmc->max_segs = 1024;
- mmc->max_blk_size = 512; /* Block Length at max can be 1024 */
- mmc->max_blk_count = 0xFFFF; /* No. of Blocks is 16 bits */
- mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
- mmc->max_seg_size = mmc->max_req_size;
- mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
- MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
- mmc->caps |= mmc_pdata(host)->caps;
- if (mmc->caps & MMC_CAP_8_BIT_DATA)
- mmc->caps |= MMC_CAP_4_BIT_DATA;
- if (mmc_pdata(host)->nonremovable)
- mmc->caps |= MMC_CAP_NONREMOVABLE;
- mmc->pm_caps |= mmc_pdata(host)->pm_caps;
- omap_hsmmc_conf_bus_power(host);
- host->rx_chan = dma_request_chan(&pdev->dev, "rx");
- if (IS_ERR(host->rx_chan)) {
- dev_err(mmc_dev(host->mmc), "RX DMA channel request failed\n");
- ret = PTR_ERR(host->rx_chan);
- goto err_irq;
- }
- host->tx_chan = dma_request_chan(&pdev->dev, "tx");
- if (IS_ERR(host->tx_chan)) {
- dev_err(mmc_dev(host->mmc), "TX DMA channel request failed\n");
- ret = PTR_ERR(host->tx_chan);
- goto err_irq;
- }
- /* Request IRQ for MMC operations */
- ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
- mmc_hostname(mmc), host);
- if (ret) {
- dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
- goto err_irq;
- }
- ret = omap_hsmmc_reg_get(host);
- if (ret)
- goto err_irq;
- mmc->ocr_avail = mmc_pdata(host)->ocr_mask;
- omap_hsmmc_disable_irq(host);
- /*
- * For now, only support SDIO interrupt if we have a separate
- * wake-up interrupt configured from device tree. This is because
- * the wake-up interrupt is needed for idle state and some
- * platforms need special quirks. And we don't want to add new
- * legacy mux platform init code callbacks any longer as we
- * are moving to DT based booting anyways.
- */
- ret = omap_hsmmc_configure_wake_irq(host);
- if (!ret)
- mmc->caps |= MMC_CAP_SDIO_IRQ;
- omap_hsmmc_protect_card(host);
- mmc_add_host(mmc);
- if (mmc_pdata(host)->name != NULL) {
- ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
- if (ret < 0)
- goto err_slot_name;
- }
- if (host->get_cover_state) {
- ret = device_create_file(&mmc->class_dev,
- &dev_attr_cover_switch);
- if (ret < 0)
- goto err_slot_name;
- }
- omap_hsmmc_debugfs(mmc);
- pm_runtime_mark_last_busy(host->dev);
- pm_runtime_put_autosuspend(host->dev);
- return 0;
- err_slot_name:
- mmc_remove_host(mmc);
- err_irq:
- device_init_wakeup(&pdev->dev, false);
- if (!IS_ERR_OR_NULL(host->tx_chan))
- dma_release_channel(host->tx_chan);
- if (!IS_ERR_OR_NULL(host->rx_chan))
- dma_release_channel(host->rx_chan);
- pm_runtime_dont_use_autosuspend(host->dev);
- pm_runtime_put_sync(host->dev);
- pm_runtime_disable(host->dev);
- if (host->dbclk)
- clk_disable_unprepare(host->dbclk);
- err1:
- err_gpio:
- mmc_free_host(mmc);
- err:
- return ret;
- }
- static int omap_hsmmc_remove(struct platform_device *pdev)
- {
- struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
- pm_runtime_get_sync(host->dev);
- mmc_remove_host(host->mmc);
- dma_release_channel(host->tx_chan);
- dma_release_channel(host->rx_chan);
- pm_runtime_dont_use_autosuspend(host->dev);
- pm_runtime_put_sync(host->dev);
- pm_runtime_disable(host->dev);
- device_init_wakeup(&pdev->dev, false);
- if (host->dbclk)
- clk_disable_unprepare(host->dbclk);
- mmc_free_host(host->mmc);
- return 0;
- }
- #ifdef CONFIG_PM_SLEEP
- static int omap_hsmmc_suspend(struct device *dev)
- {
- struct omap_hsmmc_host *host = dev_get_drvdata(dev);
- if (!host)
- return 0;
- pm_runtime_get_sync(host->dev);
- if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
- OMAP_HSMMC_WRITE(host->base, ISE, 0);
- OMAP_HSMMC_WRITE(host->base, IE, 0);
- OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
- OMAP_HSMMC_WRITE(host->base, HCTL,
- OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
- }
- if (host->dbclk)
- clk_disable_unprepare(host->dbclk);
- pm_runtime_put_sync(host->dev);
- return 0;
- }
- /* Routine to resume the MMC device */
- static int omap_hsmmc_resume(struct device *dev)
- {
- struct omap_hsmmc_host *host = dev_get_drvdata(dev);
- if (!host)
- return 0;
- pm_runtime_get_sync(host->dev);
- if (host->dbclk)
- clk_prepare_enable(host->dbclk);
- if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
- omap_hsmmc_conf_bus_power(host);
- omap_hsmmc_protect_card(host);
- pm_runtime_mark_last_busy(host->dev);
- pm_runtime_put_autosuspend(host->dev);
- return 0;
- }
- #endif
- static int omap_hsmmc_runtime_suspend(struct device *dev)
- {
- struct omap_hsmmc_host *host;
- unsigned long flags;
- int ret = 0;
- host = platform_get_drvdata(to_platform_device(dev));
- omap_hsmmc_context_save(host);
- dev_dbg(dev, "disabled\n");
- spin_lock_irqsave(&host->irq_lock, flags);
- if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
- (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
- /* disable sdio irq handling to prevent race */
- OMAP_HSMMC_WRITE(host->base, ISE, 0);
- OMAP_HSMMC_WRITE(host->base, IE, 0);
- if (!(OMAP_HSMMC_READ(host->base, PSTATE) & DLEV_DAT(1))) {
- /*
- * dat1 line low, pending sdio irq
- * race condition: possible irq handler running on
- * multi-core, abort
- */
- dev_dbg(dev, "pending sdio irq, abort suspend\n");
- OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
- OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
- OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
- pm_runtime_mark_last_busy(dev);
- ret = -EBUSY;
- goto abort;
- }
- pinctrl_pm_select_idle_state(dev);
- } else {
- pinctrl_pm_select_idle_state(dev);
- }
- abort:
- spin_unlock_irqrestore(&host->irq_lock, flags);
- return ret;
- }
- static int omap_hsmmc_runtime_resume(struct device *dev)
- {
- struct omap_hsmmc_host *host;
- unsigned long flags;
- host = platform_get_drvdata(to_platform_device(dev));
- omap_hsmmc_context_restore(host);
- dev_dbg(dev, "enabled\n");
- spin_lock_irqsave(&host->irq_lock, flags);
- if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
- (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
- pinctrl_pm_select_default_state(host->dev);
- /* irq lost, if pinmux incorrect */
- OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
- OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
- OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
- } else {
- pinctrl_pm_select_default_state(host->dev);
- }
- spin_unlock_irqrestore(&host->irq_lock, flags);
- return 0;
- }
- static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
- SET_SYSTEM_SLEEP_PM_OPS(omap_hsmmc_suspend, omap_hsmmc_resume)
- .runtime_suspend = omap_hsmmc_runtime_suspend,
- .runtime_resume = omap_hsmmc_runtime_resume,
- };
- static struct platform_driver omap_hsmmc_driver = {
- .probe = omap_hsmmc_probe,
- .remove = omap_hsmmc_remove,
- .driver = {
- .name = DRIVER_NAME,
- .pm = &omap_hsmmc_dev_pm_ops,
- .of_match_table = of_match_ptr(omap_mmc_of_match),
- },
- };
- module_platform_driver(omap_hsmmc_driver);
- MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
- MODULE_LICENSE("GPL");
- MODULE_ALIAS("platform:" DRIVER_NAME);
- MODULE_AUTHOR("Texas Instruments Inc");
|