msm_iommu.h 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  15. * 02110-1301, USA.
  16. */
  17. #ifndef MSM_IOMMU_H
  18. #define MSM_IOMMU_H
  19. #include <linux/interrupt.h>
  20. #include <linux/clk.h>
  21. /* Sharability attributes of MSM IOMMU mappings */
  22. #define MSM_IOMMU_ATTR_NON_SH 0x0
  23. #define MSM_IOMMU_ATTR_SH 0x4
  24. /* Cacheability attributes of MSM IOMMU mappings */
  25. #define MSM_IOMMU_ATTR_NONCACHED 0x0
  26. #define MSM_IOMMU_ATTR_CACHED_WB_WA 0x1
  27. #define MSM_IOMMU_ATTR_CACHED_WB_NWA 0x2
  28. #define MSM_IOMMU_ATTR_CACHED_WT 0x3
  29. /* Mask for the cache policy attribute */
  30. #define MSM_IOMMU_CP_MASK 0x03
  31. /* Maximum number of Machine IDs that we are allowing to be mapped to the same
  32. * context bank. The number of MIDs mapped to the same CB does not affect
  33. * performance, but there is a practical limit on how many distinct MIDs may
  34. * be present. These mappings are typically determined at design time and are
  35. * not expected to change at run time.
  36. */
  37. #define MAX_NUM_MIDS 32
  38. /* Maximum number of context banks that can be present in IOMMU */
  39. #define IOMMU_MAX_CBS 128
  40. /**
  41. * struct msm_iommu_dev - a single IOMMU hardware instance
  42. * ncb Number of context banks present on this IOMMU HW instance
  43. * dev: IOMMU device
  44. * irq: Interrupt number
  45. * clk: The bus clock for this IOMMU hardware instance
  46. * pclk: The clock for the IOMMU bus interconnect
  47. * dev_node: list head in qcom_iommu_device_list
  48. * dom_node: list head for domain
  49. * ctx_list: list of 'struct msm_iommu_ctx_dev'
  50. * context_map: Bitmap to track allocated context banks
  51. */
  52. struct msm_iommu_dev {
  53. void __iomem *base;
  54. int ncb;
  55. struct device *dev;
  56. int irq;
  57. struct clk *clk;
  58. struct clk *pclk;
  59. struct list_head dev_node;
  60. struct list_head dom_node;
  61. struct list_head ctx_list;
  62. DECLARE_BITMAP(context_map, IOMMU_MAX_CBS);
  63. };
  64. /**
  65. * struct msm_iommu_ctx_dev - an IOMMU context bank instance
  66. * of_node node ptr of client device
  67. * num Index of this context bank within the hardware
  68. * mids List of Machine IDs that are to be mapped into this context
  69. * bank, terminated by -1. The MID is a set of signals on the
  70. * AXI bus that identifies the function associated with a specific
  71. * memory request. (See ARM spec).
  72. * num_mids Total number of mids
  73. * node list head in ctx_list
  74. */
  75. struct msm_iommu_ctx_dev {
  76. struct device_node *of_node;
  77. int num;
  78. int mids[MAX_NUM_MIDS];
  79. int num_mids;
  80. struct list_head list;
  81. };
  82. /*
  83. * Interrupt handler for the IOMMU context fault interrupt. Hooking the
  84. * interrupt is not supported in the API yet, but this will print an error
  85. * message and dump useful IOMMU registers.
  86. */
  87. irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
  88. #endif