io-pgtable-arm.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089
  1. /*
  2. * CPU-agnostic ARM page table allocator.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * Copyright (C) 2014 ARM Limited
  17. *
  18. * Author: Will Deacon <will.deacon@arm.com>
  19. */
  20. #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
  21. #include <linux/iommu.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sizes.h>
  24. #include <linux/slab.h>
  25. #include <linux/types.h>
  26. #include <linux/dma-mapping.h>
  27. #include <asm/barrier.h>
  28. #include "io-pgtable.h"
  29. #define ARM_LPAE_MAX_ADDR_BITS 48
  30. #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
  31. #define ARM_LPAE_MAX_LEVELS 4
  32. /* Struct accessors */
  33. #define io_pgtable_to_data(x) \
  34. container_of((x), struct arm_lpae_io_pgtable, iop)
  35. #define io_pgtable_ops_to_data(x) \
  36. io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
  37. /*
  38. * For consistency with the architecture, we always consider
  39. * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
  40. */
  41. #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
  42. /*
  43. * Calculate the right shift amount to get to the portion describing level l
  44. * in a virtual address mapped by the pagetable in d.
  45. */
  46. #define ARM_LPAE_LVL_SHIFT(l,d) \
  47. ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
  48. * (d)->bits_per_level) + (d)->pg_shift)
  49. #define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift)
  50. #define ARM_LPAE_PAGES_PER_PGD(d) \
  51. DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d))
  52. /*
  53. * Calculate the index at level l used to map virtual address a using the
  54. * pagetable in d.
  55. */
  56. #define ARM_LPAE_PGD_IDX(l,d) \
  57. ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
  58. #define ARM_LPAE_LVL_IDX(a,l,d) \
  59. (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
  60. ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
  61. /* Calculate the block/page mapping size at level l for pagetable in d. */
  62. #define ARM_LPAE_BLOCK_SIZE(l,d) \
  63. (1 << (ilog2(sizeof(arm_lpae_iopte)) + \
  64. ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
  65. /* Page table bits */
  66. #define ARM_LPAE_PTE_TYPE_SHIFT 0
  67. #define ARM_LPAE_PTE_TYPE_MASK 0x3
  68. #define ARM_LPAE_PTE_TYPE_BLOCK 1
  69. #define ARM_LPAE_PTE_TYPE_TABLE 3
  70. #define ARM_LPAE_PTE_TYPE_PAGE 3
  71. #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
  72. #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
  73. #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
  74. #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
  75. #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
  76. #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
  77. #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
  78. #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
  79. #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
  80. /* Ignore the contiguous bit for block splitting */
  81. #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
  82. #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
  83. ARM_LPAE_PTE_ATTR_HI_MASK)
  84. /* Stage-1 PTE */
  85. #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
  86. #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
  87. #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
  88. #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
  89. /* Stage-2 PTE */
  90. #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
  91. #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
  92. #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
  93. #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
  94. #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
  95. #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
  96. /* Register bits */
  97. #define ARM_32_LPAE_TCR_EAE (1 << 31)
  98. #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
  99. #define ARM_LPAE_TCR_EPD1 (1 << 23)
  100. #define ARM_LPAE_TCR_TG0_4K (0 << 14)
  101. #define ARM_LPAE_TCR_TG0_64K (1 << 14)
  102. #define ARM_LPAE_TCR_TG0_16K (2 << 14)
  103. #define ARM_LPAE_TCR_SH0_SHIFT 12
  104. #define ARM_LPAE_TCR_SH0_MASK 0x3
  105. #define ARM_LPAE_TCR_SH_NS 0
  106. #define ARM_LPAE_TCR_SH_OS 2
  107. #define ARM_LPAE_TCR_SH_IS 3
  108. #define ARM_LPAE_TCR_ORGN0_SHIFT 10
  109. #define ARM_LPAE_TCR_IRGN0_SHIFT 8
  110. #define ARM_LPAE_TCR_RGN_MASK 0x3
  111. #define ARM_LPAE_TCR_RGN_NC 0
  112. #define ARM_LPAE_TCR_RGN_WBWA 1
  113. #define ARM_LPAE_TCR_RGN_WT 2
  114. #define ARM_LPAE_TCR_RGN_WB 3
  115. #define ARM_LPAE_TCR_SL0_SHIFT 6
  116. #define ARM_LPAE_TCR_SL0_MASK 0x3
  117. #define ARM_LPAE_TCR_T0SZ_SHIFT 0
  118. #define ARM_LPAE_TCR_SZ_MASK 0xf
  119. #define ARM_LPAE_TCR_PS_SHIFT 16
  120. #define ARM_LPAE_TCR_PS_MASK 0x7
  121. #define ARM_LPAE_TCR_IPS_SHIFT 32
  122. #define ARM_LPAE_TCR_IPS_MASK 0x7
  123. #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
  124. #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
  125. #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
  126. #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
  127. #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
  128. #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
  129. #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
  130. #define ARM_LPAE_MAIR_ATTR_MASK 0xff
  131. #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
  132. #define ARM_LPAE_MAIR_ATTR_NC 0x44
  133. #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
  134. #define ARM_LPAE_MAIR_ATTR_IDX_NC 0
  135. #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
  136. #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
  137. /* IOPTE accessors */
  138. #define iopte_deref(pte,d) \
  139. (__va((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1) \
  140. & ~(ARM_LPAE_GRANULE(d) - 1ULL)))
  141. #define iopte_type(pte,l) \
  142. (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
  143. #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
  144. #define iopte_leaf(pte,l) \
  145. (l == (ARM_LPAE_MAX_LEVELS - 1) ? \
  146. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) : \
  147. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK))
  148. #define iopte_to_pfn(pte,d) \
  149. (((pte) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1)) >> (d)->pg_shift)
  150. #define pfn_to_iopte(pfn,d) \
  151. (((pfn) << (d)->pg_shift) & ((1ULL << ARM_LPAE_MAX_ADDR_BITS) - 1))
  152. struct arm_lpae_io_pgtable {
  153. struct io_pgtable iop;
  154. int levels;
  155. size_t pgd_size;
  156. unsigned long pg_shift;
  157. unsigned long bits_per_level;
  158. void *pgd;
  159. };
  160. typedef u64 arm_lpae_iopte;
  161. static bool selftest_running = false;
  162. static dma_addr_t __arm_lpae_dma_addr(void *pages)
  163. {
  164. return (dma_addr_t)virt_to_phys(pages);
  165. }
  166. static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
  167. struct io_pgtable_cfg *cfg)
  168. {
  169. struct device *dev = cfg->iommu_dev;
  170. dma_addr_t dma;
  171. void *pages = alloc_pages_exact(size, gfp | __GFP_ZERO);
  172. if (!pages)
  173. return NULL;
  174. if (!selftest_running) {
  175. dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
  176. if (dma_mapping_error(dev, dma))
  177. goto out_free;
  178. /*
  179. * We depend on the IOMMU being able to work with any physical
  180. * address directly, so if the DMA layer suggests otherwise by
  181. * translating or truncating them, that bodes very badly...
  182. */
  183. if (dma != virt_to_phys(pages))
  184. goto out_unmap;
  185. }
  186. return pages;
  187. out_unmap:
  188. dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
  189. dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
  190. out_free:
  191. free_pages_exact(pages, size);
  192. return NULL;
  193. }
  194. static void __arm_lpae_free_pages(void *pages, size_t size,
  195. struct io_pgtable_cfg *cfg)
  196. {
  197. if (!selftest_running)
  198. dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
  199. size, DMA_TO_DEVICE);
  200. free_pages_exact(pages, size);
  201. }
  202. static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte,
  203. struct io_pgtable_cfg *cfg)
  204. {
  205. *ptep = pte;
  206. if (!selftest_running)
  207. dma_sync_single_for_device(cfg->iommu_dev,
  208. __arm_lpae_dma_addr(ptep),
  209. sizeof(pte), DMA_TO_DEVICE);
  210. }
  211. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  212. unsigned long iova, size_t size, int lvl,
  213. arm_lpae_iopte *ptep);
  214. static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  215. unsigned long iova, phys_addr_t paddr,
  216. arm_lpae_iopte prot, int lvl,
  217. arm_lpae_iopte *ptep)
  218. {
  219. arm_lpae_iopte pte = prot;
  220. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  221. if (iopte_leaf(*ptep, lvl)) {
  222. /* We require an unmap first */
  223. WARN_ON(!selftest_running);
  224. return -EEXIST;
  225. } else if (iopte_type(*ptep, lvl) == ARM_LPAE_PTE_TYPE_TABLE) {
  226. /*
  227. * We need to unmap and free the old table before
  228. * overwriting it with a block entry.
  229. */
  230. arm_lpae_iopte *tblp;
  231. size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  232. tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
  233. if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz))
  234. return -EINVAL;
  235. }
  236. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  237. pte |= ARM_LPAE_PTE_NS;
  238. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  239. pte |= ARM_LPAE_PTE_TYPE_PAGE;
  240. else
  241. pte |= ARM_LPAE_PTE_TYPE_BLOCK;
  242. pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS;
  243. pte |= pfn_to_iopte(paddr >> data->pg_shift, data);
  244. __arm_lpae_set_pte(ptep, pte, cfg);
  245. return 0;
  246. }
  247. static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
  248. phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
  249. int lvl, arm_lpae_iopte *ptep)
  250. {
  251. arm_lpae_iopte *cptep, pte;
  252. size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  253. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  254. /* Find our entry at the current level */
  255. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  256. /* If we can install a leaf entry at this level, then do so */
  257. if (size == block_size && (size & cfg->pgsize_bitmap))
  258. return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
  259. /* We can't allocate tables at the final level */
  260. if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
  261. return -EINVAL;
  262. /* Grab a pointer to the next level */
  263. pte = *ptep;
  264. if (!pte) {
  265. cptep = __arm_lpae_alloc_pages(ARM_LPAE_GRANULE(data),
  266. GFP_ATOMIC, cfg);
  267. if (!cptep)
  268. return -ENOMEM;
  269. pte = __pa(cptep) | ARM_LPAE_PTE_TYPE_TABLE;
  270. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  271. pte |= ARM_LPAE_PTE_NSTABLE;
  272. __arm_lpae_set_pte(ptep, pte, cfg);
  273. } else if (!iopte_leaf(pte, lvl)) {
  274. cptep = iopte_deref(pte, data);
  275. } else {
  276. /* We require an unmap first */
  277. WARN_ON(!selftest_running);
  278. return -EEXIST;
  279. }
  280. /* Rinse, repeat */
  281. return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
  282. }
  283. static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
  284. int prot)
  285. {
  286. arm_lpae_iopte pte;
  287. if (data->iop.fmt == ARM_64_LPAE_S1 ||
  288. data->iop.fmt == ARM_32_LPAE_S1) {
  289. pte = ARM_LPAE_PTE_AP_UNPRIV | ARM_LPAE_PTE_nG;
  290. if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
  291. pte |= ARM_LPAE_PTE_AP_RDONLY;
  292. if (prot & IOMMU_MMIO)
  293. pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
  294. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  295. else if (prot & IOMMU_CACHE)
  296. pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
  297. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  298. } else {
  299. pte = ARM_LPAE_PTE_HAP_FAULT;
  300. if (prot & IOMMU_READ)
  301. pte |= ARM_LPAE_PTE_HAP_READ;
  302. if (prot & IOMMU_WRITE)
  303. pte |= ARM_LPAE_PTE_HAP_WRITE;
  304. if (prot & IOMMU_MMIO)
  305. pte |= ARM_LPAE_PTE_MEMATTR_DEV;
  306. else if (prot & IOMMU_CACHE)
  307. pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
  308. else
  309. pte |= ARM_LPAE_PTE_MEMATTR_NC;
  310. }
  311. if (prot & IOMMU_NOEXEC)
  312. pte |= ARM_LPAE_PTE_XN;
  313. return pte;
  314. }
  315. static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
  316. phys_addr_t paddr, size_t size, int iommu_prot)
  317. {
  318. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  319. arm_lpae_iopte *ptep = data->pgd;
  320. int ret, lvl = ARM_LPAE_START_LVL(data);
  321. arm_lpae_iopte prot;
  322. /* If no access, then nothing to do */
  323. if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
  324. return 0;
  325. prot = arm_lpae_prot_to_pte(data, iommu_prot);
  326. ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
  327. /*
  328. * Synchronise all PTE updates for the new mapping before there's
  329. * a chance for anything to kick off a table walk for the new iova.
  330. */
  331. wmb();
  332. return ret;
  333. }
  334. static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
  335. arm_lpae_iopte *ptep)
  336. {
  337. arm_lpae_iopte *start, *end;
  338. unsigned long table_size;
  339. if (lvl == ARM_LPAE_START_LVL(data))
  340. table_size = data->pgd_size;
  341. else
  342. table_size = ARM_LPAE_GRANULE(data);
  343. start = ptep;
  344. /* Only leaf entries at the last level */
  345. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  346. end = ptep;
  347. else
  348. end = (void *)ptep + table_size;
  349. while (ptep != end) {
  350. arm_lpae_iopte pte = *ptep++;
  351. if (!pte || iopte_leaf(pte, lvl))
  352. continue;
  353. __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
  354. }
  355. __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
  356. }
  357. static void arm_lpae_free_pgtable(struct io_pgtable *iop)
  358. {
  359. struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
  360. __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
  361. kfree(data);
  362. }
  363. static int arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
  364. unsigned long iova, size_t size,
  365. arm_lpae_iopte prot, int lvl,
  366. arm_lpae_iopte *ptep, size_t blk_size)
  367. {
  368. unsigned long blk_start, blk_end;
  369. phys_addr_t blk_paddr;
  370. arm_lpae_iopte table = 0;
  371. blk_start = iova & ~(blk_size - 1);
  372. blk_end = blk_start + blk_size;
  373. blk_paddr = iopte_to_pfn(*ptep, data) << data->pg_shift;
  374. for (; blk_start < blk_end; blk_start += size, blk_paddr += size) {
  375. arm_lpae_iopte *tablep;
  376. /* Unmap! */
  377. if (blk_start == iova)
  378. continue;
  379. /* __arm_lpae_map expects a pointer to the start of the table */
  380. tablep = &table - ARM_LPAE_LVL_IDX(blk_start, lvl, data);
  381. if (__arm_lpae_map(data, blk_start, blk_paddr, size, prot, lvl,
  382. tablep) < 0) {
  383. if (table) {
  384. /* Free the table we allocated */
  385. tablep = iopte_deref(table, data);
  386. __arm_lpae_free_pgtable(data, lvl + 1, tablep);
  387. }
  388. return 0; /* Bytes unmapped */
  389. }
  390. }
  391. __arm_lpae_set_pte(ptep, table, &data->iop.cfg);
  392. iova &= ~(blk_size - 1);
  393. io_pgtable_tlb_add_flush(&data->iop, iova, blk_size, blk_size, true);
  394. return size;
  395. }
  396. static int __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  397. unsigned long iova, size_t size, int lvl,
  398. arm_lpae_iopte *ptep)
  399. {
  400. arm_lpae_iopte pte;
  401. struct io_pgtable *iop = &data->iop;
  402. size_t blk_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  403. /* Something went horribly wrong and we ran out of page table */
  404. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  405. return 0;
  406. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  407. pte = *ptep;
  408. if (WARN_ON(!pte))
  409. return 0;
  410. /* If the size matches this level, we're in the right place */
  411. if (size == blk_size) {
  412. __arm_lpae_set_pte(ptep, 0, &iop->cfg);
  413. if (!iopte_leaf(pte, lvl)) {
  414. /* Also flush any partial walks */
  415. io_pgtable_tlb_add_flush(iop, iova, size,
  416. ARM_LPAE_GRANULE(data), false);
  417. io_pgtable_tlb_sync(iop);
  418. ptep = iopte_deref(pte, data);
  419. __arm_lpae_free_pgtable(data, lvl + 1, ptep);
  420. } else {
  421. io_pgtable_tlb_add_flush(iop, iova, size, size, true);
  422. }
  423. return size;
  424. } else if (iopte_leaf(pte, lvl)) {
  425. /*
  426. * Insert a table at the next level to map the old region,
  427. * minus the part we want to unmap
  428. */
  429. return arm_lpae_split_blk_unmap(data, iova, size,
  430. iopte_prot(pte), lvl, ptep,
  431. blk_size);
  432. }
  433. /* Keep on walkin' */
  434. ptep = iopte_deref(pte, data);
  435. return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
  436. }
  437. static int arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
  438. size_t size)
  439. {
  440. size_t unmapped;
  441. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  442. arm_lpae_iopte *ptep = data->pgd;
  443. int lvl = ARM_LPAE_START_LVL(data);
  444. unmapped = __arm_lpae_unmap(data, iova, size, lvl, ptep);
  445. if (unmapped)
  446. io_pgtable_tlb_sync(&data->iop);
  447. return unmapped;
  448. }
  449. static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
  450. unsigned long iova)
  451. {
  452. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  453. arm_lpae_iopte pte, *ptep = data->pgd;
  454. int lvl = ARM_LPAE_START_LVL(data);
  455. do {
  456. /* Valid IOPTE pointer? */
  457. if (!ptep)
  458. return 0;
  459. /* Grab the IOPTE we're interested in */
  460. pte = *(ptep + ARM_LPAE_LVL_IDX(iova, lvl, data));
  461. /* Valid entry? */
  462. if (!pte)
  463. return 0;
  464. /* Leaf entry? */
  465. if (iopte_leaf(pte,lvl))
  466. goto found_translation;
  467. /* Take it to the next level */
  468. ptep = iopte_deref(pte, data);
  469. } while (++lvl < ARM_LPAE_MAX_LEVELS);
  470. /* Ran out of page tables to walk */
  471. return 0;
  472. found_translation:
  473. iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
  474. return ((phys_addr_t)iopte_to_pfn(pte,data) << data->pg_shift) | iova;
  475. }
  476. static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
  477. {
  478. unsigned long granule;
  479. /*
  480. * We need to restrict the supported page sizes to match the
  481. * translation regime for a particular granule. Aim to match
  482. * the CPU page size if possible, otherwise prefer smaller sizes.
  483. * While we're at it, restrict the block sizes to match the
  484. * chosen granule.
  485. */
  486. if (cfg->pgsize_bitmap & PAGE_SIZE)
  487. granule = PAGE_SIZE;
  488. else if (cfg->pgsize_bitmap & ~PAGE_MASK)
  489. granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
  490. else if (cfg->pgsize_bitmap & PAGE_MASK)
  491. granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
  492. else
  493. granule = 0;
  494. switch (granule) {
  495. case SZ_4K:
  496. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  497. break;
  498. case SZ_16K:
  499. cfg->pgsize_bitmap &= (SZ_16K | SZ_32M);
  500. break;
  501. case SZ_64K:
  502. cfg->pgsize_bitmap &= (SZ_64K | SZ_512M);
  503. break;
  504. default:
  505. cfg->pgsize_bitmap = 0;
  506. }
  507. }
  508. static struct arm_lpae_io_pgtable *
  509. arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
  510. {
  511. unsigned long va_bits, pgd_bits;
  512. struct arm_lpae_io_pgtable *data;
  513. arm_lpae_restrict_pgsizes(cfg);
  514. if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
  515. return NULL;
  516. if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
  517. return NULL;
  518. if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
  519. return NULL;
  520. if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) {
  521. dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n");
  522. return NULL;
  523. }
  524. data = kmalloc(sizeof(*data), GFP_KERNEL);
  525. if (!data)
  526. return NULL;
  527. data->pg_shift = __ffs(cfg->pgsize_bitmap);
  528. data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
  529. va_bits = cfg->ias - data->pg_shift;
  530. data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
  531. /* Calculate the actual size of our pgd (without concatenation) */
  532. pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
  533. data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
  534. data->iop.ops = (struct io_pgtable_ops) {
  535. .map = arm_lpae_map,
  536. .unmap = arm_lpae_unmap,
  537. .iova_to_phys = arm_lpae_iova_to_phys,
  538. };
  539. return data;
  540. }
  541. static struct io_pgtable *
  542. arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  543. {
  544. u64 reg;
  545. struct arm_lpae_io_pgtable *data;
  546. if (cfg->quirks & ~IO_PGTABLE_QUIRK_ARM_NS)
  547. return NULL;
  548. data = arm_lpae_alloc_pgtable(cfg);
  549. if (!data)
  550. return NULL;
  551. /* TCR */
  552. reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  553. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  554. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  555. switch (ARM_LPAE_GRANULE(data)) {
  556. case SZ_4K:
  557. reg |= ARM_LPAE_TCR_TG0_4K;
  558. break;
  559. case SZ_16K:
  560. reg |= ARM_LPAE_TCR_TG0_16K;
  561. break;
  562. case SZ_64K:
  563. reg |= ARM_LPAE_TCR_TG0_64K;
  564. break;
  565. }
  566. switch (cfg->oas) {
  567. case 32:
  568. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  569. break;
  570. case 36:
  571. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  572. break;
  573. case 40:
  574. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  575. break;
  576. case 42:
  577. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  578. break;
  579. case 44:
  580. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  581. break;
  582. case 48:
  583. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  584. break;
  585. default:
  586. goto out_free_data;
  587. }
  588. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  589. /* Disable speculative walks through TTBR1 */
  590. reg |= ARM_LPAE_TCR_EPD1;
  591. cfg->arm_lpae_s1_cfg.tcr = reg;
  592. /* MAIRs */
  593. reg = (ARM_LPAE_MAIR_ATTR_NC
  594. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
  595. (ARM_LPAE_MAIR_ATTR_WBRWA
  596. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
  597. (ARM_LPAE_MAIR_ATTR_DEVICE
  598. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
  599. cfg->arm_lpae_s1_cfg.mair[0] = reg;
  600. cfg->arm_lpae_s1_cfg.mair[1] = 0;
  601. /* Looking good; allocate a pgd */
  602. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  603. if (!data->pgd)
  604. goto out_free_data;
  605. /* Ensure the empty pgd is visible before any actual TTBR write */
  606. wmb();
  607. /* TTBRs */
  608. cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
  609. cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
  610. return &data->iop;
  611. out_free_data:
  612. kfree(data);
  613. return NULL;
  614. }
  615. static struct io_pgtable *
  616. arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  617. {
  618. u64 reg, sl;
  619. struct arm_lpae_io_pgtable *data;
  620. /* The NS quirk doesn't apply at stage 2 */
  621. if (cfg->quirks)
  622. return NULL;
  623. data = arm_lpae_alloc_pgtable(cfg);
  624. if (!data)
  625. return NULL;
  626. /*
  627. * Concatenate PGDs at level 1 if possible in order to reduce
  628. * the depth of the stage-2 walk.
  629. */
  630. if (data->levels == ARM_LPAE_MAX_LEVELS) {
  631. unsigned long pgd_pages;
  632. pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
  633. if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
  634. data->pgd_size = pgd_pages << data->pg_shift;
  635. data->levels--;
  636. }
  637. }
  638. /* VTCR */
  639. reg = ARM_64_LPAE_S2_TCR_RES1 |
  640. (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  641. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  642. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  643. sl = ARM_LPAE_START_LVL(data);
  644. switch (ARM_LPAE_GRANULE(data)) {
  645. case SZ_4K:
  646. reg |= ARM_LPAE_TCR_TG0_4K;
  647. sl++; /* SL0 format is different for 4K granule size */
  648. break;
  649. case SZ_16K:
  650. reg |= ARM_LPAE_TCR_TG0_16K;
  651. break;
  652. case SZ_64K:
  653. reg |= ARM_LPAE_TCR_TG0_64K;
  654. break;
  655. }
  656. switch (cfg->oas) {
  657. case 32:
  658. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
  659. break;
  660. case 36:
  661. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
  662. break;
  663. case 40:
  664. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
  665. break;
  666. case 42:
  667. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
  668. break;
  669. case 44:
  670. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
  671. break;
  672. case 48:
  673. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
  674. break;
  675. default:
  676. goto out_free_data;
  677. }
  678. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  679. reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
  680. cfg->arm_lpae_s2_cfg.vtcr = reg;
  681. /* Allocate pgd pages */
  682. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  683. if (!data->pgd)
  684. goto out_free_data;
  685. /* Ensure the empty pgd is visible before any actual TTBR write */
  686. wmb();
  687. /* VTTBR */
  688. cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
  689. return &data->iop;
  690. out_free_data:
  691. kfree(data);
  692. return NULL;
  693. }
  694. static struct io_pgtable *
  695. arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  696. {
  697. struct io_pgtable *iop;
  698. if (cfg->ias > 32 || cfg->oas > 40)
  699. return NULL;
  700. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  701. iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
  702. if (iop) {
  703. cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
  704. cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
  705. }
  706. return iop;
  707. }
  708. static struct io_pgtable *
  709. arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  710. {
  711. struct io_pgtable *iop;
  712. if (cfg->ias > 40 || cfg->oas > 40)
  713. return NULL;
  714. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  715. iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
  716. if (iop)
  717. cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
  718. return iop;
  719. }
  720. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
  721. .alloc = arm_64_lpae_alloc_pgtable_s1,
  722. .free = arm_lpae_free_pgtable,
  723. };
  724. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
  725. .alloc = arm_64_lpae_alloc_pgtable_s2,
  726. .free = arm_lpae_free_pgtable,
  727. };
  728. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
  729. .alloc = arm_32_lpae_alloc_pgtable_s1,
  730. .free = arm_lpae_free_pgtable,
  731. };
  732. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
  733. .alloc = arm_32_lpae_alloc_pgtable_s2,
  734. .free = arm_lpae_free_pgtable,
  735. };
  736. #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
  737. static struct io_pgtable_cfg *cfg_cookie;
  738. static void dummy_tlb_flush_all(void *cookie)
  739. {
  740. WARN_ON(cookie != cfg_cookie);
  741. }
  742. static void dummy_tlb_add_flush(unsigned long iova, size_t size,
  743. size_t granule, bool leaf, void *cookie)
  744. {
  745. WARN_ON(cookie != cfg_cookie);
  746. WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
  747. }
  748. static void dummy_tlb_sync(void *cookie)
  749. {
  750. WARN_ON(cookie != cfg_cookie);
  751. }
  752. static struct iommu_gather_ops dummy_tlb_ops __initdata = {
  753. .tlb_flush_all = dummy_tlb_flush_all,
  754. .tlb_add_flush = dummy_tlb_add_flush,
  755. .tlb_sync = dummy_tlb_sync,
  756. };
  757. static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
  758. {
  759. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  760. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  761. pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
  762. cfg->pgsize_bitmap, cfg->ias);
  763. pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
  764. data->levels, data->pgd_size, data->pg_shift,
  765. data->bits_per_level, data->pgd);
  766. }
  767. #define __FAIL(ops, i) ({ \
  768. WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
  769. arm_lpae_dump_ops(ops); \
  770. selftest_running = false; \
  771. -EFAULT; \
  772. })
  773. static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
  774. {
  775. static const enum io_pgtable_fmt fmts[] = {
  776. ARM_64_LPAE_S1,
  777. ARM_64_LPAE_S2,
  778. };
  779. int i, j;
  780. unsigned long iova;
  781. size_t size;
  782. struct io_pgtable_ops *ops;
  783. selftest_running = true;
  784. for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
  785. cfg_cookie = cfg;
  786. ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
  787. if (!ops) {
  788. pr_err("selftest: failed to allocate io pgtable ops\n");
  789. return -ENOMEM;
  790. }
  791. /*
  792. * Initial sanity checks.
  793. * Empty page tables shouldn't provide any translations.
  794. */
  795. if (ops->iova_to_phys(ops, 42))
  796. return __FAIL(ops, i);
  797. if (ops->iova_to_phys(ops, SZ_1G + 42))
  798. return __FAIL(ops, i);
  799. if (ops->iova_to_phys(ops, SZ_2G + 42))
  800. return __FAIL(ops, i);
  801. /*
  802. * Distinct mappings of different granule sizes.
  803. */
  804. iova = 0;
  805. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  806. while (j != BITS_PER_LONG) {
  807. size = 1UL << j;
  808. if (ops->map(ops, iova, iova, size, IOMMU_READ |
  809. IOMMU_WRITE |
  810. IOMMU_NOEXEC |
  811. IOMMU_CACHE))
  812. return __FAIL(ops, i);
  813. /* Overlapping mappings */
  814. if (!ops->map(ops, iova, iova + size, size,
  815. IOMMU_READ | IOMMU_NOEXEC))
  816. return __FAIL(ops, i);
  817. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  818. return __FAIL(ops, i);
  819. iova += SZ_1G;
  820. j++;
  821. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  822. }
  823. /* Partial unmap */
  824. size = 1UL << __ffs(cfg->pgsize_bitmap);
  825. if (ops->unmap(ops, SZ_1G + size, size) != size)
  826. return __FAIL(ops, i);
  827. /* Remap of partial unmap */
  828. if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
  829. return __FAIL(ops, i);
  830. if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
  831. return __FAIL(ops, i);
  832. /* Full unmap */
  833. iova = 0;
  834. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  835. while (j != BITS_PER_LONG) {
  836. size = 1UL << j;
  837. if (ops->unmap(ops, iova, size) != size)
  838. return __FAIL(ops, i);
  839. if (ops->iova_to_phys(ops, iova + 42))
  840. return __FAIL(ops, i);
  841. /* Remap full block */
  842. if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
  843. return __FAIL(ops, i);
  844. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  845. return __FAIL(ops, i);
  846. iova += SZ_1G;
  847. j++;
  848. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  849. }
  850. free_io_pgtable_ops(ops);
  851. }
  852. selftest_running = false;
  853. return 0;
  854. }
  855. static int __init arm_lpae_do_selftests(void)
  856. {
  857. static const unsigned long pgsize[] = {
  858. SZ_4K | SZ_2M | SZ_1G,
  859. SZ_16K | SZ_32M,
  860. SZ_64K | SZ_512M,
  861. };
  862. static const unsigned int ias[] = {
  863. 32, 36, 40, 42, 44, 48,
  864. };
  865. int i, j, pass = 0, fail = 0;
  866. struct io_pgtable_cfg cfg = {
  867. .tlb = &dummy_tlb_ops,
  868. .oas = 48,
  869. };
  870. for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
  871. for (j = 0; j < ARRAY_SIZE(ias); ++j) {
  872. cfg.pgsize_bitmap = pgsize[i];
  873. cfg.ias = ias[j];
  874. pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
  875. pgsize[i], ias[j]);
  876. if (arm_lpae_run_tests(&cfg))
  877. fail++;
  878. else
  879. pass++;
  880. }
  881. }
  882. pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
  883. return fail ? -EFAULT : 0;
  884. }
  885. subsys_initcall(arm_lpae_do_selftests);
  886. #endif