cq.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/mlx4/cq.h>
  34. #include <linux/mlx4/qp.h>
  35. #include <linux/mlx4/srq.h>
  36. #include <linux/slab.h>
  37. #include "mlx4_ib.h"
  38. #include <rdma/mlx4-abi.h>
  39. static void mlx4_ib_cq_comp(struct mlx4_cq *cq)
  40. {
  41. struct ib_cq *ibcq = &to_mibcq(cq)->ibcq;
  42. ibcq->comp_handler(ibcq, ibcq->cq_context);
  43. }
  44. static void mlx4_ib_cq_event(struct mlx4_cq *cq, enum mlx4_event type)
  45. {
  46. struct ib_event event;
  47. struct ib_cq *ibcq;
  48. if (type != MLX4_EVENT_TYPE_CQ_ERROR) {
  49. pr_warn("Unexpected event type %d "
  50. "on CQ %06x\n", type, cq->cqn);
  51. return;
  52. }
  53. ibcq = &to_mibcq(cq)->ibcq;
  54. if (ibcq->event_handler) {
  55. event.device = ibcq->device;
  56. event.event = IB_EVENT_CQ_ERR;
  57. event.element.cq = ibcq;
  58. ibcq->event_handler(&event, ibcq->cq_context);
  59. }
  60. }
  61. static void *get_cqe_from_buf(struct mlx4_ib_cq_buf *buf, int n)
  62. {
  63. return mlx4_buf_offset(&buf->buf, n * buf->entry_size);
  64. }
  65. static void *get_cqe(struct mlx4_ib_cq *cq, int n)
  66. {
  67. return get_cqe_from_buf(&cq->buf, n);
  68. }
  69. static void *get_sw_cqe(struct mlx4_ib_cq *cq, int n)
  70. {
  71. struct mlx4_cqe *cqe = get_cqe(cq, n & cq->ibcq.cqe);
  72. struct mlx4_cqe *tcqe = ((cq->buf.entry_size == 64) ? (cqe + 1) : cqe);
  73. return (!!(tcqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK) ^
  74. !!(n & (cq->ibcq.cqe + 1))) ? NULL : cqe;
  75. }
  76. static struct mlx4_cqe *next_cqe_sw(struct mlx4_ib_cq *cq)
  77. {
  78. return get_sw_cqe(cq, cq->mcq.cons_index);
  79. }
  80. int mlx4_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  81. {
  82. struct mlx4_ib_cq *mcq = to_mcq(cq);
  83. struct mlx4_ib_dev *dev = to_mdev(cq->device);
  84. return mlx4_cq_modify(dev->dev, &mcq->mcq, cq_count, cq_period);
  85. }
  86. static int mlx4_ib_alloc_cq_buf(struct mlx4_ib_dev *dev, struct mlx4_ib_cq_buf *buf, int nent)
  87. {
  88. int err;
  89. err = mlx4_buf_alloc(dev->dev, nent * dev->dev->caps.cqe_size,
  90. PAGE_SIZE * 2, &buf->buf, GFP_KERNEL);
  91. if (err)
  92. goto out;
  93. buf->entry_size = dev->dev->caps.cqe_size;
  94. err = mlx4_mtt_init(dev->dev, buf->buf.npages, buf->buf.page_shift,
  95. &buf->mtt);
  96. if (err)
  97. goto err_buf;
  98. err = mlx4_buf_write_mtt(dev->dev, &buf->mtt, &buf->buf, GFP_KERNEL);
  99. if (err)
  100. goto err_mtt;
  101. return 0;
  102. err_mtt:
  103. mlx4_mtt_cleanup(dev->dev, &buf->mtt);
  104. err_buf:
  105. mlx4_buf_free(dev->dev, nent * buf->entry_size, &buf->buf);
  106. out:
  107. return err;
  108. }
  109. static void mlx4_ib_free_cq_buf(struct mlx4_ib_dev *dev, struct mlx4_ib_cq_buf *buf, int cqe)
  110. {
  111. mlx4_buf_free(dev->dev, (cqe + 1) * buf->entry_size, &buf->buf);
  112. }
  113. static int mlx4_ib_get_cq_umem(struct mlx4_ib_dev *dev, struct ib_ucontext *context,
  114. struct mlx4_ib_cq_buf *buf, struct ib_umem **umem,
  115. u64 buf_addr, int cqe)
  116. {
  117. int err;
  118. int cqe_size = dev->dev->caps.cqe_size;
  119. *umem = ib_umem_get(context, buf_addr, cqe * cqe_size,
  120. IB_ACCESS_LOCAL_WRITE, 1);
  121. if (IS_ERR(*umem))
  122. return PTR_ERR(*umem);
  123. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(*umem),
  124. ilog2((*umem)->page_size), &buf->mtt);
  125. if (err)
  126. goto err_buf;
  127. err = mlx4_ib_umem_write_mtt(dev, &buf->mtt, *umem);
  128. if (err)
  129. goto err_mtt;
  130. return 0;
  131. err_mtt:
  132. mlx4_mtt_cleanup(dev->dev, &buf->mtt);
  133. err_buf:
  134. ib_umem_release(*umem);
  135. return err;
  136. }
  137. #define CQ_CREATE_FLAGS_SUPPORTED IB_CQ_FLAGS_TIMESTAMP_COMPLETION
  138. struct ib_cq *mlx4_ib_create_cq(struct ib_device *ibdev,
  139. const struct ib_cq_init_attr *attr,
  140. struct ib_ucontext *context,
  141. struct ib_udata *udata)
  142. {
  143. int entries = attr->cqe;
  144. int vector = attr->comp_vector;
  145. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  146. struct mlx4_ib_cq *cq;
  147. struct mlx4_uar *uar;
  148. int err;
  149. if (entries < 1 || entries > dev->dev->caps.max_cqes)
  150. return ERR_PTR(-EINVAL);
  151. if (attr->flags & ~CQ_CREATE_FLAGS_SUPPORTED)
  152. return ERR_PTR(-EINVAL);
  153. cq = kmalloc(sizeof *cq, GFP_KERNEL);
  154. if (!cq)
  155. return ERR_PTR(-ENOMEM);
  156. entries = roundup_pow_of_two(entries + 1);
  157. cq->ibcq.cqe = entries - 1;
  158. mutex_init(&cq->resize_mutex);
  159. spin_lock_init(&cq->lock);
  160. cq->resize_buf = NULL;
  161. cq->resize_umem = NULL;
  162. cq->create_flags = attr->flags;
  163. INIT_LIST_HEAD(&cq->send_qp_list);
  164. INIT_LIST_HEAD(&cq->recv_qp_list);
  165. if (context) {
  166. struct mlx4_ib_create_cq ucmd;
  167. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  168. err = -EFAULT;
  169. goto err_cq;
  170. }
  171. err = mlx4_ib_get_cq_umem(dev, context, &cq->buf, &cq->umem,
  172. ucmd.buf_addr, entries);
  173. if (err)
  174. goto err_cq;
  175. err = mlx4_ib_db_map_user(to_mucontext(context), ucmd.db_addr,
  176. &cq->db);
  177. if (err)
  178. goto err_mtt;
  179. uar = &to_mucontext(context)->uar;
  180. } else {
  181. err = mlx4_db_alloc(dev->dev, &cq->db, 1, GFP_KERNEL);
  182. if (err)
  183. goto err_cq;
  184. cq->mcq.set_ci_db = cq->db.db;
  185. cq->mcq.arm_db = cq->db.db + 1;
  186. *cq->mcq.set_ci_db = 0;
  187. *cq->mcq.arm_db = 0;
  188. err = mlx4_ib_alloc_cq_buf(dev, &cq->buf, entries);
  189. if (err)
  190. goto err_db;
  191. uar = &dev->priv_uar;
  192. }
  193. if (dev->eq_table)
  194. vector = dev->eq_table[vector % ibdev->num_comp_vectors];
  195. err = mlx4_cq_alloc(dev->dev, entries, &cq->buf.mtt, uar,
  196. cq->db.dma, &cq->mcq, vector, 0,
  197. !!(cq->create_flags & IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
  198. if (err)
  199. goto err_dbmap;
  200. if (context)
  201. cq->mcq.tasklet_ctx.comp = mlx4_ib_cq_comp;
  202. else
  203. cq->mcq.comp = mlx4_ib_cq_comp;
  204. cq->mcq.event = mlx4_ib_cq_event;
  205. if (context)
  206. if (ib_copy_to_udata(udata, &cq->mcq.cqn, sizeof (__u32))) {
  207. err = -EFAULT;
  208. goto err_cq_free;
  209. }
  210. return &cq->ibcq;
  211. err_cq_free:
  212. mlx4_cq_free(dev->dev, &cq->mcq);
  213. err_dbmap:
  214. if (context)
  215. mlx4_ib_db_unmap_user(to_mucontext(context), &cq->db);
  216. err_mtt:
  217. mlx4_mtt_cleanup(dev->dev, &cq->buf.mtt);
  218. if (context)
  219. ib_umem_release(cq->umem);
  220. else
  221. mlx4_ib_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
  222. err_db:
  223. if (!context)
  224. mlx4_db_free(dev->dev, &cq->db);
  225. err_cq:
  226. kfree(cq);
  227. return ERR_PTR(err);
  228. }
  229. static int mlx4_alloc_resize_buf(struct mlx4_ib_dev *dev, struct mlx4_ib_cq *cq,
  230. int entries)
  231. {
  232. int err;
  233. if (cq->resize_buf)
  234. return -EBUSY;
  235. cq->resize_buf = kmalloc(sizeof *cq->resize_buf, GFP_KERNEL);
  236. if (!cq->resize_buf)
  237. return -ENOMEM;
  238. err = mlx4_ib_alloc_cq_buf(dev, &cq->resize_buf->buf, entries);
  239. if (err) {
  240. kfree(cq->resize_buf);
  241. cq->resize_buf = NULL;
  242. return err;
  243. }
  244. cq->resize_buf->cqe = entries - 1;
  245. return 0;
  246. }
  247. static int mlx4_alloc_resize_umem(struct mlx4_ib_dev *dev, struct mlx4_ib_cq *cq,
  248. int entries, struct ib_udata *udata)
  249. {
  250. struct mlx4_ib_resize_cq ucmd;
  251. int err;
  252. if (cq->resize_umem)
  253. return -EBUSY;
  254. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd))
  255. return -EFAULT;
  256. cq->resize_buf = kmalloc(sizeof *cq->resize_buf, GFP_KERNEL);
  257. if (!cq->resize_buf)
  258. return -ENOMEM;
  259. err = mlx4_ib_get_cq_umem(dev, cq->umem->context, &cq->resize_buf->buf,
  260. &cq->resize_umem, ucmd.buf_addr, entries);
  261. if (err) {
  262. kfree(cq->resize_buf);
  263. cq->resize_buf = NULL;
  264. return err;
  265. }
  266. cq->resize_buf->cqe = entries - 1;
  267. return 0;
  268. }
  269. static int mlx4_ib_get_outstanding_cqes(struct mlx4_ib_cq *cq)
  270. {
  271. u32 i;
  272. i = cq->mcq.cons_index;
  273. while (get_sw_cqe(cq, i))
  274. ++i;
  275. return i - cq->mcq.cons_index;
  276. }
  277. static void mlx4_ib_cq_resize_copy_cqes(struct mlx4_ib_cq *cq)
  278. {
  279. struct mlx4_cqe *cqe, *new_cqe;
  280. int i;
  281. int cqe_size = cq->buf.entry_size;
  282. int cqe_inc = cqe_size == 64 ? 1 : 0;
  283. i = cq->mcq.cons_index;
  284. cqe = get_cqe(cq, i & cq->ibcq.cqe);
  285. cqe += cqe_inc;
  286. while ((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) != MLX4_CQE_OPCODE_RESIZE) {
  287. new_cqe = get_cqe_from_buf(&cq->resize_buf->buf,
  288. (i + 1) & cq->resize_buf->cqe);
  289. memcpy(new_cqe, get_cqe(cq, i & cq->ibcq.cqe), cqe_size);
  290. new_cqe += cqe_inc;
  291. new_cqe->owner_sr_opcode = (cqe->owner_sr_opcode & ~MLX4_CQE_OWNER_MASK) |
  292. (((i + 1) & (cq->resize_buf->cqe + 1)) ? MLX4_CQE_OWNER_MASK : 0);
  293. cqe = get_cqe(cq, ++i & cq->ibcq.cqe);
  294. cqe += cqe_inc;
  295. }
  296. ++cq->mcq.cons_index;
  297. }
  298. int mlx4_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata)
  299. {
  300. struct mlx4_ib_dev *dev = to_mdev(ibcq->device);
  301. struct mlx4_ib_cq *cq = to_mcq(ibcq);
  302. struct mlx4_mtt mtt;
  303. int outst_cqe;
  304. int err;
  305. mutex_lock(&cq->resize_mutex);
  306. if (entries < 1 || entries > dev->dev->caps.max_cqes) {
  307. err = -EINVAL;
  308. goto out;
  309. }
  310. entries = roundup_pow_of_two(entries + 1);
  311. if (entries == ibcq->cqe + 1) {
  312. err = 0;
  313. goto out;
  314. }
  315. if (entries > dev->dev->caps.max_cqes + 1) {
  316. err = -EINVAL;
  317. goto out;
  318. }
  319. if (ibcq->uobject) {
  320. err = mlx4_alloc_resize_umem(dev, cq, entries, udata);
  321. if (err)
  322. goto out;
  323. } else {
  324. /* Can't be smaller than the number of outstanding CQEs */
  325. outst_cqe = mlx4_ib_get_outstanding_cqes(cq);
  326. if (entries < outst_cqe + 1) {
  327. err = -EINVAL;
  328. goto out;
  329. }
  330. err = mlx4_alloc_resize_buf(dev, cq, entries);
  331. if (err)
  332. goto out;
  333. }
  334. mtt = cq->buf.mtt;
  335. err = mlx4_cq_resize(dev->dev, &cq->mcq, entries, &cq->resize_buf->buf.mtt);
  336. if (err)
  337. goto err_buf;
  338. mlx4_mtt_cleanup(dev->dev, &mtt);
  339. if (ibcq->uobject) {
  340. cq->buf = cq->resize_buf->buf;
  341. cq->ibcq.cqe = cq->resize_buf->cqe;
  342. ib_umem_release(cq->umem);
  343. cq->umem = cq->resize_umem;
  344. kfree(cq->resize_buf);
  345. cq->resize_buf = NULL;
  346. cq->resize_umem = NULL;
  347. } else {
  348. struct mlx4_ib_cq_buf tmp_buf;
  349. int tmp_cqe = 0;
  350. spin_lock_irq(&cq->lock);
  351. if (cq->resize_buf) {
  352. mlx4_ib_cq_resize_copy_cqes(cq);
  353. tmp_buf = cq->buf;
  354. tmp_cqe = cq->ibcq.cqe;
  355. cq->buf = cq->resize_buf->buf;
  356. cq->ibcq.cqe = cq->resize_buf->cqe;
  357. kfree(cq->resize_buf);
  358. cq->resize_buf = NULL;
  359. }
  360. spin_unlock_irq(&cq->lock);
  361. if (tmp_cqe)
  362. mlx4_ib_free_cq_buf(dev, &tmp_buf, tmp_cqe);
  363. }
  364. goto out;
  365. err_buf:
  366. mlx4_mtt_cleanup(dev->dev, &cq->resize_buf->buf.mtt);
  367. if (!ibcq->uobject)
  368. mlx4_ib_free_cq_buf(dev, &cq->resize_buf->buf,
  369. cq->resize_buf->cqe);
  370. kfree(cq->resize_buf);
  371. cq->resize_buf = NULL;
  372. if (cq->resize_umem) {
  373. ib_umem_release(cq->resize_umem);
  374. cq->resize_umem = NULL;
  375. }
  376. out:
  377. mutex_unlock(&cq->resize_mutex);
  378. return err;
  379. }
  380. int mlx4_ib_destroy_cq(struct ib_cq *cq)
  381. {
  382. struct mlx4_ib_dev *dev = to_mdev(cq->device);
  383. struct mlx4_ib_cq *mcq = to_mcq(cq);
  384. mlx4_cq_free(dev->dev, &mcq->mcq);
  385. mlx4_mtt_cleanup(dev->dev, &mcq->buf.mtt);
  386. if (cq->uobject) {
  387. mlx4_ib_db_unmap_user(to_mucontext(cq->uobject->context), &mcq->db);
  388. ib_umem_release(mcq->umem);
  389. } else {
  390. mlx4_ib_free_cq_buf(dev, &mcq->buf, cq->cqe);
  391. mlx4_db_free(dev->dev, &mcq->db);
  392. }
  393. kfree(mcq);
  394. return 0;
  395. }
  396. static void dump_cqe(void *cqe)
  397. {
  398. __be32 *buf = cqe;
  399. pr_debug("CQE contents %08x %08x %08x %08x %08x %08x %08x %08x\n",
  400. be32_to_cpu(buf[0]), be32_to_cpu(buf[1]), be32_to_cpu(buf[2]),
  401. be32_to_cpu(buf[3]), be32_to_cpu(buf[4]), be32_to_cpu(buf[5]),
  402. be32_to_cpu(buf[6]), be32_to_cpu(buf[7]));
  403. }
  404. static void mlx4_ib_handle_error_cqe(struct mlx4_err_cqe *cqe,
  405. struct ib_wc *wc)
  406. {
  407. if (cqe->syndrome == MLX4_CQE_SYNDROME_LOCAL_QP_OP_ERR) {
  408. pr_debug("local QP operation err "
  409. "(QPN %06x, WQE index %x, vendor syndrome %02x, "
  410. "opcode = %02x)\n",
  411. be32_to_cpu(cqe->my_qpn), be16_to_cpu(cqe->wqe_index),
  412. cqe->vendor_err_syndrome,
  413. cqe->owner_sr_opcode & ~MLX4_CQE_OWNER_MASK);
  414. dump_cqe(cqe);
  415. }
  416. switch (cqe->syndrome) {
  417. case MLX4_CQE_SYNDROME_LOCAL_LENGTH_ERR:
  418. wc->status = IB_WC_LOC_LEN_ERR;
  419. break;
  420. case MLX4_CQE_SYNDROME_LOCAL_QP_OP_ERR:
  421. wc->status = IB_WC_LOC_QP_OP_ERR;
  422. break;
  423. case MLX4_CQE_SYNDROME_LOCAL_PROT_ERR:
  424. wc->status = IB_WC_LOC_PROT_ERR;
  425. break;
  426. case MLX4_CQE_SYNDROME_WR_FLUSH_ERR:
  427. wc->status = IB_WC_WR_FLUSH_ERR;
  428. break;
  429. case MLX4_CQE_SYNDROME_MW_BIND_ERR:
  430. wc->status = IB_WC_MW_BIND_ERR;
  431. break;
  432. case MLX4_CQE_SYNDROME_BAD_RESP_ERR:
  433. wc->status = IB_WC_BAD_RESP_ERR;
  434. break;
  435. case MLX4_CQE_SYNDROME_LOCAL_ACCESS_ERR:
  436. wc->status = IB_WC_LOC_ACCESS_ERR;
  437. break;
  438. case MLX4_CQE_SYNDROME_REMOTE_INVAL_REQ_ERR:
  439. wc->status = IB_WC_REM_INV_REQ_ERR;
  440. break;
  441. case MLX4_CQE_SYNDROME_REMOTE_ACCESS_ERR:
  442. wc->status = IB_WC_REM_ACCESS_ERR;
  443. break;
  444. case MLX4_CQE_SYNDROME_REMOTE_OP_ERR:
  445. wc->status = IB_WC_REM_OP_ERR;
  446. break;
  447. case MLX4_CQE_SYNDROME_TRANSPORT_RETRY_EXC_ERR:
  448. wc->status = IB_WC_RETRY_EXC_ERR;
  449. break;
  450. case MLX4_CQE_SYNDROME_RNR_RETRY_EXC_ERR:
  451. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  452. break;
  453. case MLX4_CQE_SYNDROME_REMOTE_ABORTED_ERR:
  454. wc->status = IB_WC_REM_ABORT_ERR;
  455. break;
  456. default:
  457. wc->status = IB_WC_GENERAL_ERR;
  458. break;
  459. }
  460. wc->vendor_err = cqe->vendor_err_syndrome;
  461. }
  462. static int mlx4_ib_ipoib_csum_ok(__be16 status, __be16 checksum)
  463. {
  464. return ((status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
  465. MLX4_CQE_STATUS_IPV4F |
  466. MLX4_CQE_STATUS_IPV4OPT |
  467. MLX4_CQE_STATUS_IPV6 |
  468. MLX4_CQE_STATUS_IPOK)) ==
  469. cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
  470. MLX4_CQE_STATUS_IPOK)) &&
  471. (status & cpu_to_be16(MLX4_CQE_STATUS_UDP |
  472. MLX4_CQE_STATUS_TCP)) &&
  473. checksum == cpu_to_be16(0xffff);
  474. }
  475. static void use_tunnel_data(struct mlx4_ib_qp *qp, struct mlx4_ib_cq *cq, struct ib_wc *wc,
  476. unsigned tail, struct mlx4_cqe *cqe, int is_eth)
  477. {
  478. struct mlx4_ib_proxy_sqp_hdr *hdr;
  479. ib_dma_sync_single_for_cpu(qp->ibqp.device,
  480. qp->sqp_proxy_rcv[tail].map,
  481. sizeof (struct mlx4_ib_proxy_sqp_hdr),
  482. DMA_FROM_DEVICE);
  483. hdr = (struct mlx4_ib_proxy_sqp_hdr *) (qp->sqp_proxy_rcv[tail].addr);
  484. wc->pkey_index = be16_to_cpu(hdr->tun.pkey_index);
  485. wc->src_qp = be32_to_cpu(hdr->tun.flags_src_qp) & 0xFFFFFF;
  486. wc->wc_flags |= (hdr->tun.g_ml_path & 0x80) ? (IB_WC_GRH) : 0;
  487. wc->dlid_path_bits = 0;
  488. if (is_eth) {
  489. wc->vlan_id = be16_to_cpu(hdr->tun.sl_vid);
  490. memcpy(&(wc->smac[0]), (char *)&hdr->tun.mac_31_0, 4);
  491. memcpy(&(wc->smac[4]), (char *)&hdr->tun.slid_mac_47_32, 2);
  492. wc->wc_flags |= (IB_WC_WITH_VLAN | IB_WC_WITH_SMAC);
  493. } else {
  494. wc->slid = be16_to_cpu(hdr->tun.slid_mac_47_32);
  495. wc->sl = (u8) (be16_to_cpu(hdr->tun.sl_vid) >> 12);
  496. }
  497. }
  498. static void mlx4_ib_qp_sw_comp(struct mlx4_ib_qp *qp, int num_entries,
  499. struct ib_wc *wc, int *npolled, int is_send)
  500. {
  501. struct mlx4_ib_wq *wq;
  502. unsigned cur;
  503. int i;
  504. wq = is_send ? &qp->sq : &qp->rq;
  505. cur = wq->head - wq->tail;
  506. if (cur == 0)
  507. return;
  508. for (i = 0; i < cur && *npolled < num_entries; i++) {
  509. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  510. wc->status = IB_WC_WR_FLUSH_ERR;
  511. wc->vendor_err = MLX4_CQE_SYNDROME_WR_FLUSH_ERR;
  512. wq->tail++;
  513. (*npolled)++;
  514. wc->qp = &qp->ibqp;
  515. wc++;
  516. }
  517. }
  518. static void mlx4_ib_poll_sw_comp(struct mlx4_ib_cq *cq, int num_entries,
  519. struct ib_wc *wc, int *npolled)
  520. {
  521. struct mlx4_ib_qp *qp;
  522. *npolled = 0;
  523. /* Find uncompleted WQEs belonging to that cq and retrun
  524. * simulated FLUSH_ERR completions
  525. */
  526. list_for_each_entry(qp, &cq->send_qp_list, cq_send_list) {
  527. mlx4_ib_qp_sw_comp(qp, num_entries, wc + *npolled, npolled, 1);
  528. if (*npolled >= num_entries)
  529. goto out;
  530. }
  531. list_for_each_entry(qp, &cq->recv_qp_list, cq_recv_list) {
  532. mlx4_ib_qp_sw_comp(qp, num_entries, wc + *npolled, npolled, 0);
  533. if (*npolled >= num_entries)
  534. goto out;
  535. }
  536. out:
  537. return;
  538. }
  539. static int mlx4_ib_poll_one(struct mlx4_ib_cq *cq,
  540. struct mlx4_ib_qp **cur_qp,
  541. struct ib_wc *wc)
  542. {
  543. struct mlx4_cqe *cqe;
  544. struct mlx4_qp *mqp;
  545. struct mlx4_ib_wq *wq;
  546. struct mlx4_ib_srq *srq;
  547. struct mlx4_srq *msrq = NULL;
  548. int is_send;
  549. int is_error;
  550. int is_eth;
  551. u32 g_mlpath_rqpn;
  552. u16 wqe_ctr;
  553. unsigned tail = 0;
  554. repoll:
  555. cqe = next_cqe_sw(cq);
  556. if (!cqe)
  557. return -EAGAIN;
  558. if (cq->buf.entry_size == 64)
  559. cqe++;
  560. ++cq->mcq.cons_index;
  561. /*
  562. * Make sure we read CQ entry contents after we've checked the
  563. * ownership bit.
  564. */
  565. rmb();
  566. is_send = cqe->owner_sr_opcode & MLX4_CQE_IS_SEND_MASK;
  567. is_error = (cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
  568. MLX4_CQE_OPCODE_ERROR;
  569. /* Resize CQ in progress */
  570. if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) == MLX4_CQE_OPCODE_RESIZE)) {
  571. if (cq->resize_buf) {
  572. struct mlx4_ib_dev *dev = to_mdev(cq->ibcq.device);
  573. mlx4_ib_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
  574. cq->buf = cq->resize_buf->buf;
  575. cq->ibcq.cqe = cq->resize_buf->cqe;
  576. kfree(cq->resize_buf);
  577. cq->resize_buf = NULL;
  578. }
  579. goto repoll;
  580. }
  581. if (!*cur_qp ||
  582. (be32_to_cpu(cqe->vlan_my_qpn) & MLX4_CQE_QPN_MASK) != (*cur_qp)->mqp.qpn) {
  583. /*
  584. * We do not have to take the QP table lock here,
  585. * because CQs will be locked while QPs are removed
  586. * from the table.
  587. */
  588. mqp = __mlx4_qp_lookup(to_mdev(cq->ibcq.device)->dev,
  589. be32_to_cpu(cqe->vlan_my_qpn));
  590. *cur_qp = to_mibqp(mqp);
  591. }
  592. wc->qp = &(*cur_qp)->ibqp;
  593. if (wc->qp->qp_type == IB_QPT_XRC_TGT) {
  594. u32 srq_num;
  595. g_mlpath_rqpn = be32_to_cpu(cqe->g_mlpath_rqpn);
  596. srq_num = g_mlpath_rqpn & 0xffffff;
  597. /* SRQ is also in the radix tree */
  598. msrq = mlx4_srq_lookup(to_mdev(cq->ibcq.device)->dev,
  599. srq_num);
  600. }
  601. if (is_send) {
  602. wq = &(*cur_qp)->sq;
  603. if (!(*cur_qp)->sq_signal_bits) {
  604. wqe_ctr = be16_to_cpu(cqe->wqe_index);
  605. wq->tail += (u16) (wqe_ctr - (u16) wq->tail);
  606. }
  607. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  608. ++wq->tail;
  609. } else if ((*cur_qp)->ibqp.srq) {
  610. srq = to_msrq((*cur_qp)->ibqp.srq);
  611. wqe_ctr = be16_to_cpu(cqe->wqe_index);
  612. wc->wr_id = srq->wrid[wqe_ctr];
  613. mlx4_ib_free_srq_wqe(srq, wqe_ctr);
  614. } else if (msrq) {
  615. srq = to_mibsrq(msrq);
  616. wqe_ctr = be16_to_cpu(cqe->wqe_index);
  617. wc->wr_id = srq->wrid[wqe_ctr];
  618. mlx4_ib_free_srq_wqe(srq, wqe_ctr);
  619. } else {
  620. wq = &(*cur_qp)->rq;
  621. tail = wq->tail & (wq->wqe_cnt - 1);
  622. wc->wr_id = wq->wrid[tail];
  623. ++wq->tail;
  624. }
  625. if (unlikely(is_error)) {
  626. mlx4_ib_handle_error_cqe((struct mlx4_err_cqe *) cqe, wc);
  627. return 0;
  628. }
  629. wc->status = IB_WC_SUCCESS;
  630. if (is_send) {
  631. wc->wc_flags = 0;
  632. switch (cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) {
  633. case MLX4_OPCODE_RDMA_WRITE_IMM:
  634. wc->wc_flags |= IB_WC_WITH_IMM;
  635. case MLX4_OPCODE_RDMA_WRITE:
  636. wc->opcode = IB_WC_RDMA_WRITE;
  637. break;
  638. case MLX4_OPCODE_SEND_IMM:
  639. wc->wc_flags |= IB_WC_WITH_IMM;
  640. case MLX4_OPCODE_SEND:
  641. case MLX4_OPCODE_SEND_INVAL:
  642. wc->opcode = IB_WC_SEND;
  643. break;
  644. case MLX4_OPCODE_RDMA_READ:
  645. wc->opcode = IB_WC_RDMA_READ;
  646. wc->byte_len = be32_to_cpu(cqe->byte_cnt);
  647. break;
  648. case MLX4_OPCODE_ATOMIC_CS:
  649. wc->opcode = IB_WC_COMP_SWAP;
  650. wc->byte_len = 8;
  651. break;
  652. case MLX4_OPCODE_ATOMIC_FA:
  653. wc->opcode = IB_WC_FETCH_ADD;
  654. wc->byte_len = 8;
  655. break;
  656. case MLX4_OPCODE_MASKED_ATOMIC_CS:
  657. wc->opcode = IB_WC_MASKED_COMP_SWAP;
  658. wc->byte_len = 8;
  659. break;
  660. case MLX4_OPCODE_MASKED_ATOMIC_FA:
  661. wc->opcode = IB_WC_MASKED_FETCH_ADD;
  662. wc->byte_len = 8;
  663. break;
  664. case MLX4_OPCODE_LSO:
  665. wc->opcode = IB_WC_LSO;
  666. break;
  667. case MLX4_OPCODE_FMR:
  668. wc->opcode = IB_WC_REG_MR;
  669. break;
  670. case MLX4_OPCODE_LOCAL_INVAL:
  671. wc->opcode = IB_WC_LOCAL_INV;
  672. break;
  673. }
  674. } else {
  675. wc->byte_len = be32_to_cpu(cqe->byte_cnt);
  676. switch (cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) {
  677. case MLX4_RECV_OPCODE_RDMA_WRITE_IMM:
  678. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  679. wc->wc_flags = IB_WC_WITH_IMM;
  680. wc->ex.imm_data = cqe->immed_rss_invalid;
  681. break;
  682. case MLX4_RECV_OPCODE_SEND_INVAL:
  683. wc->opcode = IB_WC_RECV;
  684. wc->wc_flags = IB_WC_WITH_INVALIDATE;
  685. wc->ex.invalidate_rkey = be32_to_cpu(cqe->immed_rss_invalid);
  686. break;
  687. case MLX4_RECV_OPCODE_SEND:
  688. wc->opcode = IB_WC_RECV;
  689. wc->wc_flags = 0;
  690. break;
  691. case MLX4_RECV_OPCODE_SEND_IMM:
  692. wc->opcode = IB_WC_RECV;
  693. wc->wc_flags = IB_WC_WITH_IMM;
  694. wc->ex.imm_data = cqe->immed_rss_invalid;
  695. break;
  696. }
  697. is_eth = (rdma_port_get_link_layer(wc->qp->device,
  698. (*cur_qp)->port) ==
  699. IB_LINK_LAYER_ETHERNET);
  700. if (mlx4_is_mfunc(to_mdev(cq->ibcq.device)->dev)) {
  701. if ((*cur_qp)->mlx4_ib_qp_type &
  702. (MLX4_IB_QPT_PROXY_SMI_OWNER |
  703. MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
  704. use_tunnel_data(*cur_qp, cq, wc, tail, cqe,
  705. is_eth);
  706. return 0;
  707. }
  708. }
  709. wc->slid = be16_to_cpu(cqe->rlid);
  710. g_mlpath_rqpn = be32_to_cpu(cqe->g_mlpath_rqpn);
  711. wc->src_qp = g_mlpath_rqpn & 0xffffff;
  712. wc->dlid_path_bits = (g_mlpath_rqpn >> 24) & 0x7f;
  713. wc->wc_flags |= g_mlpath_rqpn & 0x80000000 ? IB_WC_GRH : 0;
  714. wc->pkey_index = be32_to_cpu(cqe->immed_rss_invalid) & 0x7f;
  715. wc->wc_flags |= mlx4_ib_ipoib_csum_ok(cqe->status,
  716. cqe->checksum) ? IB_WC_IP_CSUM_OK : 0;
  717. if (is_eth) {
  718. wc->sl = be16_to_cpu(cqe->sl_vid) >> 13;
  719. if (be32_to_cpu(cqe->vlan_my_qpn) &
  720. MLX4_CQE_CVLAN_PRESENT_MASK) {
  721. wc->vlan_id = be16_to_cpu(cqe->sl_vid) &
  722. MLX4_CQE_VID_MASK;
  723. } else {
  724. wc->vlan_id = 0xffff;
  725. }
  726. memcpy(wc->smac, cqe->smac, ETH_ALEN);
  727. wc->wc_flags |= (IB_WC_WITH_VLAN | IB_WC_WITH_SMAC);
  728. } else {
  729. wc->sl = be16_to_cpu(cqe->sl_vid) >> 12;
  730. wc->vlan_id = 0xffff;
  731. }
  732. }
  733. return 0;
  734. }
  735. int mlx4_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
  736. {
  737. struct mlx4_ib_cq *cq = to_mcq(ibcq);
  738. struct mlx4_ib_qp *cur_qp = NULL;
  739. unsigned long flags;
  740. int npolled;
  741. struct mlx4_ib_dev *mdev = to_mdev(cq->ibcq.device);
  742. spin_lock_irqsave(&cq->lock, flags);
  743. if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
  744. mlx4_ib_poll_sw_comp(cq, num_entries, wc, &npolled);
  745. goto out;
  746. }
  747. for (npolled = 0; npolled < num_entries; ++npolled) {
  748. if (mlx4_ib_poll_one(cq, &cur_qp, wc + npolled))
  749. break;
  750. }
  751. mlx4_cq_set_ci(&cq->mcq);
  752. out:
  753. spin_unlock_irqrestore(&cq->lock, flags);
  754. return npolled;
  755. }
  756. int mlx4_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
  757. {
  758. mlx4_cq_arm(&to_mcq(ibcq)->mcq,
  759. (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  760. MLX4_CQ_DB_REQ_NOT_SOL : MLX4_CQ_DB_REQ_NOT,
  761. to_mdev(ibcq->device)->uar_map,
  762. MLX4_GET_DOORBELL_LOCK(&to_mdev(ibcq->device)->uar_lock));
  763. return 0;
  764. }
  765. void __mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq)
  766. {
  767. u32 prod_index;
  768. int nfreed = 0;
  769. struct mlx4_cqe *cqe, *dest;
  770. u8 owner_bit;
  771. int cqe_inc = cq->buf.entry_size == 64 ? 1 : 0;
  772. /*
  773. * First we need to find the current producer index, so we
  774. * know where to start cleaning from. It doesn't matter if HW
  775. * adds new entries after this loop -- the QP we're worried
  776. * about is already in RESET, so the new entries won't come
  777. * from our QP and therefore don't need to be checked.
  778. */
  779. for (prod_index = cq->mcq.cons_index; get_sw_cqe(cq, prod_index); ++prod_index)
  780. if (prod_index == cq->mcq.cons_index + cq->ibcq.cqe)
  781. break;
  782. /*
  783. * Now sweep backwards through the CQ, removing CQ entries
  784. * that match our QP by copying older entries on top of them.
  785. */
  786. while ((int) --prod_index - (int) cq->mcq.cons_index >= 0) {
  787. cqe = get_cqe(cq, prod_index & cq->ibcq.cqe);
  788. cqe += cqe_inc;
  789. if ((be32_to_cpu(cqe->vlan_my_qpn) & MLX4_CQE_QPN_MASK) == qpn) {
  790. if (srq && !(cqe->owner_sr_opcode & MLX4_CQE_IS_SEND_MASK))
  791. mlx4_ib_free_srq_wqe(srq, be16_to_cpu(cqe->wqe_index));
  792. ++nfreed;
  793. } else if (nfreed) {
  794. dest = get_cqe(cq, (prod_index + nfreed) & cq->ibcq.cqe);
  795. dest += cqe_inc;
  796. owner_bit = dest->owner_sr_opcode & MLX4_CQE_OWNER_MASK;
  797. memcpy(dest, cqe, sizeof *cqe);
  798. dest->owner_sr_opcode = owner_bit |
  799. (dest->owner_sr_opcode & ~MLX4_CQE_OWNER_MASK);
  800. }
  801. }
  802. if (nfreed) {
  803. cq->mcq.cons_index += nfreed;
  804. /*
  805. * Make sure update of buffer contents is done before
  806. * updating consumer index.
  807. */
  808. wmb();
  809. mlx4_cq_set_ci(&cq->mcq);
  810. }
  811. }
  812. void mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq)
  813. {
  814. spin_lock_irq(&cq->lock);
  815. __mlx4_ib_cq_clean(cq, qpn, srq);
  816. spin_unlock_irq(&cq->lock);
  817. }