hns_roce_hw_v1.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923
  1. /*
  2. * Copyright (c) 2016 Hisilicon Limited.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/platform_device.h>
  33. #include <linux/acpi.h>
  34. #include <rdma/ib_umem.h>
  35. #include "hns_roce_common.h"
  36. #include "hns_roce_device.h"
  37. #include "hns_roce_cmd.h"
  38. #include "hns_roce_hem.h"
  39. #include "hns_roce_hw_v1.h"
  40. static void set_data_seg(struct hns_roce_wqe_data_seg *dseg, struct ib_sge *sg)
  41. {
  42. dseg->lkey = cpu_to_le32(sg->lkey);
  43. dseg->addr = cpu_to_le64(sg->addr);
  44. dseg->len = cpu_to_le32(sg->length);
  45. }
  46. static void set_raddr_seg(struct hns_roce_wqe_raddr_seg *rseg, u64 remote_addr,
  47. u32 rkey)
  48. {
  49. rseg->raddr = cpu_to_le64(remote_addr);
  50. rseg->rkey = cpu_to_le32(rkey);
  51. rseg->len = 0;
  52. }
  53. int hns_roce_v1_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  54. struct ib_send_wr **bad_wr)
  55. {
  56. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  57. struct hns_roce_ah *ah = to_hr_ah(ud_wr(wr)->ah);
  58. struct hns_roce_ud_send_wqe *ud_sq_wqe = NULL;
  59. struct hns_roce_wqe_ctrl_seg *ctrl = NULL;
  60. struct hns_roce_wqe_data_seg *dseg = NULL;
  61. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  62. struct device *dev = &hr_dev->pdev->dev;
  63. struct hns_roce_sq_db sq_db;
  64. int ps_opcode = 0, i = 0;
  65. unsigned long flags = 0;
  66. void *wqe = NULL;
  67. u32 doorbell[2];
  68. int nreq = 0;
  69. u32 ind = 0;
  70. int ret = 0;
  71. if (unlikely(ibqp->qp_type != IB_QPT_GSI &&
  72. ibqp->qp_type != IB_QPT_RC)) {
  73. dev_err(dev, "un-supported QP type\n");
  74. *bad_wr = NULL;
  75. return -EOPNOTSUPP;
  76. }
  77. spin_lock_irqsave(&qp->sq.lock, flags);
  78. ind = qp->sq_next_wqe;
  79. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  80. if (hns_roce_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  81. ret = -ENOMEM;
  82. *bad_wr = wr;
  83. goto out;
  84. }
  85. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  86. dev_err(dev, "num_sge=%d > qp->sq.max_gs=%d\n",
  87. wr->num_sge, qp->sq.max_gs);
  88. ret = -EINVAL;
  89. *bad_wr = wr;
  90. goto out;
  91. }
  92. wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  93. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] =
  94. wr->wr_id;
  95. /* Corresponding to the RC and RD type wqe process separately */
  96. if (ibqp->qp_type == IB_QPT_GSI) {
  97. ud_sq_wqe = wqe;
  98. roce_set_field(ud_sq_wqe->dmac_h,
  99. UD_SEND_WQE_U32_4_DMAC_0_M,
  100. UD_SEND_WQE_U32_4_DMAC_0_S,
  101. ah->av.mac[0]);
  102. roce_set_field(ud_sq_wqe->dmac_h,
  103. UD_SEND_WQE_U32_4_DMAC_1_M,
  104. UD_SEND_WQE_U32_4_DMAC_1_S,
  105. ah->av.mac[1]);
  106. roce_set_field(ud_sq_wqe->dmac_h,
  107. UD_SEND_WQE_U32_4_DMAC_2_M,
  108. UD_SEND_WQE_U32_4_DMAC_2_S,
  109. ah->av.mac[2]);
  110. roce_set_field(ud_sq_wqe->dmac_h,
  111. UD_SEND_WQE_U32_4_DMAC_3_M,
  112. UD_SEND_WQE_U32_4_DMAC_3_S,
  113. ah->av.mac[3]);
  114. roce_set_field(ud_sq_wqe->u32_8,
  115. UD_SEND_WQE_U32_8_DMAC_4_M,
  116. UD_SEND_WQE_U32_8_DMAC_4_S,
  117. ah->av.mac[4]);
  118. roce_set_field(ud_sq_wqe->u32_8,
  119. UD_SEND_WQE_U32_8_DMAC_5_M,
  120. UD_SEND_WQE_U32_8_DMAC_5_S,
  121. ah->av.mac[5]);
  122. roce_set_field(ud_sq_wqe->u32_8,
  123. UD_SEND_WQE_U32_8_OPERATION_TYPE_M,
  124. UD_SEND_WQE_U32_8_OPERATION_TYPE_S,
  125. HNS_ROCE_WQE_OPCODE_SEND);
  126. roce_set_field(ud_sq_wqe->u32_8,
  127. UD_SEND_WQE_U32_8_NUMBER_OF_DATA_SEG_M,
  128. UD_SEND_WQE_U32_8_NUMBER_OF_DATA_SEG_S,
  129. 2);
  130. roce_set_bit(ud_sq_wqe->u32_8,
  131. UD_SEND_WQE_U32_8_SEND_GL_ROUTING_HDR_FLAG_S,
  132. 1);
  133. ud_sq_wqe->u32_8 |= (wr->send_flags & IB_SEND_SIGNALED ?
  134. cpu_to_le32(HNS_ROCE_WQE_CQ_NOTIFY) : 0) |
  135. (wr->send_flags & IB_SEND_SOLICITED ?
  136. cpu_to_le32(HNS_ROCE_WQE_SE) : 0) |
  137. ((wr->opcode == IB_WR_SEND_WITH_IMM) ?
  138. cpu_to_le32(HNS_ROCE_WQE_IMM) : 0);
  139. roce_set_field(ud_sq_wqe->u32_16,
  140. UD_SEND_WQE_U32_16_DEST_QP_M,
  141. UD_SEND_WQE_U32_16_DEST_QP_S,
  142. ud_wr(wr)->remote_qpn);
  143. roce_set_field(ud_sq_wqe->u32_16,
  144. UD_SEND_WQE_U32_16_MAX_STATIC_RATE_M,
  145. UD_SEND_WQE_U32_16_MAX_STATIC_RATE_S,
  146. ah->av.stat_rate);
  147. roce_set_field(ud_sq_wqe->u32_36,
  148. UD_SEND_WQE_U32_36_FLOW_LABEL_M,
  149. UD_SEND_WQE_U32_36_FLOW_LABEL_S, 0);
  150. roce_set_field(ud_sq_wqe->u32_36,
  151. UD_SEND_WQE_U32_36_PRIORITY_M,
  152. UD_SEND_WQE_U32_36_PRIORITY_S,
  153. ah->av.sl_tclass_flowlabel >>
  154. HNS_ROCE_SL_SHIFT);
  155. roce_set_field(ud_sq_wqe->u32_36,
  156. UD_SEND_WQE_U32_36_SGID_INDEX_M,
  157. UD_SEND_WQE_U32_36_SGID_INDEX_S,
  158. hns_get_gid_index(hr_dev, qp->phy_port,
  159. ah->av.gid_index));
  160. roce_set_field(ud_sq_wqe->u32_40,
  161. UD_SEND_WQE_U32_40_HOP_LIMIT_M,
  162. UD_SEND_WQE_U32_40_HOP_LIMIT_S,
  163. ah->av.hop_limit);
  164. roce_set_field(ud_sq_wqe->u32_40,
  165. UD_SEND_WQE_U32_40_TRAFFIC_CLASS_M,
  166. UD_SEND_WQE_U32_40_TRAFFIC_CLASS_S, 0);
  167. memcpy(&ud_sq_wqe->dgid[0], &ah->av.dgid[0], GID_LEN);
  168. ud_sq_wqe->va0_l = (u32)wr->sg_list[0].addr;
  169. ud_sq_wqe->va0_h = (wr->sg_list[0].addr) >> 32;
  170. ud_sq_wqe->l_key0 = wr->sg_list[0].lkey;
  171. ud_sq_wqe->va1_l = (u32)wr->sg_list[1].addr;
  172. ud_sq_wqe->va1_h = (wr->sg_list[1].addr) >> 32;
  173. ud_sq_wqe->l_key1 = wr->sg_list[1].lkey;
  174. ind++;
  175. } else if (ibqp->qp_type == IB_QPT_RC) {
  176. ctrl = wqe;
  177. memset(ctrl, 0, sizeof(struct hns_roce_wqe_ctrl_seg));
  178. for (i = 0; i < wr->num_sge; i++)
  179. ctrl->msg_length += wr->sg_list[i].length;
  180. ctrl->sgl_pa_h = 0;
  181. ctrl->flag = 0;
  182. ctrl->imm_data = send_ieth(wr);
  183. /*Ctrl field, ctrl set type: sig, solic, imm, fence */
  184. /* SO wait for conforming application scenarios */
  185. ctrl->flag |= (wr->send_flags & IB_SEND_SIGNALED ?
  186. cpu_to_le32(HNS_ROCE_WQE_CQ_NOTIFY) : 0) |
  187. (wr->send_flags & IB_SEND_SOLICITED ?
  188. cpu_to_le32(HNS_ROCE_WQE_SE) : 0) |
  189. ((wr->opcode == IB_WR_SEND_WITH_IMM ||
  190. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM) ?
  191. cpu_to_le32(HNS_ROCE_WQE_IMM) : 0) |
  192. (wr->send_flags & IB_SEND_FENCE ?
  193. (cpu_to_le32(HNS_ROCE_WQE_FENCE)) : 0);
  194. wqe += sizeof(struct hns_roce_wqe_ctrl_seg);
  195. switch (wr->opcode) {
  196. case IB_WR_RDMA_READ:
  197. ps_opcode = HNS_ROCE_WQE_OPCODE_RDMA_READ;
  198. set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
  199. atomic_wr(wr)->rkey);
  200. break;
  201. case IB_WR_RDMA_WRITE:
  202. case IB_WR_RDMA_WRITE_WITH_IMM:
  203. ps_opcode = HNS_ROCE_WQE_OPCODE_RDMA_WRITE;
  204. set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
  205. atomic_wr(wr)->rkey);
  206. break;
  207. case IB_WR_SEND:
  208. case IB_WR_SEND_WITH_INV:
  209. case IB_WR_SEND_WITH_IMM:
  210. ps_opcode = HNS_ROCE_WQE_OPCODE_SEND;
  211. break;
  212. case IB_WR_LOCAL_INV:
  213. break;
  214. case IB_WR_ATOMIC_CMP_AND_SWP:
  215. case IB_WR_ATOMIC_FETCH_AND_ADD:
  216. case IB_WR_LSO:
  217. default:
  218. ps_opcode = HNS_ROCE_WQE_OPCODE_MASK;
  219. break;
  220. }
  221. ctrl->flag |= cpu_to_le32(ps_opcode);
  222. wqe += sizeof(struct hns_roce_wqe_raddr_seg);
  223. dseg = wqe;
  224. if (wr->send_flags & IB_SEND_INLINE && wr->num_sge) {
  225. if (ctrl->msg_length >
  226. hr_dev->caps.max_sq_inline) {
  227. ret = -EINVAL;
  228. *bad_wr = wr;
  229. dev_err(dev, "inline len(1-%d)=%d, illegal",
  230. ctrl->msg_length,
  231. hr_dev->caps.max_sq_inline);
  232. goto out;
  233. }
  234. for (i = 0; i < wr->num_sge; i++) {
  235. memcpy(wqe, ((void *) (uintptr_t)
  236. wr->sg_list[i].addr),
  237. wr->sg_list[i].length);
  238. wqe += wr->sg_list[i].length;
  239. }
  240. ctrl->flag |= HNS_ROCE_WQE_INLINE;
  241. } else {
  242. /*sqe num is two */
  243. for (i = 0; i < wr->num_sge; i++)
  244. set_data_seg(dseg + i, wr->sg_list + i);
  245. ctrl->flag |= cpu_to_le32(wr->num_sge <<
  246. HNS_ROCE_WQE_SGE_NUM_BIT);
  247. }
  248. ind++;
  249. }
  250. }
  251. out:
  252. /* Set DB return */
  253. if (likely(nreq)) {
  254. qp->sq.head += nreq;
  255. /* Memory barrier */
  256. wmb();
  257. sq_db.u32_4 = 0;
  258. sq_db.u32_8 = 0;
  259. roce_set_field(sq_db.u32_4, SQ_DOORBELL_U32_4_SQ_HEAD_M,
  260. SQ_DOORBELL_U32_4_SQ_HEAD_S,
  261. (qp->sq.head & ((qp->sq.wqe_cnt << 1) - 1)));
  262. roce_set_field(sq_db.u32_4, SQ_DOORBELL_U32_4_PORT_M,
  263. SQ_DOORBELL_U32_4_PORT_S, qp->phy_port);
  264. roce_set_field(sq_db.u32_8, SQ_DOORBELL_U32_8_QPN_M,
  265. SQ_DOORBELL_U32_8_QPN_S, qp->doorbell_qpn);
  266. roce_set_bit(sq_db.u32_8, SQ_DOORBELL_HW_SYNC_S, 1);
  267. doorbell[0] = sq_db.u32_4;
  268. doorbell[1] = sq_db.u32_8;
  269. hns_roce_write64_k(doorbell, qp->sq.db_reg_l);
  270. qp->sq_next_wqe = ind;
  271. }
  272. spin_unlock_irqrestore(&qp->sq.lock, flags);
  273. return ret;
  274. }
  275. int hns_roce_v1_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  276. struct ib_recv_wr **bad_wr)
  277. {
  278. int ret = 0;
  279. int nreq = 0;
  280. int ind = 0;
  281. int i = 0;
  282. u32 reg_val = 0;
  283. unsigned long flags = 0;
  284. struct hns_roce_rq_wqe_ctrl *ctrl = NULL;
  285. struct hns_roce_wqe_data_seg *scat = NULL;
  286. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  287. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  288. struct device *dev = &hr_dev->pdev->dev;
  289. struct hns_roce_rq_db rq_db;
  290. uint32_t doorbell[2] = {0};
  291. spin_lock_irqsave(&hr_qp->rq.lock, flags);
  292. ind = hr_qp->rq.head & (hr_qp->rq.wqe_cnt - 1);
  293. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  294. if (hns_roce_wq_overflow(&hr_qp->rq, nreq,
  295. hr_qp->ibqp.recv_cq)) {
  296. ret = -ENOMEM;
  297. *bad_wr = wr;
  298. goto out;
  299. }
  300. if (unlikely(wr->num_sge > hr_qp->rq.max_gs)) {
  301. dev_err(dev, "rq:num_sge=%d > qp->sq.max_gs=%d\n",
  302. wr->num_sge, hr_qp->rq.max_gs);
  303. ret = -EINVAL;
  304. *bad_wr = wr;
  305. goto out;
  306. }
  307. ctrl = get_recv_wqe(hr_qp, ind);
  308. roce_set_field(ctrl->rwqe_byte_12,
  309. RQ_WQE_CTRL_RWQE_BYTE_12_RWQE_SGE_NUM_M,
  310. RQ_WQE_CTRL_RWQE_BYTE_12_RWQE_SGE_NUM_S,
  311. wr->num_sge);
  312. scat = (struct hns_roce_wqe_data_seg *)(ctrl + 1);
  313. for (i = 0; i < wr->num_sge; i++)
  314. set_data_seg(scat + i, wr->sg_list + i);
  315. hr_qp->rq.wrid[ind] = wr->wr_id;
  316. ind = (ind + 1) & (hr_qp->rq.wqe_cnt - 1);
  317. }
  318. out:
  319. if (likely(nreq)) {
  320. hr_qp->rq.head += nreq;
  321. /* Memory barrier */
  322. wmb();
  323. if (ibqp->qp_type == IB_QPT_GSI) {
  324. /* SW update GSI rq header */
  325. reg_val = roce_read(to_hr_dev(ibqp->device),
  326. ROCEE_QP1C_CFG3_0_REG +
  327. QP1C_CFGN_OFFSET * hr_qp->phy_port);
  328. roce_set_field(reg_val,
  329. ROCEE_QP1C_CFG3_0_ROCEE_QP1C_RQ_HEAD_M,
  330. ROCEE_QP1C_CFG3_0_ROCEE_QP1C_RQ_HEAD_S,
  331. hr_qp->rq.head);
  332. roce_write(to_hr_dev(ibqp->device),
  333. ROCEE_QP1C_CFG3_0_REG +
  334. QP1C_CFGN_OFFSET * hr_qp->phy_port, reg_val);
  335. } else {
  336. rq_db.u32_4 = 0;
  337. rq_db.u32_8 = 0;
  338. roce_set_field(rq_db.u32_4, RQ_DOORBELL_U32_4_RQ_HEAD_M,
  339. RQ_DOORBELL_U32_4_RQ_HEAD_S,
  340. hr_qp->rq.head);
  341. roce_set_field(rq_db.u32_8, RQ_DOORBELL_U32_8_QPN_M,
  342. RQ_DOORBELL_U32_8_QPN_S, hr_qp->qpn);
  343. roce_set_field(rq_db.u32_8, RQ_DOORBELL_U32_8_CMD_M,
  344. RQ_DOORBELL_U32_8_CMD_S, 1);
  345. roce_set_bit(rq_db.u32_8, RQ_DOORBELL_U32_8_HW_SYNC_S,
  346. 1);
  347. doorbell[0] = rq_db.u32_4;
  348. doorbell[1] = rq_db.u32_8;
  349. hns_roce_write64_k(doorbell, hr_qp->rq.db_reg_l);
  350. }
  351. }
  352. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  353. return ret;
  354. }
  355. static void hns_roce_set_db_event_mode(struct hns_roce_dev *hr_dev,
  356. int sdb_mode, int odb_mode)
  357. {
  358. u32 val;
  359. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  360. roce_set_bit(val, ROCEE_GLB_CFG_ROCEE_DB_SQ_MODE_S, sdb_mode);
  361. roce_set_bit(val, ROCEE_GLB_CFG_ROCEE_DB_OTH_MODE_S, odb_mode);
  362. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  363. }
  364. static void hns_roce_set_db_ext_mode(struct hns_roce_dev *hr_dev, u32 sdb_mode,
  365. u32 odb_mode)
  366. {
  367. u32 val;
  368. /* Configure SDB/ODB extend mode */
  369. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  370. roce_set_bit(val, ROCEE_GLB_CFG_SQ_EXT_DB_MODE_S, sdb_mode);
  371. roce_set_bit(val, ROCEE_GLB_CFG_OTH_EXT_DB_MODE_S, odb_mode);
  372. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  373. }
  374. static void hns_roce_set_sdb(struct hns_roce_dev *hr_dev, u32 sdb_alept,
  375. u32 sdb_alful)
  376. {
  377. u32 val;
  378. /* Configure SDB */
  379. val = roce_read(hr_dev, ROCEE_DB_SQ_WL_REG);
  380. roce_set_field(val, ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_M,
  381. ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_S, sdb_alful);
  382. roce_set_field(val, ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_EMPTY_M,
  383. ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_EMPTY_S, sdb_alept);
  384. roce_write(hr_dev, ROCEE_DB_SQ_WL_REG, val);
  385. }
  386. static void hns_roce_set_odb(struct hns_roce_dev *hr_dev, u32 odb_alept,
  387. u32 odb_alful)
  388. {
  389. u32 val;
  390. /* Configure ODB */
  391. val = roce_read(hr_dev, ROCEE_DB_OTHERS_WL_REG);
  392. roce_set_field(val, ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_M,
  393. ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_S, odb_alful);
  394. roce_set_field(val, ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_EMPTY_M,
  395. ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_EMPTY_S, odb_alept);
  396. roce_write(hr_dev, ROCEE_DB_OTHERS_WL_REG, val);
  397. }
  398. static void hns_roce_set_sdb_ext(struct hns_roce_dev *hr_dev, u32 ext_sdb_alept,
  399. u32 ext_sdb_alful)
  400. {
  401. struct device *dev = &hr_dev->pdev->dev;
  402. struct hns_roce_v1_priv *priv;
  403. struct hns_roce_db_table *db;
  404. dma_addr_t sdb_dma_addr;
  405. u32 val;
  406. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  407. db = &priv->db_table;
  408. /* Configure extend SDB threshold */
  409. roce_write(hr_dev, ROCEE_EXT_DB_SQ_WL_EMPTY_REG, ext_sdb_alept);
  410. roce_write(hr_dev, ROCEE_EXT_DB_SQ_WL_REG, ext_sdb_alful);
  411. /* Configure extend SDB base addr */
  412. sdb_dma_addr = db->ext_db->sdb_buf_list->map;
  413. roce_write(hr_dev, ROCEE_EXT_DB_SQ_REG, (u32)(sdb_dma_addr >> 12));
  414. /* Configure extend SDB depth */
  415. val = roce_read(hr_dev, ROCEE_EXT_DB_SQ_H_REG);
  416. roce_set_field(val, ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_SHIFT_M,
  417. ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_SHIFT_S,
  418. db->ext_db->esdb_dep);
  419. /*
  420. * 44 = 32 + 12, When evaluating addr to hardware, shift 12 because of
  421. * using 4K page, and shift more 32 because of
  422. * caculating the high 32 bit value evaluated to hardware.
  423. */
  424. roce_set_field(val, ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_BA_H_M,
  425. ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_BA_H_S, sdb_dma_addr >> 44);
  426. roce_write(hr_dev, ROCEE_EXT_DB_SQ_H_REG, val);
  427. dev_dbg(dev, "ext SDB depth: 0x%x\n", db->ext_db->esdb_dep);
  428. dev_dbg(dev, "ext SDB threshold: epmty: 0x%x, ful: 0x%x\n",
  429. ext_sdb_alept, ext_sdb_alful);
  430. }
  431. static void hns_roce_set_odb_ext(struct hns_roce_dev *hr_dev, u32 ext_odb_alept,
  432. u32 ext_odb_alful)
  433. {
  434. struct device *dev = &hr_dev->pdev->dev;
  435. struct hns_roce_v1_priv *priv;
  436. struct hns_roce_db_table *db;
  437. dma_addr_t odb_dma_addr;
  438. u32 val;
  439. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  440. db = &priv->db_table;
  441. /* Configure extend ODB threshold */
  442. roce_write(hr_dev, ROCEE_EXT_DB_OTHERS_WL_EMPTY_REG, ext_odb_alept);
  443. roce_write(hr_dev, ROCEE_EXT_DB_OTHERS_WL_REG, ext_odb_alful);
  444. /* Configure extend ODB base addr */
  445. odb_dma_addr = db->ext_db->odb_buf_list->map;
  446. roce_write(hr_dev, ROCEE_EXT_DB_OTH_REG, (u32)(odb_dma_addr >> 12));
  447. /* Configure extend ODB depth */
  448. val = roce_read(hr_dev, ROCEE_EXT_DB_OTH_H_REG);
  449. roce_set_field(val, ROCEE_EXT_DB_OTH_H_EXT_DB_OTH_SHIFT_M,
  450. ROCEE_EXT_DB_OTH_H_EXT_DB_OTH_SHIFT_S,
  451. db->ext_db->eodb_dep);
  452. roce_set_field(val, ROCEE_EXT_DB_SQ_H_EXT_DB_OTH_BA_H_M,
  453. ROCEE_EXT_DB_SQ_H_EXT_DB_OTH_BA_H_S,
  454. db->ext_db->eodb_dep);
  455. roce_write(hr_dev, ROCEE_EXT_DB_OTH_H_REG, val);
  456. dev_dbg(dev, "ext ODB depth: 0x%x\n", db->ext_db->eodb_dep);
  457. dev_dbg(dev, "ext ODB threshold: empty: 0x%x, ful: 0x%x\n",
  458. ext_odb_alept, ext_odb_alful);
  459. }
  460. static int hns_roce_db_ext_init(struct hns_roce_dev *hr_dev, u32 sdb_ext_mod,
  461. u32 odb_ext_mod)
  462. {
  463. struct device *dev = &hr_dev->pdev->dev;
  464. struct hns_roce_v1_priv *priv;
  465. struct hns_roce_db_table *db;
  466. dma_addr_t sdb_dma_addr;
  467. dma_addr_t odb_dma_addr;
  468. int ret = 0;
  469. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  470. db = &priv->db_table;
  471. db->ext_db = kmalloc(sizeof(*db->ext_db), GFP_KERNEL);
  472. if (!db->ext_db)
  473. return -ENOMEM;
  474. if (sdb_ext_mod) {
  475. db->ext_db->sdb_buf_list = kmalloc(
  476. sizeof(*db->ext_db->sdb_buf_list), GFP_KERNEL);
  477. if (!db->ext_db->sdb_buf_list) {
  478. ret = -ENOMEM;
  479. goto ext_sdb_buf_fail_out;
  480. }
  481. db->ext_db->sdb_buf_list->buf = dma_alloc_coherent(dev,
  482. HNS_ROCE_V1_EXT_SDB_SIZE,
  483. &sdb_dma_addr, GFP_KERNEL);
  484. if (!db->ext_db->sdb_buf_list->buf) {
  485. ret = -ENOMEM;
  486. goto alloc_sq_db_buf_fail;
  487. }
  488. db->ext_db->sdb_buf_list->map = sdb_dma_addr;
  489. db->ext_db->esdb_dep = ilog2(HNS_ROCE_V1_EXT_SDB_DEPTH);
  490. hns_roce_set_sdb_ext(hr_dev, HNS_ROCE_V1_EXT_SDB_ALEPT,
  491. HNS_ROCE_V1_EXT_SDB_ALFUL);
  492. } else
  493. hns_roce_set_sdb(hr_dev, HNS_ROCE_V1_SDB_ALEPT,
  494. HNS_ROCE_V1_SDB_ALFUL);
  495. if (odb_ext_mod) {
  496. db->ext_db->odb_buf_list = kmalloc(
  497. sizeof(*db->ext_db->odb_buf_list), GFP_KERNEL);
  498. if (!db->ext_db->odb_buf_list) {
  499. ret = -ENOMEM;
  500. goto ext_odb_buf_fail_out;
  501. }
  502. db->ext_db->odb_buf_list->buf = dma_alloc_coherent(dev,
  503. HNS_ROCE_V1_EXT_ODB_SIZE,
  504. &odb_dma_addr, GFP_KERNEL);
  505. if (!db->ext_db->odb_buf_list->buf) {
  506. ret = -ENOMEM;
  507. goto alloc_otr_db_buf_fail;
  508. }
  509. db->ext_db->odb_buf_list->map = odb_dma_addr;
  510. db->ext_db->eodb_dep = ilog2(HNS_ROCE_V1_EXT_ODB_DEPTH);
  511. hns_roce_set_odb_ext(hr_dev, HNS_ROCE_V1_EXT_ODB_ALEPT,
  512. HNS_ROCE_V1_EXT_ODB_ALFUL);
  513. } else
  514. hns_roce_set_odb(hr_dev, HNS_ROCE_V1_ODB_ALEPT,
  515. HNS_ROCE_V1_ODB_ALFUL);
  516. hns_roce_set_db_ext_mode(hr_dev, sdb_ext_mod, odb_ext_mod);
  517. return 0;
  518. alloc_otr_db_buf_fail:
  519. kfree(db->ext_db->odb_buf_list);
  520. ext_odb_buf_fail_out:
  521. if (sdb_ext_mod) {
  522. dma_free_coherent(dev, HNS_ROCE_V1_EXT_SDB_SIZE,
  523. db->ext_db->sdb_buf_list->buf,
  524. db->ext_db->sdb_buf_list->map);
  525. }
  526. alloc_sq_db_buf_fail:
  527. if (sdb_ext_mod)
  528. kfree(db->ext_db->sdb_buf_list);
  529. ext_sdb_buf_fail_out:
  530. kfree(db->ext_db);
  531. return ret;
  532. }
  533. static int hns_roce_db_init(struct hns_roce_dev *hr_dev)
  534. {
  535. struct device *dev = &hr_dev->pdev->dev;
  536. struct hns_roce_v1_priv *priv;
  537. struct hns_roce_db_table *db;
  538. u32 sdb_ext_mod;
  539. u32 odb_ext_mod;
  540. u32 sdb_evt_mod;
  541. u32 odb_evt_mod;
  542. int ret = 0;
  543. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  544. db = &priv->db_table;
  545. memset(db, 0, sizeof(*db));
  546. /* Default DB mode */
  547. sdb_ext_mod = HNS_ROCE_SDB_EXTEND_MODE;
  548. odb_ext_mod = HNS_ROCE_ODB_EXTEND_MODE;
  549. sdb_evt_mod = HNS_ROCE_SDB_NORMAL_MODE;
  550. odb_evt_mod = HNS_ROCE_ODB_POLL_MODE;
  551. db->sdb_ext_mod = sdb_ext_mod;
  552. db->odb_ext_mod = odb_ext_mod;
  553. /* Init extend DB */
  554. ret = hns_roce_db_ext_init(hr_dev, sdb_ext_mod, odb_ext_mod);
  555. if (ret) {
  556. dev_err(dev, "Failed in extend DB configuration.\n");
  557. return ret;
  558. }
  559. hns_roce_set_db_event_mode(hr_dev, sdb_evt_mod, odb_evt_mod);
  560. return 0;
  561. }
  562. static void hns_roce_db_free(struct hns_roce_dev *hr_dev)
  563. {
  564. struct device *dev = &hr_dev->pdev->dev;
  565. struct hns_roce_v1_priv *priv;
  566. struct hns_roce_db_table *db;
  567. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  568. db = &priv->db_table;
  569. if (db->sdb_ext_mod) {
  570. dma_free_coherent(dev, HNS_ROCE_V1_EXT_SDB_SIZE,
  571. db->ext_db->sdb_buf_list->buf,
  572. db->ext_db->sdb_buf_list->map);
  573. kfree(db->ext_db->sdb_buf_list);
  574. }
  575. if (db->odb_ext_mod) {
  576. dma_free_coherent(dev, HNS_ROCE_V1_EXT_ODB_SIZE,
  577. db->ext_db->odb_buf_list->buf,
  578. db->ext_db->odb_buf_list->map);
  579. kfree(db->ext_db->odb_buf_list);
  580. }
  581. kfree(db->ext_db);
  582. }
  583. static int hns_roce_raq_init(struct hns_roce_dev *hr_dev)
  584. {
  585. int ret;
  586. int raq_shift = 0;
  587. dma_addr_t addr;
  588. u32 val;
  589. struct hns_roce_v1_priv *priv;
  590. struct hns_roce_raq_table *raq;
  591. struct device *dev = &hr_dev->pdev->dev;
  592. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  593. raq = &priv->raq_table;
  594. raq->e_raq_buf = kzalloc(sizeof(*(raq->e_raq_buf)), GFP_KERNEL);
  595. if (!raq->e_raq_buf)
  596. return -ENOMEM;
  597. raq->e_raq_buf->buf = dma_alloc_coherent(dev, HNS_ROCE_V1_RAQ_SIZE,
  598. &addr, GFP_KERNEL);
  599. if (!raq->e_raq_buf->buf) {
  600. ret = -ENOMEM;
  601. goto err_dma_alloc_raq;
  602. }
  603. raq->e_raq_buf->map = addr;
  604. /* Configure raq extended address. 48bit 4K align*/
  605. roce_write(hr_dev, ROCEE_EXT_RAQ_REG, raq->e_raq_buf->map >> 12);
  606. /* Configure raq_shift */
  607. raq_shift = ilog2(HNS_ROCE_V1_RAQ_SIZE / HNS_ROCE_V1_RAQ_ENTRY);
  608. val = roce_read(hr_dev, ROCEE_EXT_RAQ_H_REG);
  609. roce_set_field(val, ROCEE_EXT_RAQ_H_EXT_RAQ_SHIFT_M,
  610. ROCEE_EXT_RAQ_H_EXT_RAQ_SHIFT_S, raq_shift);
  611. /*
  612. * 44 = 32 + 12, When evaluating addr to hardware, shift 12 because of
  613. * using 4K page, and shift more 32 because of
  614. * caculating the high 32 bit value evaluated to hardware.
  615. */
  616. roce_set_field(val, ROCEE_EXT_RAQ_H_EXT_RAQ_BA_H_M,
  617. ROCEE_EXT_RAQ_H_EXT_RAQ_BA_H_S,
  618. raq->e_raq_buf->map >> 44);
  619. roce_write(hr_dev, ROCEE_EXT_RAQ_H_REG, val);
  620. dev_dbg(dev, "Configure raq_shift 0x%x.\n", val);
  621. /* Configure raq threshold */
  622. val = roce_read(hr_dev, ROCEE_RAQ_WL_REG);
  623. roce_set_field(val, ROCEE_RAQ_WL_ROCEE_RAQ_WL_M,
  624. ROCEE_RAQ_WL_ROCEE_RAQ_WL_S,
  625. HNS_ROCE_V1_EXT_RAQ_WF);
  626. roce_write(hr_dev, ROCEE_RAQ_WL_REG, val);
  627. dev_dbg(dev, "Configure raq_wl 0x%x.\n", val);
  628. /* Enable extend raq */
  629. val = roce_read(hr_dev, ROCEE_WRMS_POL_TIME_INTERVAL_REG);
  630. roce_set_field(val,
  631. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_POL_TIME_INTERVAL_M,
  632. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_POL_TIME_INTERVAL_S,
  633. POL_TIME_INTERVAL_VAL);
  634. roce_set_bit(val, ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_EXT_RAQ_MODE, 1);
  635. roce_set_field(val,
  636. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_CFG_M,
  637. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_CFG_S,
  638. 2);
  639. roce_set_bit(val,
  640. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_EN_S, 1);
  641. roce_write(hr_dev, ROCEE_WRMS_POL_TIME_INTERVAL_REG, val);
  642. dev_dbg(dev, "Configure WrmsPolTimeInterval 0x%x.\n", val);
  643. /* Enable raq drop */
  644. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  645. roce_set_bit(val, ROCEE_GLB_CFG_TRP_RAQ_DROP_EN_S, 1);
  646. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  647. dev_dbg(dev, "Configure GlbCfg = 0x%x.\n", val);
  648. return 0;
  649. err_dma_alloc_raq:
  650. kfree(raq->e_raq_buf);
  651. return ret;
  652. }
  653. static void hns_roce_raq_free(struct hns_roce_dev *hr_dev)
  654. {
  655. struct device *dev = &hr_dev->pdev->dev;
  656. struct hns_roce_v1_priv *priv;
  657. struct hns_roce_raq_table *raq;
  658. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  659. raq = &priv->raq_table;
  660. dma_free_coherent(dev, HNS_ROCE_V1_RAQ_SIZE, raq->e_raq_buf->buf,
  661. raq->e_raq_buf->map);
  662. kfree(raq->e_raq_buf);
  663. }
  664. static void hns_roce_port_enable(struct hns_roce_dev *hr_dev, int enable_flag)
  665. {
  666. u32 val;
  667. if (enable_flag) {
  668. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  669. /* Open all ports */
  670. roce_set_field(val, ROCEE_GLB_CFG_ROCEE_PORT_ST_M,
  671. ROCEE_GLB_CFG_ROCEE_PORT_ST_S,
  672. ALL_PORT_VAL_OPEN);
  673. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  674. } else {
  675. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  676. /* Close all ports */
  677. roce_set_field(val, ROCEE_GLB_CFG_ROCEE_PORT_ST_M,
  678. ROCEE_GLB_CFG_ROCEE_PORT_ST_S, 0x0);
  679. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  680. }
  681. }
  682. static int hns_roce_bt_init(struct hns_roce_dev *hr_dev)
  683. {
  684. struct device *dev = &hr_dev->pdev->dev;
  685. struct hns_roce_v1_priv *priv;
  686. int ret;
  687. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  688. priv->bt_table.qpc_buf.buf = dma_alloc_coherent(dev,
  689. HNS_ROCE_BT_RSV_BUF_SIZE, &priv->bt_table.qpc_buf.map,
  690. GFP_KERNEL);
  691. if (!priv->bt_table.qpc_buf.buf)
  692. return -ENOMEM;
  693. priv->bt_table.mtpt_buf.buf = dma_alloc_coherent(dev,
  694. HNS_ROCE_BT_RSV_BUF_SIZE, &priv->bt_table.mtpt_buf.map,
  695. GFP_KERNEL);
  696. if (!priv->bt_table.mtpt_buf.buf) {
  697. ret = -ENOMEM;
  698. goto err_failed_alloc_mtpt_buf;
  699. }
  700. priv->bt_table.cqc_buf.buf = dma_alloc_coherent(dev,
  701. HNS_ROCE_BT_RSV_BUF_SIZE, &priv->bt_table.cqc_buf.map,
  702. GFP_KERNEL);
  703. if (!priv->bt_table.cqc_buf.buf) {
  704. ret = -ENOMEM;
  705. goto err_failed_alloc_cqc_buf;
  706. }
  707. return 0;
  708. err_failed_alloc_cqc_buf:
  709. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  710. priv->bt_table.mtpt_buf.buf, priv->bt_table.mtpt_buf.map);
  711. err_failed_alloc_mtpt_buf:
  712. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  713. priv->bt_table.qpc_buf.buf, priv->bt_table.qpc_buf.map);
  714. return ret;
  715. }
  716. static void hns_roce_bt_free(struct hns_roce_dev *hr_dev)
  717. {
  718. struct device *dev = &hr_dev->pdev->dev;
  719. struct hns_roce_v1_priv *priv;
  720. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  721. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  722. priv->bt_table.cqc_buf.buf, priv->bt_table.cqc_buf.map);
  723. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  724. priv->bt_table.mtpt_buf.buf, priv->bt_table.mtpt_buf.map);
  725. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  726. priv->bt_table.qpc_buf.buf, priv->bt_table.qpc_buf.map);
  727. }
  728. /**
  729. * hns_roce_v1_reset - reset RoCE
  730. * @hr_dev: RoCE device struct pointer
  731. * @enable: true -- drop reset, false -- reset
  732. * return 0 - success , negative --fail
  733. */
  734. int hns_roce_v1_reset(struct hns_roce_dev *hr_dev, bool dereset)
  735. {
  736. struct device_node *dsaf_node;
  737. struct device *dev = &hr_dev->pdev->dev;
  738. struct device_node *np = dev->of_node;
  739. struct fwnode_handle *fwnode;
  740. int ret;
  741. /* check if this is DT/ACPI case */
  742. if (dev_of_node(dev)) {
  743. dsaf_node = of_parse_phandle(np, "dsaf-handle", 0);
  744. if (!dsaf_node) {
  745. dev_err(dev, "could not find dsaf-handle\n");
  746. return -EINVAL;
  747. }
  748. fwnode = &dsaf_node->fwnode;
  749. } else if (is_acpi_device_node(dev->fwnode)) {
  750. struct acpi_reference_args args;
  751. ret = acpi_node_get_property_reference(dev->fwnode,
  752. "dsaf-handle", 0, &args);
  753. if (ret) {
  754. dev_err(dev, "could not find dsaf-handle\n");
  755. return ret;
  756. }
  757. fwnode = acpi_fwnode_handle(args.adev);
  758. } else {
  759. dev_err(dev, "cannot read data from DT or ACPI\n");
  760. return -ENXIO;
  761. }
  762. ret = hns_dsaf_roce_reset(fwnode, false);
  763. if (ret)
  764. return ret;
  765. if (dereset) {
  766. msleep(SLEEP_TIME_INTERVAL);
  767. ret = hns_dsaf_roce_reset(fwnode, true);
  768. }
  769. return ret;
  770. }
  771. void hns_roce_v1_profile(struct hns_roce_dev *hr_dev)
  772. {
  773. int i = 0;
  774. struct hns_roce_caps *caps = &hr_dev->caps;
  775. hr_dev->vendor_id = le32_to_cpu(roce_read(hr_dev, ROCEE_VENDOR_ID_REG));
  776. hr_dev->vendor_part_id = le32_to_cpu(roce_read(hr_dev,
  777. ROCEE_VENDOR_PART_ID_REG));
  778. hr_dev->hw_rev = le32_to_cpu(roce_read(hr_dev, ROCEE_HW_VERSION_REG));
  779. hr_dev->sys_image_guid = le32_to_cpu(roce_read(hr_dev,
  780. ROCEE_SYS_IMAGE_GUID_L_REG)) |
  781. ((u64)le32_to_cpu(roce_read(hr_dev,
  782. ROCEE_SYS_IMAGE_GUID_H_REG)) << 32);
  783. caps->num_qps = HNS_ROCE_V1_MAX_QP_NUM;
  784. caps->max_wqes = HNS_ROCE_V1_MAX_WQE_NUM;
  785. caps->num_cqs = HNS_ROCE_V1_MAX_CQ_NUM;
  786. caps->max_cqes = HNS_ROCE_V1_MAX_CQE_NUM;
  787. caps->max_sq_sg = HNS_ROCE_V1_SG_NUM;
  788. caps->max_rq_sg = HNS_ROCE_V1_SG_NUM;
  789. caps->max_sq_inline = HNS_ROCE_V1_INLINE_SIZE;
  790. caps->num_uars = HNS_ROCE_V1_UAR_NUM;
  791. caps->phy_num_uars = HNS_ROCE_V1_PHY_UAR_NUM;
  792. caps->num_aeq_vectors = HNS_ROCE_AEQE_VEC_NUM;
  793. caps->num_comp_vectors = HNS_ROCE_COMP_VEC_NUM;
  794. caps->num_other_vectors = HNS_ROCE_AEQE_OF_VEC_NUM;
  795. caps->num_mtpts = HNS_ROCE_V1_MAX_MTPT_NUM;
  796. caps->num_mtt_segs = HNS_ROCE_V1_MAX_MTT_SEGS;
  797. caps->num_pds = HNS_ROCE_V1_MAX_PD_NUM;
  798. caps->max_qp_init_rdma = HNS_ROCE_V1_MAX_QP_INIT_RDMA;
  799. caps->max_qp_dest_rdma = HNS_ROCE_V1_MAX_QP_DEST_RDMA;
  800. caps->max_sq_desc_sz = HNS_ROCE_V1_MAX_SQ_DESC_SZ;
  801. caps->max_rq_desc_sz = HNS_ROCE_V1_MAX_RQ_DESC_SZ;
  802. caps->qpc_entry_sz = HNS_ROCE_V1_QPC_ENTRY_SIZE;
  803. caps->irrl_entry_sz = HNS_ROCE_V1_IRRL_ENTRY_SIZE;
  804. caps->cqc_entry_sz = HNS_ROCE_V1_CQC_ENTRY_SIZE;
  805. caps->mtpt_entry_sz = HNS_ROCE_V1_MTPT_ENTRY_SIZE;
  806. caps->mtt_entry_sz = HNS_ROCE_V1_MTT_ENTRY_SIZE;
  807. caps->cq_entry_sz = HNS_ROCE_V1_CQE_ENTRY_SIZE;
  808. caps->page_size_cap = HNS_ROCE_V1_PAGE_SIZE_SUPPORT;
  809. caps->reserved_lkey = 0;
  810. caps->reserved_pds = 0;
  811. caps->reserved_mrws = 1;
  812. caps->reserved_uars = 0;
  813. caps->reserved_cqs = 0;
  814. for (i = 0; i < caps->num_ports; i++)
  815. caps->pkey_table_len[i] = 1;
  816. for (i = 0; i < caps->num_ports; i++) {
  817. /* Six ports shared 16 GID in v1 engine */
  818. if (i >= (HNS_ROCE_V1_GID_NUM % caps->num_ports))
  819. caps->gid_table_len[i] = HNS_ROCE_V1_GID_NUM /
  820. caps->num_ports;
  821. else
  822. caps->gid_table_len[i] = HNS_ROCE_V1_GID_NUM /
  823. caps->num_ports + 1;
  824. }
  825. for (i = 0; i < caps->num_comp_vectors; i++)
  826. caps->ceqe_depth[i] = HNS_ROCE_V1_NUM_COMP_EQE;
  827. caps->aeqe_depth = HNS_ROCE_V1_NUM_ASYNC_EQE;
  828. caps->local_ca_ack_delay = le32_to_cpu(roce_read(hr_dev,
  829. ROCEE_ACK_DELAY_REG));
  830. caps->max_mtu = IB_MTU_2048;
  831. }
  832. int hns_roce_v1_init(struct hns_roce_dev *hr_dev)
  833. {
  834. int ret;
  835. u32 val;
  836. struct device *dev = &hr_dev->pdev->dev;
  837. /* DMAE user config */
  838. val = roce_read(hr_dev, ROCEE_DMAE_USER_CFG1_REG);
  839. roce_set_field(val, ROCEE_DMAE_USER_CFG1_ROCEE_CACHE_TB_CFG_M,
  840. ROCEE_DMAE_USER_CFG1_ROCEE_CACHE_TB_CFG_S, 0xf);
  841. roce_set_field(val, ROCEE_DMAE_USER_CFG1_ROCEE_STREAM_ID_TB_CFG_M,
  842. ROCEE_DMAE_USER_CFG1_ROCEE_STREAM_ID_TB_CFG_S,
  843. 1 << PAGES_SHIFT_16);
  844. roce_write(hr_dev, ROCEE_DMAE_USER_CFG1_REG, val);
  845. val = roce_read(hr_dev, ROCEE_DMAE_USER_CFG2_REG);
  846. roce_set_field(val, ROCEE_DMAE_USER_CFG2_ROCEE_CACHE_PKT_CFG_M,
  847. ROCEE_DMAE_USER_CFG2_ROCEE_CACHE_PKT_CFG_S, 0xf);
  848. roce_set_field(val, ROCEE_DMAE_USER_CFG2_ROCEE_STREAM_ID_PKT_CFG_M,
  849. ROCEE_DMAE_USER_CFG2_ROCEE_STREAM_ID_PKT_CFG_S,
  850. 1 << PAGES_SHIFT_16);
  851. ret = hns_roce_db_init(hr_dev);
  852. if (ret) {
  853. dev_err(dev, "doorbell init failed!\n");
  854. return ret;
  855. }
  856. ret = hns_roce_raq_init(hr_dev);
  857. if (ret) {
  858. dev_err(dev, "raq init failed!\n");
  859. goto error_failed_raq_init;
  860. }
  861. hns_roce_port_enable(hr_dev, HNS_ROCE_PORT_UP);
  862. ret = hns_roce_bt_init(hr_dev);
  863. if (ret) {
  864. dev_err(dev, "bt init failed!\n");
  865. goto error_failed_bt_init;
  866. }
  867. return 0;
  868. error_failed_bt_init:
  869. hns_roce_port_enable(hr_dev, HNS_ROCE_PORT_DOWN);
  870. hns_roce_raq_free(hr_dev);
  871. error_failed_raq_init:
  872. hns_roce_db_free(hr_dev);
  873. return ret;
  874. }
  875. void hns_roce_v1_exit(struct hns_roce_dev *hr_dev)
  876. {
  877. hns_roce_bt_free(hr_dev);
  878. hns_roce_port_enable(hr_dev, HNS_ROCE_PORT_DOWN);
  879. hns_roce_raq_free(hr_dev);
  880. hns_roce_db_free(hr_dev);
  881. }
  882. void hns_roce_v1_set_gid(struct hns_roce_dev *hr_dev, u8 port, int gid_index,
  883. union ib_gid *gid)
  884. {
  885. u32 *p = NULL;
  886. u8 gid_idx = 0;
  887. gid_idx = hns_get_gid_index(hr_dev, port, gid_index);
  888. p = (u32 *)&gid->raw[0];
  889. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_L_0_REG +
  890. (HNS_ROCE_V1_GID_NUM * gid_idx));
  891. p = (u32 *)&gid->raw[4];
  892. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_ML_0_REG +
  893. (HNS_ROCE_V1_GID_NUM * gid_idx));
  894. p = (u32 *)&gid->raw[8];
  895. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_MH_0_REG +
  896. (HNS_ROCE_V1_GID_NUM * gid_idx));
  897. p = (u32 *)&gid->raw[0xc];
  898. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_H_0_REG +
  899. (HNS_ROCE_V1_GID_NUM * gid_idx));
  900. }
  901. void hns_roce_v1_set_mac(struct hns_roce_dev *hr_dev, u8 phy_port, u8 *addr)
  902. {
  903. u32 reg_smac_l;
  904. u16 reg_smac_h;
  905. u16 *p_h;
  906. u32 *p;
  907. u32 val;
  908. p = (u32 *)(&addr[0]);
  909. reg_smac_l = *p;
  910. roce_raw_write(reg_smac_l, hr_dev->reg_base + ROCEE_SMAC_L_0_REG +
  911. PHY_PORT_OFFSET * phy_port);
  912. val = roce_read(hr_dev,
  913. ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET);
  914. p_h = (u16 *)(&addr[4]);
  915. reg_smac_h = *p_h;
  916. roce_set_field(val, ROCEE_SMAC_H_ROCEE_SMAC_H_M,
  917. ROCEE_SMAC_H_ROCEE_SMAC_H_S, reg_smac_h);
  918. roce_write(hr_dev, ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET,
  919. val);
  920. }
  921. void hns_roce_v1_set_mtu(struct hns_roce_dev *hr_dev, u8 phy_port,
  922. enum ib_mtu mtu)
  923. {
  924. u32 val;
  925. val = roce_read(hr_dev,
  926. ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET);
  927. roce_set_field(val, ROCEE_SMAC_H_ROCEE_PORT_MTU_M,
  928. ROCEE_SMAC_H_ROCEE_PORT_MTU_S, mtu);
  929. roce_write(hr_dev, ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET,
  930. val);
  931. }
  932. int hns_roce_v1_write_mtpt(void *mb_buf, struct hns_roce_mr *mr,
  933. unsigned long mtpt_idx)
  934. {
  935. struct hns_roce_v1_mpt_entry *mpt_entry;
  936. struct scatterlist *sg;
  937. u64 *pages;
  938. int entry;
  939. int i;
  940. /* MPT filled into mailbox buf */
  941. mpt_entry = (struct hns_roce_v1_mpt_entry *)mb_buf;
  942. memset(mpt_entry, 0, sizeof(*mpt_entry));
  943. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_KEY_STATE_M,
  944. MPT_BYTE_4_KEY_STATE_S, KEY_VALID);
  945. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_KEY_M,
  946. MPT_BYTE_4_KEY_S, mr->key);
  947. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_PAGE_SIZE_M,
  948. MPT_BYTE_4_PAGE_SIZE_S, MR_SIZE_4K);
  949. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_MW_TYPE_S, 0);
  950. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_MW_BIND_ENABLE_S,
  951. (mr->access & IB_ACCESS_MW_BIND ? 1 : 0));
  952. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_OWN_S, 0);
  953. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_MEMORY_LOCATION_TYPE_M,
  954. MPT_BYTE_4_MEMORY_LOCATION_TYPE_S, mr->type);
  955. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_ATOMIC_S, 0);
  956. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_LOCAL_WRITE_S,
  957. (mr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  958. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_WRITE_S,
  959. (mr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  960. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_READ_S,
  961. (mr->access & IB_ACCESS_REMOTE_READ ? 1 : 0));
  962. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_INVAL_ENABLE_S,
  963. 0);
  964. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_ADDRESS_TYPE_S, 0);
  965. roce_set_field(mpt_entry->mpt_byte_12, MPT_BYTE_12_PBL_ADDR_H_M,
  966. MPT_BYTE_12_PBL_ADDR_H_S, 0);
  967. roce_set_field(mpt_entry->mpt_byte_12, MPT_BYTE_12_MW_BIND_COUNTER_M,
  968. MPT_BYTE_12_MW_BIND_COUNTER_S, 0);
  969. mpt_entry->virt_addr_l = (u32)mr->iova;
  970. mpt_entry->virt_addr_h = (u32)(mr->iova >> 32);
  971. mpt_entry->length = (u32)mr->size;
  972. roce_set_field(mpt_entry->mpt_byte_28, MPT_BYTE_28_PD_M,
  973. MPT_BYTE_28_PD_S, mr->pd);
  974. roce_set_field(mpt_entry->mpt_byte_28, MPT_BYTE_28_L_KEY_IDX_L_M,
  975. MPT_BYTE_28_L_KEY_IDX_L_S, mtpt_idx);
  976. roce_set_field(mpt_entry->mpt_byte_64, MPT_BYTE_64_L_KEY_IDX_H_M,
  977. MPT_BYTE_64_L_KEY_IDX_H_S, mtpt_idx >> MTPT_IDX_SHIFT);
  978. /* DMA momery regsiter */
  979. if (mr->type == MR_TYPE_DMA)
  980. return 0;
  981. pages = (u64 *) __get_free_page(GFP_KERNEL);
  982. if (!pages)
  983. return -ENOMEM;
  984. i = 0;
  985. for_each_sg(mr->umem->sg_head.sgl, sg, mr->umem->nmap, entry) {
  986. pages[i] = ((u64)sg_dma_address(sg)) >> 12;
  987. /* Directly record to MTPT table firstly 7 entry */
  988. if (i >= HNS_ROCE_MAX_INNER_MTPT_NUM)
  989. break;
  990. i++;
  991. }
  992. /* Register user mr */
  993. for (i = 0; i < HNS_ROCE_MAX_INNER_MTPT_NUM; i++) {
  994. switch (i) {
  995. case 0:
  996. mpt_entry->pa0_l = cpu_to_le32((u32)(pages[i]));
  997. roce_set_field(mpt_entry->mpt_byte_36,
  998. MPT_BYTE_36_PA0_H_M,
  999. MPT_BYTE_36_PA0_H_S,
  1000. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_32)));
  1001. break;
  1002. case 1:
  1003. roce_set_field(mpt_entry->mpt_byte_36,
  1004. MPT_BYTE_36_PA1_L_M,
  1005. MPT_BYTE_36_PA1_L_S,
  1006. cpu_to_le32((u32)(pages[i])));
  1007. roce_set_field(mpt_entry->mpt_byte_40,
  1008. MPT_BYTE_40_PA1_H_M,
  1009. MPT_BYTE_40_PA1_H_S,
  1010. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_24)));
  1011. break;
  1012. case 2:
  1013. roce_set_field(mpt_entry->mpt_byte_40,
  1014. MPT_BYTE_40_PA2_L_M,
  1015. MPT_BYTE_40_PA2_L_S,
  1016. cpu_to_le32((u32)(pages[i])));
  1017. roce_set_field(mpt_entry->mpt_byte_44,
  1018. MPT_BYTE_44_PA2_H_M,
  1019. MPT_BYTE_44_PA2_H_S,
  1020. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_16)));
  1021. break;
  1022. case 3:
  1023. roce_set_field(mpt_entry->mpt_byte_44,
  1024. MPT_BYTE_44_PA3_L_M,
  1025. MPT_BYTE_44_PA3_L_S,
  1026. cpu_to_le32((u32)(pages[i])));
  1027. roce_set_field(mpt_entry->mpt_byte_48,
  1028. MPT_BYTE_48_PA3_H_M,
  1029. MPT_BYTE_48_PA3_H_S,
  1030. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_8)));
  1031. break;
  1032. case 4:
  1033. mpt_entry->pa4_l = cpu_to_le32((u32)(pages[i]));
  1034. roce_set_field(mpt_entry->mpt_byte_56,
  1035. MPT_BYTE_56_PA4_H_M,
  1036. MPT_BYTE_56_PA4_H_S,
  1037. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_32)));
  1038. break;
  1039. case 5:
  1040. roce_set_field(mpt_entry->mpt_byte_56,
  1041. MPT_BYTE_56_PA5_L_M,
  1042. MPT_BYTE_56_PA5_L_S,
  1043. cpu_to_le32((u32)(pages[i])));
  1044. roce_set_field(mpt_entry->mpt_byte_60,
  1045. MPT_BYTE_60_PA5_H_M,
  1046. MPT_BYTE_60_PA5_H_S,
  1047. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_24)));
  1048. break;
  1049. case 6:
  1050. roce_set_field(mpt_entry->mpt_byte_60,
  1051. MPT_BYTE_60_PA6_L_M,
  1052. MPT_BYTE_60_PA6_L_S,
  1053. cpu_to_le32((u32)(pages[i])));
  1054. roce_set_field(mpt_entry->mpt_byte_64,
  1055. MPT_BYTE_64_PA6_H_M,
  1056. MPT_BYTE_64_PA6_H_S,
  1057. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_16)));
  1058. break;
  1059. default:
  1060. break;
  1061. }
  1062. }
  1063. free_page((unsigned long) pages);
  1064. mpt_entry->pbl_addr_l = (u32)(mr->pbl_dma_addr);
  1065. roce_set_field(mpt_entry->mpt_byte_12, MPT_BYTE_12_PBL_ADDR_H_M,
  1066. MPT_BYTE_12_PBL_ADDR_H_S,
  1067. ((u32)(mr->pbl_dma_addr >> 32)));
  1068. return 0;
  1069. }
  1070. static void *get_cqe(struct hns_roce_cq *hr_cq, int n)
  1071. {
  1072. return hns_roce_buf_offset(&hr_cq->hr_buf.hr_buf,
  1073. n * HNS_ROCE_V1_CQE_ENTRY_SIZE);
  1074. }
  1075. static void *get_sw_cqe(struct hns_roce_cq *hr_cq, int n)
  1076. {
  1077. struct hns_roce_cqe *hr_cqe = get_cqe(hr_cq, n & hr_cq->ib_cq.cqe);
  1078. /* Get cqe when Owner bit is Conversely with the MSB of cons_idx */
  1079. return (roce_get_bit(hr_cqe->cqe_byte_4, CQE_BYTE_4_OWNER_S) ^
  1080. !!(n & (hr_cq->ib_cq.cqe + 1))) ? hr_cqe : NULL;
  1081. }
  1082. static struct hns_roce_cqe *next_cqe_sw(struct hns_roce_cq *hr_cq)
  1083. {
  1084. return get_sw_cqe(hr_cq, hr_cq->cons_index);
  1085. }
  1086. void hns_roce_v1_cq_set_ci(struct hns_roce_cq *hr_cq, u32 cons_index)
  1087. {
  1088. u32 doorbell[2];
  1089. doorbell[0] = cons_index & ((hr_cq->cq_depth << 1) - 1);
  1090. doorbell[1] = 0;
  1091. roce_set_bit(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_HW_SYNS_S, 1);
  1092. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_M,
  1093. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_S, 3);
  1094. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_M,
  1095. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_S, 0);
  1096. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_M,
  1097. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_S, hr_cq->cqn);
  1098. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1099. }
  1100. static void __hns_roce_v1_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1101. struct hns_roce_srq *srq)
  1102. {
  1103. struct hns_roce_cqe *cqe, *dest;
  1104. u32 prod_index;
  1105. int nfreed = 0;
  1106. u8 owner_bit;
  1107. for (prod_index = hr_cq->cons_index; get_sw_cqe(hr_cq, prod_index);
  1108. ++prod_index) {
  1109. if (prod_index == hr_cq->cons_index + hr_cq->ib_cq.cqe)
  1110. break;
  1111. }
  1112. /*
  1113. * Now backwards through the CQ, removing CQ entries
  1114. * that match our QP by overwriting them with next entries.
  1115. */
  1116. while ((int) --prod_index - (int) hr_cq->cons_index >= 0) {
  1117. cqe = get_cqe(hr_cq, prod_index & hr_cq->ib_cq.cqe);
  1118. if ((roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1119. CQE_BYTE_16_LOCAL_QPN_S) &
  1120. HNS_ROCE_CQE_QPN_MASK) == qpn) {
  1121. /* In v1 engine, not support SRQ */
  1122. ++nfreed;
  1123. } else if (nfreed) {
  1124. dest = get_cqe(hr_cq, (prod_index + nfreed) &
  1125. hr_cq->ib_cq.cqe);
  1126. owner_bit = roce_get_bit(dest->cqe_byte_4,
  1127. CQE_BYTE_4_OWNER_S);
  1128. memcpy(dest, cqe, sizeof(*cqe));
  1129. roce_set_bit(dest->cqe_byte_4, CQE_BYTE_4_OWNER_S,
  1130. owner_bit);
  1131. }
  1132. }
  1133. if (nfreed) {
  1134. hr_cq->cons_index += nfreed;
  1135. /*
  1136. * Make sure update of buffer contents is done before
  1137. * updating consumer index.
  1138. */
  1139. wmb();
  1140. hns_roce_v1_cq_set_ci(hr_cq, hr_cq->cons_index);
  1141. }
  1142. }
  1143. static void hns_roce_v1_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1144. struct hns_roce_srq *srq)
  1145. {
  1146. spin_lock_irq(&hr_cq->lock);
  1147. __hns_roce_v1_cq_clean(hr_cq, qpn, srq);
  1148. spin_unlock_irq(&hr_cq->lock);
  1149. }
  1150. void hns_roce_v1_write_cqc(struct hns_roce_dev *hr_dev,
  1151. struct hns_roce_cq *hr_cq, void *mb_buf, u64 *mtts,
  1152. dma_addr_t dma_handle, int nent, u32 vector)
  1153. {
  1154. struct hns_roce_cq_context *cq_context = NULL;
  1155. void __iomem *tptr_addr;
  1156. cq_context = mb_buf;
  1157. memset(cq_context, 0, sizeof(*cq_context));
  1158. tptr_addr = 0;
  1159. hr_dev->priv_addr = tptr_addr;
  1160. hr_cq->tptr_addr = tptr_addr;
  1161. /* Register cq_context members */
  1162. roce_set_field(cq_context->cqc_byte_4,
  1163. CQ_CONTEXT_CQC_BYTE_4_CQC_STATE_M,
  1164. CQ_CONTEXT_CQC_BYTE_4_CQC_STATE_S, CQ_STATE_VALID);
  1165. roce_set_field(cq_context->cqc_byte_4, CQ_CONTEXT_CQC_BYTE_4_CQN_M,
  1166. CQ_CONTEXT_CQC_BYTE_4_CQN_S, hr_cq->cqn);
  1167. cq_context->cqc_byte_4 = cpu_to_le32(cq_context->cqc_byte_4);
  1168. cq_context->cq_bt_l = (u32)dma_handle;
  1169. cq_context->cq_bt_l = cpu_to_le32(cq_context->cq_bt_l);
  1170. roce_set_field(cq_context->cqc_byte_12,
  1171. CQ_CONTEXT_CQC_BYTE_12_CQ_BT_H_M,
  1172. CQ_CONTEXT_CQC_BYTE_12_CQ_BT_H_S,
  1173. ((u64)dma_handle >> 32));
  1174. roce_set_field(cq_context->cqc_byte_12,
  1175. CQ_CONTEXT_CQC_BYTE_12_CQ_CQE_SHIFT_M,
  1176. CQ_CONTEXT_CQC_BYTE_12_CQ_CQE_SHIFT_S,
  1177. ilog2((unsigned int)nent));
  1178. roce_set_field(cq_context->cqc_byte_12, CQ_CONTEXT_CQC_BYTE_12_CEQN_M,
  1179. CQ_CONTEXT_CQC_BYTE_12_CEQN_S, vector);
  1180. cq_context->cqc_byte_12 = cpu_to_le32(cq_context->cqc_byte_12);
  1181. cq_context->cur_cqe_ba0_l = (u32)(mtts[0]);
  1182. cq_context->cur_cqe_ba0_l = cpu_to_le32(cq_context->cur_cqe_ba0_l);
  1183. roce_set_field(cq_context->cqc_byte_20,
  1184. CQ_CONTEXT_CQC_BYTE_20_CUR_CQE_BA0_H_M,
  1185. CQ_CONTEXT_CQC_BYTE_20_CUR_CQE_BA0_H_S,
  1186. cpu_to_le32((mtts[0]) >> 32));
  1187. /* Dedicated hardware, directly set 0 */
  1188. roce_set_field(cq_context->cqc_byte_20,
  1189. CQ_CONTEXT_CQC_BYTE_20_CQ_CUR_INDEX_M,
  1190. CQ_CONTEXT_CQC_BYTE_20_CQ_CUR_INDEX_S, 0);
  1191. /**
  1192. * 44 = 32 + 12, When evaluating addr to hardware, shift 12 because of
  1193. * using 4K page, and shift more 32 because of
  1194. * caculating the high 32 bit value evaluated to hardware.
  1195. */
  1196. roce_set_field(cq_context->cqc_byte_20,
  1197. CQ_CONTEXT_CQC_BYTE_20_CQE_TPTR_ADDR_H_M,
  1198. CQ_CONTEXT_CQC_BYTE_20_CQE_TPTR_ADDR_H_S,
  1199. (u64)tptr_addr >> 44);
  1200. cq_context->cqc_byte_20 = cpu_to_le32(cq_context->cqc_byte_20);
  1201. cq_context->cqe_tptr_addr_l = (u32)((u64)tptr_addr >> 12);
  1202. roce_set_field(cq_context->cqc_byte_32,
  1203. CQ_CONTEXT_CQC_BYTE_32_CUR_CQE_BA1_H_M,
  1204. CQ_CONTEXT_CQC_BYTE_32_CUR_CQE_BA1_H_S, 0);
  1205. roce_set_bit(cq_context->cqc_byte_32,
  1206. CQ_CONTEXT_CQC_BYTE_32_SE_FLAG_S, 0);
  1207. roce_set_bit(cq_context->cqc_byte_32,
  1208. CQ_CONTEXT_CQC_BYTE_32_CE_FLAG_S, 0);
  1209. roce_set_bit(cq_context->cqc_byte_32,
  1210. CQ_CONTEXT_CQC_BYTE_32_NOTIFICATION_FLAG_S, 0);
  1211. roce_set_bit(cq_context->cqc_byte_32,
  1212. CQ_CQNTEXT_CQC_BYTE_32_TYPE_OF_COMPLETION_NOTIFICATION_S,
  1213. 0);
  1214. /*The initial value of cq's ci is 0 */
  1215. roce_set_field(cq_context->cqc_byte_32,
  1216. CQ_CONTEXT_CQC_BYTE_32_CQ_CONS_IDX_M,
  1217. CQ_CONTEXT_CQC_BYTE_32_CQ_CONS_IDX_S, 0);
  1218. cq_context->cqc_byte_32 = cpu_to_le32(cq_context->cqc_byte_32);
  1219. }
  1220. int hns_roce_v1_req_notify_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
  1221. {
  1222. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1223. u32 notification_flag;
  1224. u32 doorbell[2];
  1225. int ret = 0;
  1226. notification_flag = (flags & IB_CQ_SOLICITED_MASK) ==
  1227. IB_CQ_SOLICITED ? CQ_DB_REQ_NOT : CQ_DB_REQ_NOT_SOL;
  1228. /*
  1229. * flags = 0; Notification Flag = 1, next
  1230. * flags = 1; Notification Flag = 0, solocited
  1231. */
  1232. doorbell[0] = hr_cq->cons_index & ((hr_cq->cq_depth << 1) - 1);
  1233. roce_set_bit(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_HW_SYNS_S, 1);
  1234. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_M,
  1235. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_S, 3);
  1236. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_M,
  1237. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_S, 1);
  1238. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_M,
  1239. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_S,
  1240. hr_cq->cqn | notification_flag);
  1241. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1242. return ret;
  1243. }
  1244. static int hns_roce_v1_poll_one(struct hns_roce_cq *hr_cq,
  1245. struct hns_roce_qp **cur_qp, struct ib_wc *wc)
  1246. {
  1247. int qpn;
  1248. int is_send;
  1249. u16 wqe_ctr;
  1250. u32 status;
  1251. u32 opcode;
  1252. struct hns_roce_cqe *cqe;
  1253. struct hns_roce_qp *hr_qp;
  1254. struct hns_roce_wq *wq;
  1255. struct hns_roce_wqe_ctrl_seg *sq_wqe;
  1256. struct hns_roce_dev *hr_dev = to_hr_dev(hr_cq->ib_cq.device);
  1257. struct device *dev = &hr_dev->pdev->dev;
  1258. /* Find cqe according consumer index */
  1259. cqe = next_cqe_sw(hr_cq);
  1260. if (!cqe)
  1261. return -EAGAIN;
  1262. ++hr_cq->cons_index;
  1263. /* Memory barrier */
  1264. rmb();
  1265. /* 0->SQ, 1->RQ */
  1266. is_send = !(roce_get_bit(cqe->cqe_byte_4, CQE_BYTE_4_SQ_RQ_FLAG_S));
  1267. /* Local_qpn in UD cqe is always 1, so it needs to compute new qpn */
  1268. if (roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1269. CQE_BYTE_16_LOCAL_QPN_S) <= 1) {
  1270. qpn = roce_get_field(cqe->cqe_byte_20, CQE_BYTE_20_PORT_NUM_M,
  1271. CQE_BYTE_20_PORT_NUM_S) +
  1272. roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1273. CQE_BYTE_16_LOCAL_QPN_S) *
  1274. HNS_ROCE_MAX_PORTS;
  1275. } else {
  1276. qpn = roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1277. CQE_BYTE_16_LOCAL_QPN_S);
  1278. }
  1279. if (!*cur_qp || (qpn & HNS_ROCE_CQE_QPN_MASK) != (*cur_qp)->qpn) {
  1280. hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
  1281. if (unlikely(!hr_qp)) {
  1282. dev_err(dev, "CQ %06lx with entry for unknown QPN %06x\n",
  1283. hr_cq->cqn, (qpn & HNS_ROCE_CQE_QPN_MASK));
  1284. return -EINVAL;
  1285. }
  1286. *cur_qp = hr_qp;
  1287. }
  1288. wc->qp = &(*cur_qp)->ibqp;
  1289. wc->vendor_err = 0;
  1290. status = roce_get_field(cqe->cqe_byte_4,
  1291. CQE_BYTE_4_STATUS_OF_THE_OPERATION_M,
  1292. CQE_BYTE_4_STATUS_OF_THE_OPERATION_S) &
  1293. HNS_ROCE_CQE_STATUS_MASK;
  1294. switch (status) {
  1295. case HNS_ROCE_CQE_SUCCESS:
  1296. wc->status = IB_WC_SUCCESS;
  1297. break;
  1298. case HNS_ROCE_CQE_SYNDROME_LOCAL_LENGTH_ERR:
  1299. wc->status = IB_WC_LOC_LEN_ERR;
  1300. break;
  1301. case HNS_ROCE_CQE_SYNDROME_LOCAL_QP_OP_ERR:
  1302. wc->status = IB_WC_LOC_QP_OP_ERR;
  1303. break;
  1304. case HNS_ROCE_CQE_SYNDROME_LOCAL_PROT_ERR:
  1305. wc->status = IB_WC_LOC_PROT_ERR;
  1306. break;
  1307. case HNS_ROCE_CQE_SYNDROME_WR_FLUSH_ERR:
  1308. wc->status = IB_WC_WR_FLUSH_ERR;
  1309. break;
  1310. case HNS_ROCE_CQE_SYNDROME_MEM_MANAGE_OPERATE_ERR:
  1311. wc->status = IB_WC_MW_BIND_ERR;
  1312. break;
  1313. case HNS_ROCE_CQE_SYNDROME_BAD_RESP_ERR:
  1314. wc->status = IB_WC_BAD_RESP_ERR;
  1315. break;
  1316. case HNS_ROCE_CQE_SYNDROME_LOCAL_ACCESS_ERR:
  1317. wc->status = IB_WC_LOC_ACCESS_ERR;
  1318. break;
  1319. case HNS_ROCE_CQE_SYNDROME_REMOTE_INVAL_REQ_ERR:
  1320. wc->status = IB_WC_REM_INV_REQ_ERR;
  1321. break;
  1322. case HNS_ROCE_CQE_SYNDROME_REMOTE_ACCESS_ERR:
  1323. wc->status = IB_WC_REM_ACCESS_ERR;
  1324. break;
  1325. case HNS_ROCE_CQE_SYNDROME_REMOTE_OP_ERR:
  1326. wc->status = IB_WC_REM_OP_ERR;
  1327. break;
  1328. case HNS_ROCE_CQE_SYNDROME_TRANSPORT_RETRY_EXC_ERR:
  1329. wc->status = IB_WC_RETRY_EXC_ERR;
  1330. break;
  1331. case HNS_ROCE_CQE_SYNDROME_RNR_RETRY_EXC_ERR:
  1332. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  1333. break;
  1334. default:
  1335. wc->status = IB_WC_GENERAL_ERR;
  1336. break;
  1337. }
  1338. /* CQE status error, directly return */
  1339. if (wc->status != IB_WC_SUCCESS)
  1340. return 0;
  1341. if (is_send) {
  1342. /* SQ conrespond to CQE */
  1343. sq_wqe = get_send_wqe(*cur_qp, roce_get_field(cqe->cqe_byte_4,
  1344. CQE_BYTE_4_WQE_INDEX_M,
  1345. CQE_BYTE_4_WQE_INDEX_S)&
  1346. ((*cur_qp)->sq.wqe_cnt-1));
  1347. switch (sq_wqe->flag & HNS_ROCE_WQE_OPCODE_MASK) {
  1348. case HNS_ROCE_WQE_OPCODE_SEND:
  1349. wc->opcode = IB_WC_SEND;
  1350. break;
  1351. case HNS_ROCE_WQE_OPCODE_RDMA_READ:
  1352. wc->opcode = IB_WC_RDMA_READ;
  1353. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1354. break;
  1355. case HNS_ROCE_WQE_OPCODE_RDMA_WRITE:
  1356. wc->opcode = IB_WC_RDMA_WRITE;
  1357. break;
  1358. case HNS_ROCE_WQE_OPCODE_LOCAL_INV:
  1359. wc->opcode = IB_WC_LOCAL_INV;
  1360. break;
  1361. case HNS_ROCE_WQE_OPCODE_UD_SEND:
  1362. wc->opcode = IB_WC_SEND;
  1363. break;
  1364. default:
  1365. wc->status = IB_WC_GENERAL_ERR;
  1366. break;
  1367. }
  1368. wc->wc_flags = (sq_wqe->flag & HNS_ROCE_WQE_IMM ?
  1369. IB_WC_WITH_IMM : 0);
  1370. wq = &(*cur_qp)->sq;
  1371. if ((*cur_qp)->sq_signal_bits) {
  1372. /*
  1373. * If sg_signal_bit is 1,
  1374. * firstly tail pointer updated to wqe
  1375. * which current cqe correspond to
  1376. */
  1377. wqe_ctr = (u16)roce_get_field(cqe->cqe_byte_4,
  1378. CQE_BYTE_4_WQE_INDEX_M,
  1379. CQE_BYTE_4_WQE_INDEX_S);
  1380. wq->tail += (wqe_ctr - (u16)wq->tail) &
  1381. (wq->wqe_cnt - 1);
  1382. }
  1383. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1384. ++wq->tail;
  1385. } else {
  1386. /* RQ conrespond to CQE */
  1387. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1388. opcode = roce_get_field(cqe->cqe_byte_4,
  1389. CQE_BYTE_4_OPERATION_TYPE_M,
  1390. CQE_BYTE_4_OPERATION_TYPE_S) &
  1391. HNS_ROCE_CQE_OPCODE_MASK;
  1392. switch (opcode) {
  1393. case HNS_ROCE_OPCODE_RDMA_WITH_IMM_RECEIVE:
  1394. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  1395. wc->wc_flags = IB_WC_WITH_IMM;
  1396. wc->ex.imm_data = le32_to_cpu(cqe->immediate_data);
  1397. break;
  1398. case HNS_ROCE_OPCODE_SEND_DATA_RECEIVE:
  1399. if (roce_get_bit(cqe->cqe_byte_4,
  1400. CQE_BYTE_4_IMM_INDICATOR_S)) {
  1401. wc->opcode = IB_WC_RECV;
  1402. wc->wc_flags = IB_WC_WITH_IMM;
  1403. wc->ex.imm_data = le32_to_cpu(
  1404. cqe->immediate_data);
  1405. } else {
  1406. wc->opcode = IB_WC_RECV;
  1407. wc->wc_flags = 0;
  1408. }
  1409. break;
  1410. default:
  1411. wc->status = IB_WC_GENERAL_ERR;
  1412. break;
  1413. }
  1414. /* Update tail pointer, record wr_id */
  1415. wq = &(*cur_qp)->rq;
  1416. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1417. ++wq->tail;
  1418. wc->sl = (u8)roce_get_field(cqe->cqe_byte_20, CQE_BYTE_20_SL_M,
  1419. CQE_BYTE_20_SL_S);
  1420. wc->src_qp = (u8)roce_get_field(cqe->cqe_byte_20,
  1421. CQE_BYTE_20_REMOTE_QPN_M,
  1422. CQE_BYTE_20_REMOTE_QPN_S);
  1423. wc->wc_flags |= (roce_get_bit(cqe->cqe_byte_20,
  1424. CQE_BYTE_20_GRH_PRESENT_S) ?
  1425. IB_WC_GRH : 0);
  1426. wc->pkey_index = (u16)roce_get_field(cqe->cqe_byte_28,
  1427. CQE_BYTE_28_P_KEY_IDX_M,
  1428. CQE_BYTE_28_P_KEY_IDX_S);
  1429. }
  1430. return 0;
  1431. }
  1432. int hns_roce_v1_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
  1433. {
  1434. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1435. struct hns_roce_qp *cur_qp = NULL;
  1436. unsigned long flags;
  1437. int npolled;
  1438. int ret = 0;
  1439. spin_lock_irqsave(&hr_cq->lock, flags);
  1440. for (npolled = 0; npolled < num_entries; ++npolled) {
  1441. ret = hns_roce_v1_poll_one(hr_cq, &cur_qp, wc + npolled);
  1442. if (ret)
  1443. break;
  1444. }
  1445. if (npolled)
  1446. hns_roce_v1_cq_set_ci(hr_cq, hr_cq->cons_index);
  1447. spin_unlock_irqrestore(&hr_cq->lock, flags);
  1448. if (ret == 0 || ret == -EAGAIN)
  1449. return npolled;
  1450. else
  1451. return ret;
  1452. }
  1453. int hns_roce_v1_clear_hem(struct hns_roce_dev *hr_dev,
  1454. struct hns_roce_hem_table *table, int obj)
  1455. {
  1456. struct device *dev = &hr_dev->pdev->dev;
  1457. struct hns_roce_v1_priv *priv;
  1458. unsigned long end = 0, flags = 0;
  1459. uint32_t bt_cmd_val[2] = {0};
  1460. void __iomem *bt_cmd;
  1461. u64 bt_ba = 0;
  1462. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1463. switch (table->type) {
  1464. case HEM_TYPE_QPC:
  1465. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M,
  1466. ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S, HEM_TYPE_QPC);
  1467. bt_ba = priv->bt_table.qpc_buf.map >> 12;
  1468. break;
  1469. case HEM_TYPE_MTPT:
  1470. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M,
  1471. ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S, HEM_TYPE_MTPT);
  1472. bt_ba = priv->bt_table.mtpt_buf.map >> 12;
  1473. break;
  1474. case HEM_TYPE_CQC:
  1475. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M,
  1476. ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S, HEM_TYPE_CQC);
  1477. bt_ba = priv->bt_table.cqc_buf.map >> 12;
  1478. break;
  1479. case HEM_TYPE_SRQC:
  1480. dev_dbg(dev, "HEM_TYPE_SRQC not support.\n");
  1481. return -EINVAL;
  1482. default:
  1483. return 0;
  1484. }
  1485. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_M,
  1486. ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_S, obj);
  1487. roce_set_bit(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_S, 0);
  1488. roce_set_bit(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_HW_SYNS_S, 1);
  1489. spin_lock_irqsave(&hr_dev->bt_cmd_lock, flags);
  1490. bt_cmd = hr_dev->reg_base + ROCEE_BT_CMD_H_REG;
  1491. end = msecs_to_jiffies(HW_SYNC_TIMEOUT_MSECS) + jiffies;
  1492. while (1) {
  1493. if (readl(bt_cmd) >> BT_CMD_SYNC_SHIFT) {
  1494. if (!(time_before(jiffies, end))) {
  1495. dev_err(dev, "Write bt_cmd err,hw_sync is not zero.\n");
  1496. spin_unlock_irqrestore(&hr_dev->bt_cmd_lock,
  1497. flags);
  1498. return -EBUSY;
  1499. }
  1500. } else {
  1501. break;
  1502. }
  1503. msleep(HW_SYNC_SLEEP_TIME_INTERVAL);
  1504. }
  1505. bt_cmd_val[0] = (uint32_t)bt_ba;
  1506. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_M,
  1507. ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_S, bt_ba >> 32);
  1508. hns_roce_write64_k(bt_cmd_val, hr_dev->reg_base + ROCEE_BT_CMD_L_REG);
  1509. spin_unlock_irqrestore(&hr_dev->bt_cmd_lock, flags);
  1510. return 0;
  1511. }
  1512. static int hns_roce_v1_qp_modify(struct hns_roce_dev *hr_dev,
  1513. struct hns_roce_mtt *mtt,
  1514. enum hns_roce_qp_state cur_state,
  1515. enum hns_roce_qp_state new_state,
  1516. struct hns_roce_qp_context *context,
  1517. struct hns_roce_qp *hr_qp)
  1518. {
  1519. static const u16
  1520. op[HNS_ROCE_QP_NUM_STATE][HNS_ROCE_QP_NUM_STATE] = {
  1521. [HNS_ROCE_QP_STATE_RST] = {
  1522. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  1523. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  1524. [HNS_ROCE_QP_STATE_INIT] = HNS_ROCE_CMD_RST2INIT_QP,
  1525. },
  1526. [HNS_ROCE_QP_STATE_INIT] = {
  1527. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  1528. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  1529. /* Note: In v1 engine, HW doesn't support RST2INIT.
  1530. * We use RST2INIT cmd instead of INIT2INIT.
  1531. */
  1532. [HNS_ROCE_QP_STATE_INIT] = HNS_ROCE_CMD_RST2INIT_QP,
  1533. [HNS_ROCE_QP_STATE_RTR] = HNS_ROCE_CMD_INIT2RTR_QP,
  1534. },
  1535. [HNS_ROCE_QP_STATE_RTR] = {
  1536. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  1537. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  1538. [HNS_ROCE_QP_STATE_RTS] = HNS_ROCE_CMD_RTR2RTS_QP,
  1539. },
  1540. [HNS_ROCE_QP_STATE_RTS] = {
  1541. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  1542. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  1543. [HNS_ROCE_QP_STATE_RTS] = HNS_ROCE_CMD_RTS2RTS_QP,
  1544. [HNS_ROCE_QP_STATE_SQD] = HNS_ROCE_CMD_RTS2SQD_QP,
  1545. },
  1546. [HNS_ROCE_QP_STATE_SQD] = {
  1547. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  1548. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  1549. [HNS_ROCE_QP_STATE_RTS] = HNS_ROCE_CMD_SQD2RTS_QP,
  1550. [HNS_ROCE_QP_STATE_SQD] = HNS_ROCE_CMD_SQD2SQD_QP,
  1551. },
  1552. [HNS_ROCE_QP_STATE_ERR] = {
  1553. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  1554. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  1555. }
  1556. };
  1557. struct hns_roce_cmd_mailbox *mailbox;
  1558. struct device *dev = &hr_dev->pdev->dev;
  1559. int ret = 0;
  1560. if (cur_state >= HNS_ROCE_QP_NUM_STATE ||
  1561. new_state >= HNS_ROCE_QP_NUM_STATE ||
  1562. !op[cur_state][new_state]) {
  1563. dev_err(dev, "[modify_qp]not support state %d to %d\n",
  1564. cur_state, new_state);
  1565. return -EINVAL;
  1566. }
  1567. if (op[cur_state][new_state] == HNS_ROCE_CMD_2RST_QP)
  1568. return hns_roce_cmd_mbox(hr_dev, 0, 0, hr_qp->qpn, 2,
  1569. HNS_ROCE_CMD_2RST_QP,
  1570. HNS_ROCE_CMD_TIME_CLASS_A);
  1571. if (op[cur_state][new_state] == HNS_ROCE_CMD_2ERR_QP)
  1572. return hns_roce_cmd_mbox(hr_dev, 0, 0, hr_qp->qpn, 2,
  1573. HNS_ROCE_CMD_2ERR_QP,
  1574. HNS_ROCE_CMD_TIME_CLASS_A);
  1575. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  1576. if (IS_ERR(mailbox))
  1577. return PTR_ERR(mailbox);
  1578. memcpy(mailbox->buf, context, sizeof(*context));
  1579. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_qp->qpn, 0,
  1580. op[cur_state][new_state],
  1581. HNS_ROCE_CMD_TIME_CLASS_C);
  1582. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  1583. return ret;
  1584. }
  1585. static int hns_roce_v1_m_sqp(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
  1586. int attr_mask, enum ib_qp_state cur_state,
  1587. enum ib_qp_state new_state)
  1588. {
  1589. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  1590. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  1591. struct hns_roce_sqp_context *context;
  1592. struct device *dev = &hr_dev->pdev->dev;
  1593. dma_addr_t dma_handle = 0;
  1594. int rq_pa_start;
  1595. u32 reg_val;
  1596. u64 *mtts;
  1597. u32 *addr;
  1598. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1599. if (!context)
  1600. return -ENOMEM;
  1601. /* Search QP buf's MTTs */
  1602. mtts = hns_roce_table_find(&hr_dev->mr_table.mtt_table,
  1603. hr_qp->mtt.first_seg, &dma_handle);
  1604. if (!mtts) {
  1605. dev_err(dev, "qp buf pa find failed\n");
  1606. goto out;
  1607. }
  1608. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  1609. roce_set_field(context->qp1c_bytes_4,
  1610. QP1C_BYTES_4_SQ_WQE_SHIFT_M,
  1611. QP1C_BYTES_4_SQ_WQE_SHIFT_S,
  1612. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  1613. roce_set_field(context->qp1c_bytes_4,
  1614. QP1C_BYTES_4_RQ_WQE_SHIFT_M,
  1615. QP1C_BYTES_4_RQ_WQE_SHIFT_S,
  1616. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  1617. roce_set_field(context->qp1c_bytes_4, QP1C_BYTES_4_PD_M,
  1618. QP1C_BYTES_4_PD_S, to_hr_pd(ibqp->pd)->pdn);
  1619. context->sq_rq_bt_l = (u32)(dma_handle);
  1620. roce_set_field(context->qp1c_bytes_12,
  1621. QP1C_BYTES_12_SQ_RQ_BT_H_M,
  1622. QP1C_BYTES_12_SQ_RQ_BT_H_S,
  1623. ((u32)(dma_handle >> 32)));
  1624. roce_set_field(context->qp1c_bytes_16, QP1C_BYTES_16_RQ_HEAD_M,
  1625. QP1C_BYTES_16_RQ_HEAD_S, hr_qp->rq.head);
  1626. roce_set_field(context->qp1c_bytes_16, QP1C_BYTES_16_PORT_NUM_M,
  1627. QP1C_BYTES_16_PORT_NUM_S, hr_qp->phy_port);
  1628. roce_set_bit(context->qp1c_bytes_16,
  1629. QP1C_BYTES_16_SIGNALING_TYPE_S,
  1630. hr_qp->sq_signal_bits);
  1631. roce_set_bit(context->qp1c_bytes_16, QP1C_BYTES_16_RQ_BA_FLG_S,
  1632. 1);
  1633. roce_set_bit(context->qp1c_bytes_16, QP1C_BYTES_16_SQ_BA_FLG_S,
  1634. 1);
  1635. roce_set_bit(context->qp1c_bytes_16, QP1C_BYTES_16_QP1_ERR_S,
  1636. 0);
  1637. roce_set_field(context->qp1c_bytes_20, QP1C_BYTES_20_SQ_HEAD_M,
  1638. QP1C_BYTES_20_SQ_HEAD_S, hr_qp->sq.head);
  1639. roce_set_field(context->qp1c_bytes_20, QP1C_BYTES_20_PKEY_IDX_M,
  1640. QP1C_BYTES_20_PKEY_IDX_S, attr->pkey_index);
  1641. rq_pa_start = (u32)hr_qp->rq.offset / PAGE_SIZE;
  1642. context->cur_rq_wqe_ba_l = (u32)(mtts[rq_pa_start]);
  1643. roce_set_field(context->qp1c_bytes_28,
  1644. QP1C_BYTES_28_CUR_RQ_WQE_BA_H_M,
  1645. QP1C_BYTES_28_CUR_RQ_WQE_BA_H_S,
  1646. (mtts[rq_pa_start]) >> 32);
  1647. roce_set_field(context->qp1c_bytes_28,
  1648. QP1C_BYTES_28_RQ_CUR_IDX_M,
  1649. QP1C_BYTES_28_RQ_CUR_IDX_S, 0);
  1650. roce_set_field(context->qp1c_bytes_32,
  1651. QP1C_BYTES_32_RX_CQ_NUM_M,
  1652. QP1C_BYTES_32_RX_CQ_NUM_S,
  1653. to_hr_cq(ibqp->recv_cq)->cqn);
  1654. roce_set_field(context->qp1c_bytes_32,
  1655. QP1C_BYTES_32_TX_CQ_NUM_M,
  1656. QP1C_BYTES_32_TX_CQ_NUM_S,
  1657. to_hr_cq(ibqp->send_cq)->cqn);
  1658. context->cur_sq_wqe_ba_l = (u32)mtts[0];
  1659. roce_set_field(context->qp1c_bytes_40,
  1660. QP1C_BYTES_40_CUR_SQ_WQE_BA_H_M,
  1661. QP1C_BYTES_40_CUR_SQ_WQE_BA_H_S,
  1662. (mtts[0]) >> 32);
  1663. roce_set_field(context->qp1c_bytes_40,
  1664. QP1C_BYTES_40_SQ_CUR_IDX_M,
  1665. QP1C_BYTES_40_SQ_CUR_IDX_S, 0);
  1666. /* Copy context to QP1C register */
  1667. addr = (u32 *)(hr_dev->reg_base + ROCEE_QP1C_CFG0_0_REG +
  1668. hr_qp->phy_port * sizeof(*context));
  1669. writel(context->qp1c_bytes_4, addr);
  1670. writel(context->sq_rq_bt_l, addr + 1);
  1671. writel(context->qp1c_bytes_12, addr + 2);
  1672. writel(context->qp1c_bytes_16, addr + 3);
  1673. writel(context->qp1c_bytes_20, addr + 4);
  1674. writel(context->cur_rq_wqe_ba_l, addr + 5);
  1675. writel(context->qp1c_bytes_28, addr + 6);
  1676. writel(context->qp1c_bytes_32, addr + 7);
  1677. writel(context->cur_sq_wqe_ba_l, addr + 8);
  1678. writel(context->qp1c_bytes_40, addr + 9);
  1679. }
  1680. /* Modify QP1C status */
  1681. reg_val = roce_read(hr_dev, ROCEE_QP1C_CFG0_0_REG +
  1682. hr_qp->phy_port * sizeof(*context));
  1683. roce_set_field(reg_val, ROCEE_QP1C_CFG0_0_ROCEE_QP1C_QP_ST_M,
  1684. ROCEE_QP1C_CFG0_0_ROCEE_QP1C_QP_ST_S, new_state);
  1685. roce_write(hr_dev, ROCEE_QP1C_CFG0_0_REG +
  1686. hr_qp->phy_port * sizeof(*context), reg_val);
  1687. hr_qp->state = new_state;
  1688. if (new_state == IB_QPS_RESET) {
  1689. hns_roce_v1_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  1690. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  1691. if (ibqp->send_cq != ibqp->recv_cq)
  1692. hns_roce_v1_cq_clean(to_hr_cq(ibqp->send_cq),
  1693. hr_qp->qpn, NULL);
  1694. hr_qp->rq.head = 0;
  1695. hr_qp->rq.tail = 0;
  1696. hr_qp->sq.head = 0;
  1697. hr_qp->sq.tail = 0;
  1698. hr_qp->sq_next_wqe = 0;
  1699. }
  1700. kfree(context);
  1701. return 0;
  1702. out:
  1703. kfree(context);
  1704. return -EINVAL;
  1705. }
  1706. static int hns_roce_v1_m_qp(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
  1707. int attr_mask, enum ib_qp_state cur_state,
  1708. enum ib_qp_state new_state)
  1709. {
  1710. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  1711. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  1712. struct device *dev = &hr_dev->pdev->dev;
  1713. struct hns_roce_qp_context *context;
  1714. dma_addr_t dma_handle_2 = 0;
  1715. dma_addr_t dma_handle = 0;
  1716. uint32_t doorbell[2] = {0};
  1717. int rq_pa_start = 0;
  1718. u64 *mtts_2 = NULL;
  1719. int ret = -EINVAL;
  1720. u64 *mtts = NULL;
  1721. int port;
  1722. u8 *dmac;
  1723. u8 *smac;
  1724. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1725. if (!context)
  1726. return -ENOMEM;
  1727. /* Search qp buf's mtts */
  1728. mtts = hns_roce_table_find(&hr_dev->mr_table.mtt_table,
  1729. hr_qp->mtt.first_seg, &dma_handle);
  1730. if (mtts == NULL) {
  1731. dev_err(dev, "qp buf pa find failed\n");
  1732. goto out;
  1733. }
  1734. /* Search IRRL's mtts */
  1735. mtts_2 = hns_roce_table_find(&hr_dev->qp_table.irrl_table, hr_qp->qpn,
  1736. &dma_handle_2);
  1737. if (mtts_2 == NULL) {
  1738. dev_err(dev, "qp irrl_table find failed\n");
  1739. goto out;
  1740. }
  1741. /*
  1742. *Reset to init
  1743. * Mandatory param:
  1744. * IB_QP_STATE | IB_QP_PKEY_INDEX | IB_QP_PORT | IB_QP_ACCESS_FLAGS
  1745. * Optional param: NA
  1746. */
  1747. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  1748. roce_set_field(context->qpc_bytes_4,
  1749. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_M,
  1750. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_S,
  1751. to_hr_qp_type(hr_qp->ibqp.qp_type));
  1752. roce_set_bit(context->qpc_bytes_4,
  1753. QP_CONTEXT_QPC_BYTE_4_ENABLE_FPMR_S, 0);
  1754. roce_set_bit(context->qpc_bytes_4,
  1755. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S,
  1756. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
  1757. roce_set_bit(context->qpc_bytes_4,
  1758. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S,
  1759. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
  1760. );
  1761. roce_set_bit(context->qpc_bytes_4,
  1762. QP_CONTEXT_QPC_BYTE_4_ATOMIC_OPERATION_ENABLE_S,
  1763. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1764. );
  1765. roce_set_bit(context->qpc_bytes_4,
  1766. QP_CONTEXT_QPC_BYTE_4_RDMAR_USE_S, 1);
  1767. roce_set_field(context->qpc_bytes_4,
  1768. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_M,
  1769. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_S,
  1770. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  1771. roce_set_field(context->qpc_bytes_4,
  1772. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_M,
  1773. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_S,
  1774. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  1775. roce_set_field(context->qpc_bytes_4,
  1776. QP_CONTEXT_QPC_BYTES_4_PD_M,
  1777. QP_CONTEXT_QPC_BYTES_4_PD_S,
  1778. to_hr_pd(ibqp->pd)->pdn);
  1779. hr_qp->access_flags = attr->qp_access_flags;
  1780. roce_set_field(context->qpc_bytes_8,
  1781. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_M,
  1782. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_S,
  1783. to_hr_cq(ibqp->send_cq)->cqn);
  1784. roce_set_field(context->qpc_bytes_8,
  1785. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_M,
  1786. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_S,
  1787. to_hr_cq(ibqp->recv_cq)->cqn);
  1788. if (ibqp->srq)
  1789. roce_set_field(context->qpc_bytes_12,
  1790. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_M,
  1791. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_S,
  1792. to_hr_srq(ibqp->srq)->srqn);
  1793. roce_set_field(context->qpc_bytes_12,
  1794. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  1795. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S,
  1796. attr->pkey_index);
  1797. hr_qp->pkey_index = attr->pkey_index;
  1798. roce_set_field(context->qpc_bytes_16,
  1799. QP_CONTEXT_QPC_BYTES_16_QP_NUM_M,
  1800. QP_CONTEXT_QPC_BYTES_16_QP_NUM_S, hr_qp->qpn);
  1801. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  1802. roce_set_field(context->qpc_bytes_4,
  1803. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_M,
  1804. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_S,
  1805. to_hr_qp_type(hr_qp->ibqp.qp_type));
  1806. roce_set_bit(context->qpc_bytes_4,
  1807. QP_CONTEXT_QPC_BYTE_4_ENABLE_FPMR_S, 0);
  1808. if (attr_mask & IB_QP_ACCESS_FLAGS) {
  1809. roce_set_bit(context->qpc_bytes_4,
  1810. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S,
  1811. !!(attr->qp_access_flags &
  1812. IB_ACCESS_REMOTE_READ));
  1813. roce_set_bit(context->qpc_bytes_4,
  1814. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S,
  1815. !!(attr->qp_access_flags &
  1816. IB_ACCESS_REMOTE_WRITE));
  1817. } else {
  1818. roce_set_bit(context->qpc_bytes_4,
  1819. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S,
  1820. !!(hr_qp->access_flags &
  1821. IB_ACCESS_REMOTE_READ));
  1822. roce_set_bit(context->qpc_bytes_4,
  1823. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S,
  1824. !!(hr_qp->access_flags &
  1825. IB_ACCESS_REMOTE_WRITE));
  1826. }
  1827. roce_set_bit(context->qpc_bytes_4,
  1828. QP_CONTEXT_QPC_BYTE_4_RDMAR_USE_S, 1);
  1829. roce_set_field(context->qpc_bytes_4,
  1830. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_M,
  1831. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_S,
  1832. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  1833. roce_set_field(context->qpc_bytes_4,
  1834. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_M,
  1835. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_S,
  1836. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  1837. roce_set_field(context->qpc_bytes_4,
  1838. QP_CONTEXT_QPC_BYTES_4_PD_M,
  1839. QP_CONTEXT_QPC_BYTES_4_PD_S,
  1840. to_hr_pd(ibqp->pd)->pdn);
  1841. roce_set_field(context->qpc_bytes_8,
  1842. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_M,
  1843. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_S,
  1844. to_hr_cq(ibqp->send_cq)->cqn);
  1845. roce_set_field(context->qpc_bytes_8,
  1846. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_M,
  1847. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_S,
  1848. to_hr_cq(ibqp->recv_cq)->cqn);
  1849. if (ibqp->srq)
  1850. roce_set_field(context->qpc_bytes_12,
  1851. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_M,
  1852. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_S,
  1853. to_hr_srq(ibqp->srq)->srqn);
  1854. if (attr_mask & IB_QP_PKEY_INDEX)
  1855. roce_set_field(context->qpc_bytes_12,
  1856. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  1857. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S,
  1858. attr->pkey_index);
  1859. else
  1860. roce_set_field(context->qpc_bytes_12,
  1861. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  1862. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S,
  1863. hr_qp->pkey_index);
  1864. roce_set_field(context->qpc_bytes_16,
  1865. QP_CONTEXT_QPC_BYTES_16_QP_NUM_M,
  1866. QP_CONTEXT_QPC_BYTES_16_QP_NUM_S, hr_qp->qpn);
  1867. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  1868. if ((attr_mask & IB_QP_ALT_PATH) ||
  1869. (attr_mask & IB_QP_ACCESS_FLAGS) ||
  1870. (attr_mask & IB_QP_PKEY_INDEX) ||
  1871. (attr_mask & IB_QP_QKEY)) {
  1872. dev_err(dev, "INIT2RTR attr_mask error\n");
  1873. goto out;
  1874. }
  1875. dmac = (u8 *)attr->ah_attr.dmac;
  1876. context->sq_rq_bt_l = (u32)(dma_handle);
  1877. roce_set_field(context->qpc_bytes_24,
  1878. QP_CONTEXT_QPC_BYTES_24_SQ_RQ_BT_H_M,
  1879. QP_CONTEXT_QPC_BYTES_24_SQ_RQ_BT_H_S,
  1880. ((u32)(dma_handle >> 32)));
  1881. roce_set_bit(context->qpc_bytes_24,
  1882. QP_CONTEXT_QPC_BYTE_24_REMOTE_ENABLE_E2E_CREDITS_S,
  1883. 1);
  1884. roce_set_field(context->qpc_bytes_24,
  1885. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_M,
  1886. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_S,
  1887. attr->min_rnr_timer);
  1888. context->irrl_ba_l = (u32)(dma_handle_2);
  1889. roce_set_field(context->qpc_bytes_32,
  1890. QP_CONTEXT_QPC_BYTES_32_IRRL_BA_H_M,
  1891. QP_CONTEXT_QPC_BYTES_32_IRRL_BA_H_S,
  1892. ((u32)(dma_handle_2 >> 32)) &
  1893. QP_CONTEXT_QPC_BYTES_32_IRRL_BA_H_M);
  1894. roce_set_field(context->qpc_bytes_32,
  1895. QP_CONTEXT_QPC_BYTES_32_MIG_STATE_M,
  1896. QP_CONTEXT_QPC_BYTES_32_MIG_STATE_S, 0);
  1897. roce_set_bit(context->qpc_bytes_32,
  1898. QP_CONTEXT_QPC_BYTE_32_LOCAL_ENABLE_E2E_CREDITS_S,
  1899. 1);
  1900. roce_set_bit(context->qpc_bytes_32,
  1901. QP_CONTEXT_QPC_BYTE_32_SIGNALING_TYPE_S,
  1902. hr_qp->sq_signal_bits);
  1903. for (port = 0; port < hr_dev->caps.num_ports; port++) {
  1904. smac = (u8 *)hr_dev->dev_addr[port];
  1905. dev_dbg(dev, "smac: %2x: %2x: %2x: %2x: %2x: %2x\n",
  1906. smac[0], smac[1], smac[2], smac[3], smac[4],
  1907. smac[5]);
  1908. if ((dmac[0] == smac[0]) && (dmac[1] == smac[1]) &&
  1909. (dmac[2] == smac[2]) && (dmac[3] == smac[3]) &&
  1910. (dmac[4] == smac[4]) && (dmac[5] == smac[5])) {
  1911. roce_set_bit(context->qpc_bytes_32,
  1912. QP_CONTEXT_QPC_BYTE_32_LOOPBACK_INDICATOR_S,
  1913. 1);
  1914. break;
  1915. }
  1916. }
  1917. if (hr_dev->loop_idc == 0x1)
  1918. roce_set_bit(context->qpc_bytes_32,
  1919. QP_CONTEXT_QPC_BYTE_32_LOOPBACK_INDICATOR_S, 1);
  1920. roce_set_bit(context->qpc_bytes_32,
  1921. QP_CONTEXT_QPC_BYTE_32_GLOBAL_HEADER_S,
  1922. attr->ah_attr.ah_flags);
  1923. roce_set_field(context->qpc_bytes_32,
  1924. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_M,
  1925. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_S,
  1926. ilog2((unsigned int)attr->max_dest_rd_atomic));
  1927. roce_set_field(context->qpc_bytes_36,
  1928. QP_CONTEXT_QPC_BYTES_36_DEST_QP_M,
  1929. QP_CONTEXT_QPC_BYTES_36_DEST_QP_S,
  1930. attr->dest_qp_num);
  1931. /* Configure GID index */
  1932. roce_set_field(context->qpc_bytes_36,
  1933. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_M,
  1934. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_S,
  1935. hns_get_gid_index(hr_dev,
  1936. attr->ah_attr.port_num - 1,
  1937. attr->ah_attr.grh.sgid_index));
  1938. memcpy(&(context->dmac_l), dmac, 4);
  1939. roce_set_field(context->qpc_bytes_44,
  1940. QP_CONTEXT_QPC_BYTES_44_DMAC_H_M,
  1941. QP_CONTEXT_QPC_BYTES_44_DMAC_H_S,
  1942. *((u16 *)(&dmac[4])));
  1943. roce_set_field(context->qpc_bytes_44,
  1944. QP_CONTEXT_QPC_BYTES_44_MAXIMUM_STATIC_RATE_M,
  1945. QP_CONTEXT_QPC_BYTES_44_MAXIMUM_STATIC_RATE_S,
  1946. attr->ah_attr.static_rate);
  1947. roce_set_field(context->qpc_bytes_44,
  1948. QP_CONTEXT_QPC_BYTES_44_HOPLMT_M,
  1949. QP_CONTEXT_QPC_BYTES_44_HOPLMT_S,
  1950. attr->ah_attr.grh.hop_limit);
  1951. roce_set_field(context->qpc_bytes_48,
  1952. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_M,
  1953. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_S,
  1954. attr->ah_attr.grh.flow_label);
  1955. roce_set_field(context->qpc_bytes_48,
  1956. QP_CONTEXT_QPC_BYTES_48_TCLASS_M,
  1957. QP_CONTEXT_QPC_BYTES_48_TCLASS_S,
  1958. attr->ah_attr.grh.traffic_class);
  1959. roce_set_field(context->qpc_bytes_48,
  1960. QP_CONTEXT_QPC_BYTES_48_MTU_M,
  1961. QP_CONTEXT_QPC_BYTES_48_MTU_S, attr->path_mtu);
  1962. memcpy(context->dgid, attr->ah_attr.grh.dgid.raw,
  1963. sizeof(attr->ah_attr.grh.dgid.raw));
  1964. dev_dbg(dev, "dmac:%x :%lx\n", context->dmac_l,
  1965. roce_get_field(context->qpc_bytes_44,
  1966. QP_CONTEXT_QPC_BYTES_44_DMAC_H_M,
  1967. QP_CONTEXT_QPC_BYTES_44_DMAC_H_S));
  1968. roce_set_field(context->qpc_bytes_68,
  1969. QP_CONTEXT_QPC_BYTES_68_RQ_HEAD_M,
  1970. QP_CONTEXT_QPC_BYTES_68_RQ_HEAD_S,
  1971. hr_qp->rq.head);
  1972. roce_set_field(context->qpc_bytes_68,
  1973. QP_CONTEXT_QPC_BYTES_68_RQ_CUR_INDEX_M,
  1974. QP_CONTEXT_QPC_BYTES_68_RQ_CUR_INDEX_S, 0);
  1975. rq_pa_start = (u32)hr_qp->rq.offset / PAGE_SIZE;
  1976. context->cur_rq_wqe_ba_l = (u32)(mtts[rq_pa_start]);
  1977. roce_set_field(context->qpc_bytes_76,
  1978. QP_CONTEXT_QPC_BYTES_76_CUR_RQ_WQE_BA_H_M,
  1979. QP_CONTEXT_QPC_BYTES_76_CUR_RQ_WQE_BA_H_S,
  1980. mtts[rq_pa_start] >> 32);
  1981. roce_set_field(context->qpc_bytes_76,
  1982. QP_CONTEXT_QPC_BYTES_76_RX_REQ_MSN_M,
  1983. QP_CONTEXT_QPC_BYTES_76_RX_REQ_MSN_S, 0);
  1984. context->rx_rnr_time = 0;
  1985. roce_set_field(context->qpc_bytes_84,
  1986. QP_CONTEXT_QPC_BYTES_84_LAST_ACK_PSN_M,
  1987. QP_CONTEXT_QPC_BYTES_84_LAST_ACK_PSN_S,
  1988. attr->rq_psn - 1);
  1989. roce_set_field(context->qpc_bytes_84,
  1990. QP_CONTEXT_QPC_BYTES_84_TRRL_HEAD_M,
  1991. QP_CONTEXT_QPC_BYTES_84_TRRL_HEAD_S, 0);
  1992. roce_set_field(context->qpc_bytes_88,
  1993. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_M,
  1994. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_S,
  1995. attr->rq_psn);
  1996. roce_set_bit(context->qpc_bytes_88,
  1997. QP_CONTEXT_QPC_BYTES_88_RX_REQ_PSN_ERR_FLAG_S, 0);
  1998. roce_set_bit(context->qpc_bytes_88,
  1999. QP_CONTEXT_QPC_BYTES_88_RX_LAST_OPCODE_FLG_S, 0);
  2000. roce_set_field(context->qpc_bytes_88,
  2001. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_LAST_OPERATION_TYPE_M,
  2002. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_LAST_OPERATION_TYPE_S,
  2003. 0);
  2004. roce_set_field(context->qpc_bytes_88,
  2005. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_RDMA_WR_FLAG_M,
  2006. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_RDMA_WR_FLAG_S,
  2007. 0);
  2008. context->dma_length = 0;
  2009. context->r_key = 0;
  2010. context->va_l = 0;
  2011. context->va_h = 0;
  2012. roce_set_field(context->qpc_bytes_108,
  2013. QP_CONTEXT_QPC_BYTES_108_TRRL_SDB_PSN_M,
  2014. QP_CONTEXT_QPC_BYTES_108_TRRL_SDB_PSN_S, 0);
  2015. roce_set_bit(context->qpc_bytes_108,
  2016. QP_CONTEXT_QPC_BYTES_108_TRRL_SDB_PSN_FLG_S, 0);
  2017. roce_set_bit(context->qpc_bytes_108,
  2018. QP_CONTEXT_QPC_BYTES_108_TRRL_TDB_PSN_FLG_S, 0);
  2019. roce_set_field(context->qpc_bytes_112,
  2020. QP_CONTEXT_QPC_BYTES_112_TRRL_TDB_PSN_M,
  2021. QP_CONTEXT_QPC_BYTES_112_TRRL_TDB_PSN_S, 0);
  2022. roce_set_field(context->qpc_bytes_112,
  2023. QP_CONTEXT_QPC_BYTES_112_TRRL_TAIL_M,
  2024. QP_CONTEXT_QPC_BYTES_112_TRRL_TAIL_S, 0);
  2025. /* For chip resp ack */
  2026. roce_set_field(context->qpc_bytes_156,
  2027. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_M,
  2028. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_S,
  2029. hr_qp->phy_port);
  2030. roce_set_field(context->qpc_bytes_156,
  2031. QP_CONTEXT_QPC_BYTES_156_SL_M,
  2032. QP_CONTEXT_QPC_BYTES_156_SL_S, attr->ah_attr.sl);
  2033. hr_qp->sl = attr->ah_attr.sl;
  2034. } else if (cur_state == IB_QPS_RTR &&
  2035. new_state == IB_QPS_RTS) {
  2036. /* If exist optional param, return error */
  2037. if ((attr_mask & IB_QP_ALT_PATH) ||
  2038. (attr_mask & IB_QP_ACCESS_FLAGS) ||
  2039. (attr_mask & IB_QP_QKEY) ||
  2040. (attr_mask & IB_QP_PATH_MIG_STATE) ||
  2041. (attr_mask & IB_QP_CUR_STATE) ||
  2042. (attr_mask & IB_QP_MIN_RNR_TIMER)) {
  2043. dev_err(dev, "RTR2RTS attr_mask error\n");
  2044. goto out;
  2045. }
  2046. context->rx_cur_sq_wqe_ba_l = (u32)(mtts[0]);
  2047. roce_set_field(context->qpc_bytes_120,
  2048. QP_CONTEXT_QPC_BYTES_120_RX_CUR_SQ_WQE_BA_H_M,
  2049. QP_CONTEXT_QPC_BYTES_120_RX_CUR_SQ_WQE_BA_H_S,
  2050. (mtts[0]) >> 32);
  2051. roce_set_field(context->qpc_bytes_124,
  2052. QP_CONTEXT_QPC_BYTES_124_RX_ACK_MSN_M,
  2053. QP_CONTEXT_QPC_BYTES_124_RX_ACK_MSN_S, 0);
  2054. roce_set_field(context->qpc_bytes_124,
  2055. QP_CONTEXT_QPC_BYTES_124_IRRL_MSG_IDX_M,
  2056. QP_CONTEXT_QPC_BYTES_124_IRRL_MSG_IDX_S, 0);
  2057. roce_set_field(context->qpc_bytes_128,
  2058. QP_CONTEXT_QPC_BYTES_128_RX_ACK_EPSN_M,
  2059. QP_CONTEXT_QPC_BYTES_128_RX_ACK_EPSN_S,
  2060. attr->sq_psn);
  2061. roce_set_bit(context->qpc_bytes_128,
  2062. QP_CONTEXT_QPC_BYTES_128_RX_ACK_PSN_ERR_FLG_S, 0);
  2063. roce_set_field(context->qpc_bytes_128,
  2064. QP_CONTEXT_QPC_BYTES_128_ACK_LAST_OPERATION_TYPE_M,
  2065. QP_CONTEXT_QPC_BYTES_128_ACK_LAST_OPERATION_TYPE_S,
  2066. 0);
  2067. roce_set_bit(context->qpc_bytes_128,
  2068. QP_CONTEXT_QPC_BYTES_128_IRRL_PSN_VLD_FLG_S, 0);
  2069. roce_set_field(context->qpc_bytes_132,
  2070. QP_CONTEXT_QPC_BYTES_132_IRRL_PSN_M,
  2071. QP_CONTEXT_QPC_BYTES_132_IRRL_PSN_S, 0);
  2072. roce_set_field(context->qpc_bytes_132,
  2073. QP_CONTEXT_QPC_BYTES_132_IRRL_TAIL_M,
  2074. QP_CONTEXT_QPC_BYTES_132_IRRL_TAIL_S, 0);
  2075. roce_set_field(context->qpc_bytes_136,
  2076. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_PSN_M,
  2077. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_PSN_S,
  2078. attr->sq_psn);
  2079. roce_set_field(context->qpc_bytes_136,
  2080. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_FPKT_PSN_L_M,
  2081. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_FPKT_PSN_L_S,
  2082. attr->sq_psn);
  2083. roce_set_field(context->qpc_bytes_140,
  2084. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_FPKT_PSN_H_M,
  2085. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_FPKT_PSN_H_S,
  2086. (attr->sq_psn >> SQ_PSN_SHIFT));
  2087. roce_set_field(context->qpc_bytes_140,
  2088. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_MSN_M,
  2089. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_MSN_S, 0);
  2090. roce_set_bit(context->qpc_bytes_140,
  2091. QP_CONTEXT_QPC_BYTES_140_RNR_RETRY_FLG_S, 0);
  2092. roce_set_field(context->qpc_bytes_148,
  2093. QP_CONTEXT_QPC_BYTES_148_CHECK_FLAG_M,
  2094. QP_CONTEXT_QPC_BYTES_148_CHECK_FLAG_S, 0);
  2095. roce_set_field(context->qpc_bytes_148,
  2096. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_M,
  2097. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_S,
  2098. attr->retry_cnt);
  2099. roce_set_field(context->qpc_bytes_148,
  2100. QP_CONTEXT_QPC_BYTES_148_RNR_RETRY_COUNT_M,
  2101. QP_CONTEXT_QPC_BYTES_148_RNR_RETRY_COUNT_S,
  2102. attr->rnr_retry);
  2103. roce_set_field(context->qpc_bytes_148,
  2104. QP_CONTEXT_QPC_BYTES_148_LSN_M,
  2105. QP_CONTEXT_QPC_BYTES_148_LSN_S, 0x100);
  2106. context->rnr_retry = 0;
  2107. roce_set_field(context->qpc_bytes_156,
  2108. QP_CONTEXT_QPC_BYTES_156_RETRY_COUNT_INIT_M,
  2109. QP_CONTEXT_QPC_BYTES_156_RETRY_COUNT_INIT_S,
  2110. attr->retry_cnt);
  2111. if (attr->timeout < 0x12) {
  2112. dev_info(dev, "ack timeout value(0x%x) must bigger than 0x12.\n",
  2113. attr->timeout);
  2114. roce_set_field(context->qpc_bytes_156,
  2115. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_M,
  2116. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_S,
  2117. 0x12);
  2118. } else {
  2119. roce_set_field(context->qpc_bytes_156,
  2120. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_M,
  2121. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_S,
  2122. attr->timeout);
  2123. }
  2124. roce_set_field(context->qpc_bytes_156,
  2125. QP_CONTEXT_QPC_BYTES_156_RNR_RETRY_COUNT_INIT_M,
  2126. QP_CONTEXT_QPC_BYTES_156_RNR_RETRY_COUNT_INIT_S,
  2127. attr->rnr_retry);
  2128. roce_set_field(context->qpc_bytes_156,
  2129. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_M,
  2130. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_S,
  2131. hr_qp->phy_port);
  2132. roce_set_field(context->qpc_bytes_156,
  2133. QP_CONTEXT_QPC_BYTES_156_SL_M,
  2134. QP_CONTEXT_QPC_BYTES_156_SL_S, attr->ah_attr.sl);
  2135. hr_qp->sl = attr->ah_attr.sl;
  2136. roce_set_field(context->qpc_bytes_156,
  2137. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_M,
  2138. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_S,
  2139. ilog2((unsigned int)attr->max_rd_atomic));
  2140. roce_set_field(context->qpc_bytes_156,
  2141. QP_CONTEXT_QPC_BYTES_156_ACK_REQ_IND_M,
  2142. QP_CONTEXT_QPC_BYTES_156_ACK_REQ_IND_S, 0);
  2143. context->pkt_use_len = 0;
  2144. roce_set_field(context->qpc_bytes_164,
  2145. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_M,
  2146. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_S, attr->sq_psn);
  2147. roce_set_field(context->qpc_bytes_164,
  2148. QP_CONTEXT_QPC_BYTES_164_IRRL_HEAD_M,
  2149. QP_CONTEXT_QPC_BYTES_164_IRRL_HEAD_S, 0);
  2150. roce_set_field(context->qpc_bytes_168,
  2151. QP_CONTEXT_QPC_BYTES_168_RETRY_SQ_PSN_M,
  2152. QP_CONTEXT_QPC_BYTES_168_RETRY_SQ_PSN_S,
  2153. attr->sq_psn);
  2154. roce_set_field(context->qpc_bytes_168,
  2155. QP_CONTEXT_QPC_BYTES_168_SGE_USE_FLA_M,
  2156. QP_CONTEXT_QPC_BYTES_168_SGE_USE_FLA_S, 0);
  2157. roce_set_field(context->qpc_bytes_168,
  2158. QP_CONTEXT_QPC_BYTES_168_DB_TYPE_M,
  2159. QP_CONTEXT_QPC_BYTES_168_DB_TYPE_S, 0);
  2160. roce_set_bit(context->qpc_bytes_168,
  2161. QP_CONTEXT_QPC_BYTES_168_MSG_LP_IND_S, 0);
  2162. roce_set_bit(context->qpc_bytes_168,
  2163. QP_CONTEXT_QPC_BYTES_168_CSDB_LP_IND_S, 0);
  2164. roce_set_bit(context->qpc_bytes_168,
  2165. QP_CONTEXT_QPC_BYTES_168_QP_ERR_FLG_S, 0);
  2166. context->sge_use_len = 0;
  2167. roce_set_field(context->qpc_bytes_176,
  2168. QP_CONTEXT_QPC_BYTES_176_DB_CUR_INDEX_M,
  2169. QP_CONTEXT_QPC_BYTES_176_DB_CUR_INDEX_S, 0);
  2170. roce_set_field(context->qpc_bytes_176,
  2171. QP_CONTEXT_QPC_BYTES_176_RETRY_DB_CUR_INDEX_M,
  2172. QP_CONTEXT_QPC_BYTES_176_RETRY_DB_CUR_INDEX_S,
  2173. 0);
  2174. roce_set_field(context->qpc_bytes_180,
  2175. QP_CONTEXT_QPC_BYTES_180_SQ_CUR_INDEX_M,
  2176. QP_CONTEXT_QPC_BYTES_180_SQ_CUR_INDEX_S, 0);
  2177. roce_set_field(context->qpc_bytes_180,
  2178. QP_CONTEXT_QPC_BYTES_180_SQ_HEAD_M,
  2179. QP_CONTEXT_QPC_BYTES_180_SQ_HEAD_S, 0);
  2180. context->tx_cur_sq_wqe_ba_l = (u32)(mtts[0]);
  2181. roce_set_field(context->qpc_bytes_188,
  2182. QP_CONTEXT_QPC_BYTES_188_TX_CUR_SQ_WQE_BA_H_M,
  2183. QP_CONTEXT_QPC_BYTES_188_TX_CUR_SQ_WQE_BA_H_S,
  2184. (mtts[0]) >> 32);
  2185. roce_set_bit(context->qpc_bytes_188,
  2186. QP_CONTEXT_QPC_BYTES_188_PKT_RETRY_FLG_S, 0);
  2187. roce_set_field(context->qpc_bytes_188,
  2188. QP_CONTEXT_QPC_BYTES_188_TX_RETRY_CUR_INDEX_M,
  2189. QP_CONTEXT_QPC_BYTES_188_TX_RETRY_CUR_INDEX_S,
  2190. 0);
  2191. } else if (!((cur_state == IB_QPS_INIT && new_state == IB_QPS_RESET) ||
  2192. (cur_state == IB_QPS_INIT && new_state == IB_QPS_ERR) ||
  2193. (cur_state == IB_QPS_RTR && new_state == IB_QPS_RESET) ||
  2194. (cur_state == IB_QPS_RTR && new_state == IB_QPS_ERR) ||
  2195. (cur_state == IB_QPS_RTS && new_state == IB_QPS_RESET) ||
  2196. (cur_state == IB_QPS_RTS && new_state == IB_QPS_ERR) ||
  2197. (cur_state == IB_QPS_ERR && new_state == IB_QPS_RESET) ||
  2198. (cur_state == IB_QPS_ERR && new_state == IB_QPS_ERR))) {
  2199. dev_err(dev, "not support this status migration\n");
  2200. goto out;
  2201. }
  2202. /* Every status migrate must change state */
  2203. roce_set_field(context->qpc_bytes_144,
  2204. QP_CONTEXT_QPC_BYTES_144_QP_STATE_M,
  2205. QP_CONTEXT_QPC_BYTES_144_QP_STATE_S, attr->qp_state);
  2206. /* SW pass context to HW */
  2207. ret = hns_roce_v1_qp_modify(hr_dev, &hr_qp->mtt,
  2208. to_hns_roce_state(cur_state),
  2209. to_hns_roce_state(new_state), context,
  2210. hr_qp);
  2211. if (ret) {
  2212. dev_err(dev, "hns_roce_qp_modify failed\n");
  2213. goto out;
  2214. }
  2215. /*
  2216. * Use rst2init to instead of init2init with drv,
  2217. * need to hw to flash RQ HEAD by DB again
  2218. */
  2219. if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2220. /* Memory barrier */
  2221. wmb();
  2222. roce_set_field(doorbell[0], RQ_DOORBELL_U32_4_RQ_HEAD_M,
  2223. RQ_DOORBELL_U32_4_RQ_HEAD_S, hr_qp->rq.head);
  2224. roce_set_field(doorbell[1], RQ_DOORBELL_U32_8_QPN_M,
  2225. RQ_DOORBELL_U32_8_QPN_S, hr_qp->qpn);
  2226. roce_set_field(doorbell[1], RQ_DOORBELL_U32_8_CMD_M,
  2227. RQ_DOORBELL_U32_8_CMD_S, 1);
  2228. roce_set_bit(doorbell[1], RQ_DOORBELL_U32_8_HW_SYNC_S, 1);
  2229. if (ibqp->uobject) {
  2230. hr_qp->rq.db_reg_l = hr_dev->reg_base +
  2231. ROCEE_DB_OTHERS_L_0_REG +
  2232. DB_REG_OFFSET * hr_dev->priv_uar.index;
  2233. }
  2234. hns_roce_write64_k(doorbell, hr_qp->rq.db_reg_l);
  2235. }
  2236. hr_qp->state = new_state;
  2237. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2238. hr_qp->resp_depth = attr->max_dest_rd_atomic;
  2239. if (attr_mask & IB_QP_PORT) {
  2240. hr_qp->port = attr->port_num - 1;
  2241. hr_qp->phy_port = hr_dev->iboe.phy_port[hr_qp->port];
  2242. }
  2243. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2244. hns_roce_v1_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  2245. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  2246. if (ibqp->send_cq != ibqp->recv_cq)
  2247. hns_roce_v1_cq_clean(to_hr_cq(ibqp->send_cq),
  2248. hr_qp->qpn, NULL);
  2249. hr_qp->rq.head = 0;
  2250. hr_qp->rq.tail = 0;
  2251. hr_qp->sq.head = 0;
  2252. hr_qp->sq.tail = 0;
  2253. hr_qp->sq_next_wqe = 0;
  2254. }
  2255. out:
  2256. kfree(context);
  2257. return ret;
  2258. }
  2259. int hns_roce_v1_modify_qp(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
  2260. int attr_mask, enum ib_qp_state cur_state,
  2261. enum ib_qp_state new_state)
  2262. {
  2263. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
  2264. return hns_roce_v1_m_sqp(ibqp, attr, attr_mask, cur_state,
  2265. new_state);
  2266. else
  2267. return hns_roce_v1_m_qp(ibqp, attr, attr_mask, cur_state,
  2268. new_state);
  2269. }
  2270. static enum ib_qp_state to_ib_qp_state(enum hns_roce_qp_state state)
  2271. {
  2272. switch (state) {
  2273. case HNS_ROCE_QP_STATE_RST:
  2274. return IB_QPS_RESET;
  2275. case HNS_ROCE_QP_STATE_INIT:
  2276. return IB_QPS_INIT;
  2277. case HNS_ROCE_QP_STATE_RTR:
  2278. return IB_QPS_RTR;
  2279. case HNS_ROCE_QP_STATE_RTS:
  2280. return IB_QPS_RTS;
  2281. case HNS_ROCE_QP_STATE_SQD:
  2282. return IB_QPS_SQD;
  2283. case HNS_ROCE_QP_STATE_ERR:
  2284. return IB_QPS_ERR;
  2285. default:
  2286. return IB_QPS_ERR;
  2287. }
  2288. }
  2289. static int hns_roce_v1_query_qpc(struct hns_roce_dev *hr_dev,
  2290. struct hns_roce_qp *hr_qp,
  2291. struct hns_roce_qp_context *hr_context)
  2292. {
  2293. struct hns_roce_cmd_mailbox *mailbox;
  2294. int ret;
  2295. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2296. if (IS_ERR(mailbox))
  2297. return PTR_ERR(mailbox);
  2298. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, hr_qp->qpn, 0,
  2299. HNS_ROCE_CMD_QUERY_QP,
  2300. HNS_ROCE_CMD_TIME_CLASS_A);
  2301. if (!ret)
  2302. memcpy(hr_context, mailbox->buf, sizeof(*hr_context));
  2303. else
  2304. dev_err(&hr_dev->pdev->dev, "QUERY QP cmd process error\n");
  2305. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2306. return ret;
  2307. }
  2308. int hns_roce_v1_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  2309. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  2310. {
  2311. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2312. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2313. struct device *dev = &hr_dev->pdev->dev;
  2314. struct hns_roce_qp_context *context;
  2315. int tmp_qp_state = 0;
  2316. int ret = 0;
  2317. int state;
  2318. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2319. if (!context)
  2320. return -ENOMEM;
  2321. memset(qp_attr, 0, sizeof(*qp_attr));
  2322. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  2323. mutex_lock(&hr_qp->mutex);
  2324. if (hr_qp->state == IB_QPS_RESET) {
  2325. qp_attr->qp_state = IB_QPS_RESET;
  2326. goto done;
  2327. }
  2328. ret = hns_roce_v1_query_qpc(hr_dev, hr_qp, context);
  2329. if (ret) {
  2330. dev_err(dev, "query qpc error\n");
  2331. ret = -EINVAL;
  2332. goto out;
  2333. }
  2334. state = roce_get_field(context->qpc_bytes_144,
  2335. QP_CONTEXT_QPC_BYTES_144_QP_STATE_M,
  2336. QP_CONTEXT_QPC_BYTES_144_QP_STATE_S);
  2337. tmp_qp_state = (int)to_ib_qp_state((enum hns_roce_qp_state)state);
  2338. if (tmp_qp_state == -1) {
  2339. dev_err(dev, "to_ib_qp_state error\n");
  2340. ret = -EINVAL;
  2341. goto out;
  2342. }
  2343. hr_qp->state = (u8)tmp_qp_state;
  2344. qp_attr->qp_state = (enum ib_qp_state)hr_qp->state;
  2345. qp_attr->path_mtu = (enum ib_mtu)roce_get_field(context->qpc_bytes_48,
  2346. QP_CONTEXT_QPC_BYTES_48_MTU_M,
  2347. QP_CONTEXT_QPC_BYTES_48_MTU_S);
  2348. qp_attr->path_mig_state = IB_MIG_ARMED;
  2349. if (hr_qp->ibqp.qp_type == IB_QPT_UD)
  2350. qp_attr->qkey = QKEY_VAL;
  2351. qp_attr->rq_psn = roce_get_field(context->qpc_bytes_88,
  2352. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_M,
  2353. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_S);
  2354. qp_attr->sq_psn = (u32)roce_get_field(context->qpc_bytes_164,
  2355. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_M,
  2356. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_S);
  2357. qp_attr->dest_qp_num = (u8)roce_get_field(context->qpc_bytes_36,
  2358. QP_CONTEXT_QPC_BYTES_36_DEST_QP_M,
  2359. QP_CONTEXT_QPC_BYTES_36_DEST_QP_S);
  2360. qp_attr->qp_access_flags = ((roce_get_bit(context->qpc_bytes_4,
  2361. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S)) << 2) |
  2362. ((roce_get_bit(context->qpc_bytes_4,
  2363. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S)) << 1) |
  2364. ((roce_get_bit(context->qpc_bytes_4,
  2365. QP_CONTEXT_QPC_BYTE_4_ATOMIC_OPERATION_ENABLE_S)) << 3);
  2366. if (hr_qp->ibqp.qp_type == IB_QPT_RC ||
  2367. hr_qp->ibqp.qp_type == IB_QPT_UC) {
  2368. qp_attr->ah_attr.sl = roce_get_field(context->qpc_bytes_156,
  2369. QP_CONTEXT_QPC_BYTES_156_SL_M,
  2370. QP_CONTEXT_QPC_BYTES_156_SL_S);
  2371. qp_attr->ah_attr.grh.flow_label = roce_get_field(
  2372. context->qpc_bytes_48,
  2373. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_M,
  2374. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_S);
  2375. qp_attr->ah_attr.grh.sgid_index = roce_get_field(
  2376. context->qpc_bytes_36,
  2377. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_M,
  2378. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_S);
  2379. qp_attr->ah_attr.grh.hop_limit = roce_get_field(
  2380. context->qpc_bytes_44,
  2381. QP_CONTEXT_QPC_BYTES_44_HOPLMT_M,
  2382. QP_CONTEXT_QPC_BYTES_44_HOPLMT_S);
  2383. qp_attr->ah_attr.grh.traffic_class = roce_get_field(
  2384. context->qpc_bytes_48,
  2385. QP_CONTEXT_QPC_BYTES_48_TCLASS_M,
  2386. QP_CONTEXT_QPC_BYTES_48_TCLASS_S);
  2387. memcpy(qp_attr->ah_attr.grh.dgid.raw, context->dgid,
  2388. sizeof(qp_attr->ah_attr.grh.dgid.raw));
  2389. }
  2390. qp_attr->pkey_index = roce_get_field(context->qpc_bytes_12,
  2391. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  2392. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S);
  2393. qp_attr->port_num = (u8)roce_get_field(context->qpc_bytes_156,
  2394. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_M,
  2395. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_S) + 1;
  2396. qp_attr->sq_draining = 0;
  2397. qp_attr->max_rd_atomic = roce_get_field(context->qpc_bytes_156,
  2398. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_M,
  2399. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_S);
  2400. qp_attr->max_dest_rd_atomic = roce_get_field(context->qpc_bytes_32,
  2401. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_M,
  2402. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_S);
  2403. qp_attr->min_rnr_timer = (u8)(roce_get_field(context->qpc_bytes_24,
  2404. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_M,
  2405. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_S));
  2406. qp_attr->timeout = (u8)(roce_get_field(context->qpc_bytes_156,
  2407. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_M,
  2408. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_S));
  2409. qp_attr->retry_cnt = roce_get_field(context->qpc_bytes_148,
  2410. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_M,
  2411. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_S);
  2412. qp_attr->rnr_retry = context->rnr_retry;
  2413. done:
  2414. qp_attr->cur_qp_state = qp_attr->qp_state;
  2415. qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
  2416. qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
  2417. if (!ibqp->uobject) {
  2418. qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
  2419. qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
  2420. } else {
  2421. qp_attr->cap.max_send_wr = 0;
  2422. qp_attr->cap.max_send_sge = 0;
  2423. }
  2424. qp_init_attr->cap = qp_attr->cap;
  2425. out:
  2426. mutex_unlock(&hr_qp->mutex);
  2427. kfree(context);
  2428. return ret;
  2429. }
  2430. static void hns_roce_v1_destroy_qp_common(struct hns_roce_dev *hr_dev,
  2431. struct hns_roce_qp *hr_qp,
  2432. int is_user)
  2433. {
  2434. u32 sdbinvcnt;
  2435. unsigned long end = 0;
  2436. u32 sdbinvcnt_val;
  2437. u32 sdbsendptr_val;
  2438. u32 sdbisusepr_val;
  2439. struct hns_roce_cq *send_cq, *recv_cq;
  2440. struct device *dev = &hr_dev->pdev->dev;
  2441. if (hr_qp->ibqp.qp_type == IB_QPT_RC) {
  2442. if (hr_qp->state != IB_QPS_RESET) {
  2443. /*
  2444. * Set qp to ERR,
  2445. * waiting for hw complete processing all dbs
  2446. */
  2447. if (hns_roce_v1_qp_modify(hr_dev, NULL,
  2448. to_hns_roce_state(
  2449. (enum ib_qp_state)hr_qp->state),
  2450. HNS_ROCE_QP_STATE_ERR, NULL,
  2451. hr_qp))
  2452. dev_err(dev, "modify QP %06lx to ERR failed.\n",
  2453. hr_qp->qpn);
  2454. /* Record issued doorbell */
  2455. sdbisusepr_val = roce_read(hr_dev,
  2456. ROCEE_SDB_ISSUE_PTR_REG);
  2457. /*
  2458. * Query db process status,
  2459. * until hw process completely
  2460. */
  2461. end = msecs_to_jiffies(
  2462. HNS_ROCE_QP_DESTROY_TIMEOUT_MSECS) + jiffies;
  2463. do {
  2464. sdbsendptr_val = roce_read(hr_dev,
  2465. ROCEE_SDB_SEND_PTR_REG);
  2466. if (!time_before(jiffies, end)) {
  2467. dev_err(dev, "destroy qp(0x%lx) timeout!!!",
  2468. hr_qp->qpn);
  2469. break;
  2470. }
  2471. } while ((short)(roce_get_field(sdbsendptr_val,
  2472. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  2473. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S) -
  2474. roce_get_field(sdbisusepr_val,
  2475. ROCEE_SDB_ISSUE_PTR_SDB_ISSUE_PTR_M,
  2476. ROCEE_SDB_ISSUE_PTR_SDB_ISSUE_PTR_S)
  2477. ) < 0);
  2478. /* Get list pointer */
  2479. sdbinvcnt = roce_read(hr_dev, ROCEE_SDB_INV_CNT_REG);
  2480. /* Query db's list status, until hw reversal */
  2481. do {
  2482. sdbinvcnt_val = roce_read(hr_dev,
  2483. ROCEE_SDB_INV_CNT_REG);
  2484. if (!time_before(jiffies, end)) {
  2485. dev_err(dev, "destroy qp(0x%lx) timeout!!!",
  2486. hr_qp->qpn);
  2487. dev_err(dev, "SdbInvCnt = 0x%x\n",
  2488. sdbinvcnt_val);
  2489. break;
  2490. }
  2491. } while ((short)(roce_get_field(sdbinvcnt_val,
  2492. ROCEE_SDB_INV_CNT_SDB_INV_CNT_M,
  2493. ROCEE_SDB_INV_CNT_SDB_INV_CNT_S) -
  2494. (sdbinvcnt + SDB_INV_CNT_OFFSET)) < 0);
  2495. /* Modify qp to reset before destroying qp */
  2496. if (hns_roce_v1_qp_modify(hr_dev, NULL,
  2497. to_hns_roce_state(
  2498. (enum ib_qp_state)hr_qp->state),
  2499. HNS_ROCE_QP_STATE_RST, NULL, hr_qp))
  2500. dev_err(dev, "modify QP %06lx to RESET failed.\n",
  2501. hr_qp->qpn);
  2502. }
  2503. }
  2504. send_cq = to_hr_cq(hr_qp->ibqp.send_cq);
  2505. recv_cq = to_hr_cq(hr_qp->ibqp.recv_cq);
  2506. hns_roce_lock_cqs(send_cq, recv_cq);
  2507. if (!is_user) {
  2508. __hns_roce_v1_cq_clean(recv_cq, hr_qp->qpn, hr_qp->ibqp.srq ?
  2509. to_hr_srq(hr_qp->ibqp.srq) : NULL);
  2510. if (send_cq != recv_cq)
  2511. __hns_roce_v1_cq_clean(send_cq, hr_qp->qpn, NULL);
  2512. }
  2513. hns_roce_qp_remove(hr_dev, hr_qp);
  2514. hns_roce_unlock_cqs(send_cq, recv_cq);
  2515. hns_roce_qp_free(hr_dev, hr_qp);
  2516. /* Not special_QP, free their QPN */
  2517. if ((hr_qp->ibqp.qp_type == IB_QPT_RC) ||
  2518. (hr_qp->ibqp.qp_type == IB_QPT_UC) ||
  2519. (hr_qp->ibqp.qp_type == IB_QPT_UD))
  2520. hns_roce_release_range_qp(hr_dev, hr_qp->qpn, 1);
  2521. hns_roce_mtt_cleanup(hr_dev, &hr_qp->mtt);
  2522. if (is_user) {
  2523. ib_umem_release(hr_qp->umem);
  2524. } else {
  2525. kfree(hr_qp->sq.wrid);
  2526. kfree(hr_qp->rq.wrid);
  2527. hns_roce_buf_free(hr_dev, hr_qp->buff_size, &hr_qp->hr_buf);
  2528. }
  2529. }
  2530. int hns_roce_v1_destroy_qp(struct ib_qp *ibqp)
  2531. {
  2532. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2533. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2534. hns_roce_v1_destroy_qp_common(hr_dev, hr_qp, !!ibqp->pd->uobject);
  2535. if (hr_qp->ibqp.qp_type == IB_QPT_GSI)
  2536. kfree(hr_to_hr_sqp(hr_qp));
  2537. else
  2538. kfree(hr_qp);
  2539. return 0;
  2540. }
  2541. struct hns_roce_v1_priv hr_v1_priv;
  2542. struct hns_roce_hw hns_roce_hw_v1 = {
  2543. .reset = hns_roce_v1_reset,
  2544. .hw_profile = hns_roce_v1_profile,
  2545. .hw_init = hns_roce_v1_init,
  2546. .hw_exit = hns_roce_v1_exit,
  2547. .set_gid = hns_roce_v1_set_gid,
  2548. .set_mac = hns_roce_v1_set_mac,
  2549. .set_mtu = hns_roce_v1_set_mtu,
  2550. .write_mtpt = hns_roce_v1_write_mtpt,
  2551. .write_cqc = hns_roce_v1_write_cqc,
  2552. .clear_hem = hns_roce_v1_clear_hem,
  2553. .modify_qp = hns_roce_v1_modify_qp,
  2554. .query_qp = hns_roce_v1_query_qp,
  2555. .destroy_qp = hns_roce_v1_destroy_qp,
  2556. .post_send = hns_roce_v1_post_send,
  2557. .post_recv = hns_roce_v1_post_recv,
  2558. .req_notify_cq = hns_roce_v1_req_notify_cq,
  2559. .poll_cq = hns_roce_v1_poll_cq,
  2560. .priv = &hr_v1_priv,
  2561. };